[AArch64][SVE 31/32] Add SVE instructions
[deliverable/binutils-gdb.git] / gas / doc / c-aarch64.texi
CommitLineData
6f2750fe 1@c Copyright (C) 2009-2016 Free Software Foundation, Inc.
a06ea964
NC
2@c Contributed by ARM Ltd.
3@c This is part of the GAS manual.
4@c For copying conditions, see the file as.texinfo.
5@c man end
6
7@ifset GENERIC
8@page
9@node AArch64-Dependent
10@chapter AArch64 Dependent Features
11@end ifset
12
13@ifclear GENERIC
14@node Machine Dependencies
15@chapter AArch64 Dependent Features
16@end ifclear
17
18@cindex AArch64 support
a06ea964
NC
19@menu
20* AArch64 Options:: Options
df359aa7 21* AArch64 Extensions:: Extensions
a06ea964
NC
22* AArch64 Syntax:: Syntax
23* AArch64 Floating Point:: Floating Point
24* AArch64 Directives:: AArch64 Machine Directives
25* AArch64 Opcodes:: Opcodes
26* AArch64 Mapping Symbols:: Mapping Symbols
27@end menu
28
29@node AArch64 Options
30@section Options
31@cindex AArch64 options (none)
32@cindex options for AArch64 (none)
33
34@c man begin OPTIONS
35@table @gcctabopt
36
df359aa7 37@cindex @option{-EB} command line option, AArch64
a06ea964
NC
38@item -EB
39This option specifies that the output generated by the assembler should
40be marked as being encoded for a big-endian processor.
41
df359aa7 42@cindex @option{-EL} command line option, AArch64
a06ea964
NC
43@item -EL
44This option specifies that the output generated by the assembler should
45be marked as being encoded for a little-endian processor.
46
df359aa7 47@cindex @option{-mabi=} command line option, AArch64
69091a2c
YZ
48@item -mabi=@var{abi}
49Specify which ABI the source code uses. The recognized arguments
50are: @code{ilp32} and @code{lp64}, which decides the generated object
51file in ELF32 and ELF64 format respectively. The default is @code{lp64}.
52
df359aa7
RE
53@cindex @option{-mcpu=} command line option, AArch64
54@item -mcpu=@var{processor}[+@var{extension}@dots{}]
55This option specifies the target processor. The assembler will issue an error
56message if an attempt is made to assemble an instruction which will not execute
57on the target processor. The following processor names are recognized:
9c352f1c 58@code{cortex-a35},
df359aa7
RE
59@code{cortex-a53},
60@code{cortex-a57},
2abdd192 61@code{cortex-a72},
1aa70332 62@code{cortex-a73},
2412d878 63@code{exynos-m1},
6b21c2bf 64@code{qdf24xx},
55fbd992 65@code{thunderx},
0a8be2fe 66@code{vulcan},
0a9ce86d 67@code{xgene1}
df359aa7 68and
0a9ce86d 69@code{xgene2}.
df359aa7
RE
70The special name @code{all} may be used to allow the assembler to accept
71instructions valid for any supported processor, including all optional
72extensions.
73
74In addition to the basic instruction set, the assembler can be told to
75accept, or restrict, various extension mnemonics that extend the
76processor. @xref{AArch64 Extensions}.
77
78If some implementations of a particular processor can have an
79extension, then then those extensions are automatically enabled.
80Consequently, you will not normally have to specify any additional
81extensions.
82
83@cindex @option{-march=} command line option, AArch64
84@item -march=@var{architecture}[+@var{extension}@dots{}]
85This option specifies the target architecture. The assembler will
86issue an error message if an attempt is made to assemble an
87instruction which will not execute on the target architecture. The
acb787b0
MW
88following architecture names are recognized: @code{armv8-a},
89@code{armv8.1-a} and @code{armv8.2-a}.
df359aa7
RE
90
91If both @option{-mcpu} and @option{-march} are specified, the
92assembler will use the setting for @option{-mcpu}. If neither are
93specified, the assembler will default to @option{-mcpu=all}.
94
95The architecture option can be extended with the same instruction set
96extension options as the @option{-mcpu} option. Unlike
97@option{-mcpu}, extensions are not always enabled by default,
98@xref{AArch64 Extensions}.
99
a52e6fd3
YZ
100@cindex @code{-mverbose-error} command line option, AArch64
101@item -mverbose-error
102This option enables verbose error messages for AArch64 gas. This option
103is enabled by default.
104
105@cindex @code{-mno-verbose-error} command line option, AArch64
106@item -mno-verbose-error
107This option disables verbose error messages in AArch64 gas.
108
a06ea964
NC
109@end table
110@c man end
111
df359aa7
RE
112@node AArch64 Extensions
113@section Architecture Extensions
114
115The table below lists the permitted architecture extensions that are
116supported by the assembler and the conditions under which they are
117automatically enabled.
118
119Multiple extensions may be specified, separated by a @code{+}.
120Extension mnemonics may also be removed from those the assembler
121accepts. This is done by prepending @code{no} to the option that adds
122the extension. Extensions that are removed must be listed after all
123extensions that have been added.
124
125Enabling an extension that requires other extensions will
126automatically cause those extensions to be enabled. Similarly,
127disabling an extension that is required by other extensions will
128automatically cause those extensions to be disabled.
129
130@multitable @columnfractions .12 .17 .17 .54
131@headitem Extension @tab Minimum Architecture @tab Enabled by default
132 @tab Description
af117b3c 133@item @code{crc} @tab ARMv8-A @tab ARMv8.1-A or later
df359aa7
RE
134 @tab Enable CRC instructions.
135@item @code{crypto} @tab ARMv8-A @tab No
136 @tab Enable cryptographic extensions. This implies @code{fp} and @code{simd}.
137@item @code{fp} @tab ARMv8-A @tab ARMv8-A or later
138 @tab Enable floating-point extensions.
87018195
MW
139@item @code{fp16} @tab ARMv8.2-A @tab ARMv8.2-A or later
140 @tab Enable ARMv8.2 16-bit floating-point support. This implies
141 @code{fp}.
b607cde1
JG
142@item @code{lor} @tab ARMv8-A @tab ARMv8.1-A or later
143 @tab Enable Limited Ordering Regions extensions.
144@item @code{lse} @tab ARMv8-A @tab ARMv8.1-A or later
145 @tab Enable Large System extensions.
146@item @code{pan} @tab ARMv8-A @tab ARMv8.1-A or later
147 @tab Enable Privileged Access Never support.
73af8ed6
MW
148@item @code{profile} @tab ARMv8.2-A @tab No
149 @tab Enable statistical profiling extensions.
50cc854c
MW
150@item @code{ras} @tab ARMv8-A @tab ARMv8.2-A or later
151 @tab Enable the Reliability, Availability and Serviceability
152 extension.
b607cde1
JG
153@item @code{rdma} @tab ARMv8-A @tab ARMv8.1-A or later
154 @tab Enable ARMv8.1 Advanced SIMD extensions. This implies @code{simd}.
155@item @code{simd} @tab ARMv8-A @tab ARMv8-A or later
156 @tab Enable Advanced SIMD extensions. This implies @code{fp}.
c0890d26
RS
157@item @code{sve} @tab ARMv8-A @tab ARMv8-A or later
158 @tab Enable the Scalable Vector Extensions.
df359aa7
RE
159@end multitable
160
a06ea964
NC
161@node AArch64 Syntax
162@section Syntax
163@menu
164* AArch64-Chars:: Special Characters
165* AArch64-Regs:: Register Names
166* AArch64-Relocations:: Relocations
167@end menu
168
169@node AArch64-Chars
170@subsection Special Characters
171
172@cindex line comment character, AArch64
173@cindex AArch64 line comment character
174The presence of a @samp{//} on a line indicates the start of a comment
175that extends to the end of the current line. If a @samp{#} appears as
176the first character of a line, the whole line is treated as a comment.
177
178@cindex line separator, AArch64
179@cindex statement separator, AArch64
180@cindex AArch64 line separator
181The @samp{;} character can be used instead of a newline to separate
182statements.
183
184@cindex immediate character, AArch64
185@cindex AArch64 immediate character
186The @samp{#} can be optionally used to indicate immediate operands.
187
188@node AArch64-Regs
189@subsection Register Names
190
191@cindex AArch64 register names
192@cindex register names, AArch64
193Please refer to the section @samp{4.4 Register Names} of
194@samp{ARMv8 Instruction Set Overview}, which is available at
195@uref{http://infocenter.arm.com}.
196
197@node AArch64-Relocations
198@subsection Relocations
199
200@cindex relocations, AArch64
201@cindex AArch64 relocations
202@cindex MOVN, MOVZ and MOVK group relocations, AArch64
203Relocations for @samp{MOVZ} and @samp{MOVK} instructions can be generated
204by prefixing the label with @samp{#:abs_g2:} etc.
205For example to load the 48-bit absolute address of @var{foo} into x0:
206
207@smallexample
208 movz x0, #:abs_g2:foo // bits 32-47, overflow check
209 movk x0, #:abs_g1_nc:foo // bits 16-31, no overflow check
210 movk x0, #:abs_g0_nc:foo // bits 0-15, no overflow check
211@end smallexample
212
213@cindex ADRP, ADD, LDR/STR group relocations, AArch64
214Relocations for @samp{ADRP}, and @samp{ADD}, @samp{LDR} or @samp{STR}
215instructions can be generated by prefixing the label with
34fd659b 216@samp{:pg_hi21:} and @samp{#:lo12:} respectively.
a06ea964 217
34bca508 218For example to use 33-bit (+/-4GB) pc-relative addressing to
a06ea964
NC
219load the address of @var{foo} into x0:
220
221@smallexample
34fd659b 222 adrp x0, :pg_hi21:foo
a06ea964
NC
223 add x0, x0, #:lo12:foo
224@end smallexample
225
226Or to load the value of @var{foo} into x0:
227
228@smallexample
34fd659b 229 adrp x0, :pg_hi21:foo
a06ea964
NC
230 ldr x0, [x0, #:lo12:foo]
231@end smallexample
232
34fd659b 233Note that @samp{:pg_hi21:} is optional.
a06ea964
NC
234
235@smallexample
236 adrp x0, foo
237@end smallexample
238
239is equivalent to
240
241@smallexample
34fd659b 242 adrp x0, :pg_hi21:foo
a06ea964
NC
243@end smallexample
244
245@node AArch64 Floating Point
246@section Floating Point
247
248@cindex floating point, AArch64 (@sc{ieee})
249@cindex AArch64 floating point (@sc{ieee})
250The AArch64 architecture uses @sc{ieee} floating-point numbers.
251
252@node AArch64 Directives
253@section AArch64 Machine Directives
254
255@cindex machine directives, AArch64
256@cindex AArch64 machine directives
257@table @code
258
259@c AAAAAAAAAAAAAAAAAAAAAAAAA
8e02d7f5
JW
260
261@cindex @code{.arch} directive, AArch64
262@item .arch @var{name}
263Select the target architecture. Valid values for @var{name} are the same as
264for the @option{-march} commandline option.
265
266Specifying @code{.arch} clears any previously selected architecture
267extensions.
268
269@cindex @code{.arch_extension} directive, AArch64
270@item .arch_extension @var{name}
271Add or remove an architecture extension to the target architecture. Valid
272values for @var{name} are the same as those accepted as architectural
273extensions by the @option{-mcpu} commandline option.
274
275@code{.arch_extension} may be used multiple times to add or remove extensions
276incrementally to the architecture being compiled for.
277
a06ea964
NC
278@c BBBBBBBBBBBBBBBBBBBBBBBBBB
279
280@cindex @code{.bss} directive, AArch64
281@item .bss
282This directive switches to the @code{.bss} section.
283
284@c CCCCCCCCCCCCCCCCCCCCCCCCCC
30fab421
NC
285
286@cindex @code{.cpu} directive, AArch64
287@item .cpu @var{name}
288Set the target processor. Valid values for @var{name} are the same as
289those accepted by the @option{-mcpu=} command line option.
290
a06ea964 291@c DDDDDDDDDDDDDDDDDDDDDDDDDD
30fab421
NC
292
293@cindex @code{.dword} directive, AArch64
294@item .dword @var{expressions}
295The @code{.dword} directive produces 64 bit values.
296
a06ea964 297@c EEEEEEEEEEEEEEEEEEEEEEEEEE
30fab421
NC
298
299@cindex @code{.even} directive, AArch64
300@item .even
301The @code{.even} directive aligns the output on the next even byte
302boundary.
303
a06ea964
NC
304@c FFFFFFFFFFFFFFFFFFFFFFFFFF
305@c GGGGGGGGGGGGGGGGGGGGGGGGGG
306@c HHHHHHHHHHHHHHHHHHHHHHHHHH
307@c IIIIIIIIIIIIIIIIIIIIIIIIII
30fab421
NC
308
309@cindex @code{.inst} directive, AArch64
310@item .inst @var{expressions}
311Inserts the expressions into the output as if they were instructions,
312rather than data.
313
a06ea964
NC
314@c JJJJJJJJJJJJJJJJJJJJJJJJJJ
315@c KKKKKKKKKKKKKKKKKKKKKKKKKK
316@c LLLLLLLLLLLLLLLLLLLLLLLLLL
317
318@cindex @code{.ltorg} directive, AArch64
319@item .ltorg
320This directive causes the current contents of the literal pool to be
321dumped into the current section (which is assumed to be the .text
322section) at the current location (aligned to a word boundary).
df359aa7 323GAS maintains a separate literal pool for each section and each
a06ea964
NC
324sub-section. The @code{.ltorg} directive will only affect the literal
325pool of the current section and sub-section. At the end of assembly
326all remaining, un-empty literal pools will automatically be dumped.
327
df359aa7 328Note - older versions of GAS would dump the current literal
a06ea964
NC
329pool any time a section change occurred. This is no longer done, since
330it prevents accurate control of the placement of literal pools.
331
332@c MMMMMMMMMMMMMMMMMMMMMMMMMM
333
334@c NNNNNNNNNNNNNNNNNNNNNNNNNN
335@c OOOOOOOOOOOOOOOOOOOOOOOOOO
336
337@c PPPPPPPPPPPPPPPPPPPPPPPPPP
338
339@cindex @code{.pool} directive, AArch64
340@item .pool
341This is a synonym for .ltorg.
342
343@c QQQQQQQQQQQQQQQQQQQQQQQQQQ
344@c RRRRRRRRRRRRRRRRRRRRRRRRRR
345
346@cindex @code{.req} directive, AArch64
347@item @var{name} .req @var{register name}
348This creates an alias for @var{register name} called @var{name}. For
349example:
350
351@smallexample
352 foo .req w0
353@end smallexample
354
355@c SSSSSSSSSSSSSSSSSSSSSSSSSS
356
357@c TTTTTTTTTTTTTTTTTTTTTTTTTT
358
30fab421
NC
359@cindex @code{.tlsdescadd} directive, AArch64
360@item @code{.tlsdescadd}
361Emits a TLSDESC_ADD reloc on the next instruction.
362
363@cindex @code{.tlsdesccall} directive, AArch64
364@item @code{.tlsdesccall}
365Emits a TLSDESC_CALL reloc on the next instruction.
366
367@cindex @code{.tlsdescldr} directive, AArch64
368@item @code{.tlsdescldr}
369Emits a TLSDESC_LDR reloc on the next instruction.
370
a06ea964
NC
371@c UUUUUUUUUUUUUUUUUUUUUUUUUU
372
373@cindex @code{.unreq} directive, AArch64
374@item .unreq @var{alias-name}
375This undefines a register alias which was previously defined using the
376@code{req} directive. For example:
377
378@smallexample
379 foo .req w0
380 .unreq foo
381@end smallexample
382
383An error occurs if the name is undefined. Note - this pseudo op can
384be used to delete builtin in register name aliases (eg 'w0'). This
385should only be done if it is really necessary.
386
387@c VVVVVVVVVVVVVVVVVVVVVVVVVV
388
389@c WWWWWWWWWWWWWWWWWWWWWWWWWW
390@c XXXXXXXXXXXXXXXXXXXXXXXXXX
a06ea964 391
edc66de9 392@cindex @code{.xword} directive, AArch64
30fab421
NC
393@item .xword @var{expressions}
394The @code{.xword} directive produces 64 bit values. This is the same
395as the @code{.dword} directive.
396
397@c YYYYYYYYYYYYYYYYYYYYYYYYYY
398@c ZZZZZZZZZZZZZZZZZZZZZZZZZZ
edc66de9 399
a06ea964
NC
400@end table
401
402@node AArch64 Opcodes
403@section Opcodes
404
405@cindex AArch64 opcodes
406@cindex opcodes for AArch64
df359aa7 407GAS implements all the standard AArch64 opcodes. It also
a06ea964 408implements several pseudo opcodes, including several synthetic load
34bca508 409instructions.
a06ea964
NC
410
411@table @code
412
413@cindex @code{LDR reg,=<expr>} pseudo op, AArch64
414@item LDR =
415@smallexample
416 ldr <register> , =<expression>
417@end smallexample
418
419The constant expression will be placed into the nearest literal pool (if it not
420already there) and a PC-relative LDR instruction will be generated.
421
422@end table
423
424For more information on the AArch64 instruction set and assembly language
425notation, see @samp{ARMv8 Instruction Set Overview} available at
426@uref{http://infocenter.arm.com}.
427
428
429@node AArch64 Mapping Symbols
430@section Mapping Symbols
431
432The AArch64 ELF specification requires that special symbols be inserted
433into object files to mark certain features:
434
435@table @code
436
437@cindex @code{$x}
438@item $x
439At the start of a region of code containing AArch64 instructions.
440
441@cindex @code{$d}
442@item $d
443At the start of a region of data.
444
445@end table
This page took 0.198271 seconds and 4 git commands to generate.