Update descriptions of the .2byte, .4byte and .8byte directives.
[deliverable/binutils-gdb.git] / gas / doc / c-arm.texi
CommitLineData
2571583a 1@c Copyright (C) 1996-2017 Free Software Foundation, Inc.
252b5132
RH
2@c This is part of the GAS manual.
3@c For copying conditions, see the file as.texinfo.
4
5@ifset GENERIC
6@page
7@node ARM-Dependent
8@chapter ARM Dependent Features
9@end ifset
10
11@ifclear GENERIC
12@node Machine Dependencies
13@chapter ARM Dependent Features
14@end ifclear
15
16@cindex ARM support
17@cindex Thumb support
18@menu
19* ARM Options:: Options
20* ARM Syntax:: Syntax
21* ARM Floating Point:: Floating Point
22* ARM Directives:: ARM Machine Directives
23* ARM Opcodes:: Opcodes
6057a28f 24* ARM Mapping Symbols:: Mapping Symbols
7da4f750 25* ARM Unwinding Tutorial:: Unwinding
252b5132
RH
26@end menu
27
28@node ARM Options
29@section Options
30@cindex ARM options (none)
31@cindex options for ARM (none)
adcf07e6 32
252b5132 33@table @code
adcf07e6 34
03b1477f 35@cindex @code{-mcpu=} command line option, ARM
92081f48 36@item -mcpu=@var{processor}[+@var{extension}@dots{}]
252b5132
RH
37This option specifies the target processor. The assembler will issue an
38error message if an attempt is made to assemble an instruction which
03b1477f 39will not execute on the target processor. The following processor names are
34bca508 40recognized:
03b1477f
RE
41@code{arm1},
42@code{arm2},
43@code{arm250},
44@code{arm3},
45@code{arm6},
46@code{arm60},
47@code{arm600},
48@code{arm610},
49@code{arm620},
50@code{arm7},
51@code{arm7m},
52@code{arm7d},
53@code{arm7dm},
54@code{arm7di},
55@code{arm7dmi},
56@code{arm70},
57@code{arm700},
58@code{arm700i},
59@code{arm710},
60@code{arm710t},
61@code{arm720},
62@code{arm720t},
63@code{arm740t},
64@code{arm710c},
65@code{arm7100},
66@code{arm7500},
67@code{arm7500fe},
68@code{arm7t},
69@code{arm7tdmi},
1ff4677c 70@code{arm7tdmi-s},
03b1477f
RE
71@code{arm8},
72@code{arm810},
73@code{strongarm},
74@code{strongarm1},
75@code{strongarm110},
76@code{strongarm1100},
77@code{strongarm1110},
78@code{arm9},
79@code{arm920},
80@code{arm920t},
81@code{arm922t},
82@code{arm940t},
83@code{arm9tdmi},
7fac0536
NC
84@code{fa526} (Faraday FA526 processor),
85@code{fa626} (Faraday FA626 processor),
03b1477f 86@code{arm9e},
7de9afa2 87@code{arm926e},
1ff4677c 88@code{arm926ej-s},
03b1477f
RE
89@code{arm946e-r0},
90@code{arm946e},
db8ac8f9 91@code{arm946e-s},
03b1477f
RE
92@code{arm966e-r0},
93@code{arm966e},
db8ac8f9
PB
94@code{arm966e-s},
95@code{arm968e-s},
03b1477f 96@code{arm10t},
db8ac8f9 97@code{arm10tdmi},
03b1477f
RE
98@code{arm10e},
99@code{arm1020},
100@code{arm1020t},
7de9afa2 101@code{arm1020e},
db8ac8f9 102@code{arm1022e},
1ff4677c 103@code{arm1026ej-s},
4a58c4bd
NC
104@code{fa606te} (Faraday FA606TE processor),
105@code{fa616te} (Faraday FA616TE processor),
7fac0536 106@code{fa626te} (Faraday FA626TE processor),
4a58c4bd 107@code{fmp626} (Faraday FMP626 processor),
7fac0536 108@code{fa726te} (Faraday FA726TE processor),
1ff4677c
RE
109@code{arm1136j-s},
110@code{arm1136jf-s},
db8ac8f9
PB
111@code{arm1156t2-s},
112@code{arm1156t2f-s},
0dd132b6
NC
113@code{arm1176jz-s},
114@code{arm1176jzf-s},
115@code{mpcore},
116@code{mpcorenovfp},
b38f9f31 117@code{cortex-a5},
c90460e4 118@code{cortex-a7},
62b3e311 119@code{cortex-a8},
15290f0a 120@code{cortex-a9},
dbb1f804 121@code{cortex-a15},
ed5491b9 122@code{cortex-a17},
6735952f 123@code{cortex-a32},
43cdc0a8 124@code{cortex-a35},
4469186b
KT
125@code{cortex-a53},
126@code{cortex-a57},
127@code{cortex-a72},
362a3eba 128@code{cortex-a73},
62b3e311 129@code{cortex-r4},
307c948d 130@code{cortex-r4f},
70a8bc5b 131@code{cortex-r5},
132@code{cortex-r7},
5f474010 133@code{cortex-r8},
b19ea8d2 134@code{cortex-m33},
ce1b0a45 135@code{cortex-m23},
a715796b 136@code{cortex-m7},
7ef07ba0 137@code{cortex-m4},
62b3e311 138@code{cortex-m3},
5b19eaba
NC
139@code{cortex-m1},
140@code{cortex-m0},
ce32bd10 141@code{cortex-m0plus},
246496bb 142@code{exynos-m1},
ea0d6bb9
PT
143@code{marvell-pj4},
144@code{marvell-whitney},
2fe9c2a0 145@code{falkor},
6b21c2bf 146@code{qdf24xx},
ea0d6bb9
PT
147@code{xgene1},
148@code{xgene2},
03b1477f
RE
149@code{ep9312} (ARM920 with Cirrus Maverick coprocessor),
150@code{i80200} (Intel XScale processor)
e16bb312 151@code{iwmmxt} (Intel(r) XScale processor with Wireless MMX(tm) technology coprocessor)
03b1477f 152and
34bca508 153@code{xscale}.
03b1477f
RE
154The special name @code{all} may be used to allow the
155assembler to accept instructions valid for any ARM processor.
156
34bca508
L
157In addition to the basic instruction set, the assembler can be told to
158accept various extension mnemonics that extend the processor using the
03b1477f 159co-processor instruction space. For example, @code{-mcpu=arm920+maverick}
34bca508 160is equivalent to specifying @code{-mcpu=ep9312}.
69133863 161
34bca508 162Multiple extensions may be specified, separated by a @code{+}. The
69133863
MGD
163extensions should be specified in ascending alphabetical order.
164
34bca508 165Some extensions may be restricted to particular architectures; this is
60e5ef9f
MGD
166documented in the list of extensions below.
167
34bca508
L
168Extension mnemonics may also be removed from those the assembler accepts.
169This is done be prepending @code{no} to the option that adds the extension.
170Extensions that are removed should be listed after all extensions which have
171been added, again in ascending alphabetical order. For example,
69133863
MGD
172@code{-mcpu=ep9312+nomaverick} is equivalent to specifying @code{-mcpu=arm920}.
173
174
eea54501 175The following extensions are currently supported:
ea0d6bb9 176@code{crc}
bca38921
MGD
177@code{crypto} (Cryptography Extensions for v8-A architecture, implies @code{fp+simd}),
178@code{fp} (Floating Point Extensions for v8-A architecture),
179@code{idiv} (Integer Divide Extensions for v7-A and v7-R architectures),
69133863
MGD
180@code{iwmmxt},
181@code{iwmmxt2},
ea0d6bb9 182@code{xscale},
69133863 183@code{maverick},
ea0d6bb9
PT
184@code{mp} (Multiprocessing Extensions for v7-A and v7-R
185architectures),
b2a5fbdc 186@code{os} (Operating System for v6M architecture),
f4c65163 187@code{sec} (Security Extensions for v6K and v7-A architectures),
bca38921 188@code{simd} (Advanced SIMD Extensions for v8-A architecture, implies @code{fp}),
34bca508 189@code{virt} (Virtualization Extensions for v7-A architecture, implies
90ec0d68 190@code{idiv}),
33eaf5de 191@code{pan} (Privileged Access Never Extensions for v8-A architecture),
4d1464f2
MW
192@code{ras} (Reliability, Availability and Serviceability extensions
193for v8-A architecture),
d6b4b13e
MW
194@code{rdma} (ARMv8.1 Advanced SIMD extensions for v8-A architecture, implies
195@code{simd})
03b1477f 196and
69133863 197@code{xscale}.
03b1477f
RE
198
199@cindex @code{-march=} command line option, ARM
92081f48 200@item -march=@var{architecture}[+@var{extension}@dots{}]
252b5132
RH
201This option specifies the target architecture. The assembler will issue
202an error message if an attempt is made to assemble an instruction which
34bca508
L
203will not execute on the target architecture. The following architecture
204names are recognized:
03b1477f
RE
205@code{armv1},
206@code{armv2},
207@code{armv2a},
208@code{armv2s},
209@code{armv3},
210@code{armv3m},
211@code{armv4},
212@code{armv4xm},
213@code{armv4t},
214@code{armv4txm},
215@code{armv5},
216@code{armv5t},
217@code{armv5txm},
218@code{armv5te},
09d92015 219@code{armv5texp},
c5f98204 220@code{armv6},
1ddd7f43 221@code{armv6j},
0dd132b6
NC
222@code{armv6k},
223@code{armv6z},
f33026a9 224@code{armv6kz},
b2a5fbdc
MGD
225@code{armv6-m},
226@code{armv6s-m},
62b3e311 227@code{armv7},
c450d570 228@code{armv7-a},
c9fb6e58 229@code{armv7ve},
c450d570
PB
230@code{armv7-r},
231@code{armv7-m},
9e3c6df6 232@code{armv7e-m},
bca38921 233@code{armv8-a},
a5932920 234@code{armv8.1-a},
56a1b672 235@code{armv8.2-a},
a12fd8e1 236@code{armv8.3-a},
e16bb312 237@code{iwmmxt}
ea0d6bb9 238@code{iwmmxt2}
03b1477f
RE
239and
240@code{xscale}.
241If both @code{-mcpu} and
242@code{-march} are specified, the assembler will use
243the setting for @code{-mcpu}.
244
245The architecture option can be extended with the same instruction set
246extension options as the @code{-mcpu} option.
247
248@cindex @code{-mfpu=} command line option, ARM
249@item -mfpu=@var{floating-point-format}
250
251This option specifies the floating point format to assemble for. The
252assembler will issue an error message if an attempt is made to assemble
34bca508 253an instruction which will not execute on the target floating point unit.
03b1477f
RE
254The following format options are recognized:
255@code{softfpa},
256@code{fpe},
bc89618b
RE
257@code{fpe2},
258@code{fpe3},
03b1477f
RE
259@code{fpa},
260@code{fpa10},
261@code{fpa11},
262@code{arm7500fe},
263@code{softvfp},
264@code{softvfp+vfp},
265@code{vfp},
266@code{vfp10},
267@code{vfp10-r0},
268@code{vfp9},
269@code{vfpxd},
62f3b8c8
PB
270@code{vfpv2},
271@code{vfpv3},
272@code{vfpv3-fp16},
273@code{vfpv3-d16},
274@code{vfpv3-d16-fp16},
275@code{vfpv3xd},
276@code{vfpv3xd-d16},
277@code{vfpv4},
278@code{vfpv4-d16},
f0cd0667 279@code{fpv4-sp-d16},
a715796b
TG
280@code{fpv5-sp-d16},
281@code{fpv5-d16},
bca38921 282@code{fp-armv8},
09d92015
MM
283@code{arm1020t},
284@code{arm1020e},
b1cc4aeb 285@code{arm1136jf-s},
62f3b8c8
PB
286@code{maverick},
287@code{neon},
d5e0ba9c
RE
288@code{neon-vfpv3},
289@code{neon-fp16},
bca38921
MGD
290@code{neon-vfpv4},
291@code{neon-fp-armv8},
081e4c7d
MW
292@code{crypto-neon-fp-armv8},
293@code{neon-fp-armv8.1}
d6b4b13e 294and
081e4c7d 295@code{crypto-neon-fp-armv8.1}.
03b1477f
RE
296
297In addition to determining which instructions are assembled, this option
298also affects the way in which the @code{.double} assembler directive behaves
299when assembling little-endian code.
300
34bca508 301The default is dependent on the processor selected. For Architecture 5 or
d5e0ba9c 302later, the default is to assemble for VFP instructions; for earlier
03b1477f 303architectures the default is to assemble for FPA instructions.
adcf07e6 304
252b5132
RH
305@cindex @code{-mthumb} command line option, ARM
306@item -mthumb
03b1477f 307This option specifies that the assembler should start assembling Thumb
34bca508 308instructions; that is, it should behave as though the file starts with a
03b1477f 309@code{.code 16} directive.
adcf07e6 310
252b5132
RH
311@cindex @code{-mthumb-interwork} command line option, ARM
312@item -mthumb-interwork
313This option specifies that the output generated by the assembler should
314be marked as supporting interworking.
adcf07e6 315
52970753
NC
316@cindex @code{-mimplicit-it} command line option, ARM
317@item -mimplicit-it=never
318@itemx -mimplicit-it=always
319@itemx -mimplicit-it=arm
320@itemx -mimplicit-it=thumb
321The @code{-mimplicit-it} option controls the behavior of the assembler when
322conditional instructions are not enclosed in IT blocks.
323There are four possible behaviors.
324If @code{never} is specified, such constructs cause a warning in ARM
325code and an error in Thumb-2 code.
326If @code{always} is specified, such constructs are accepted in both
327ARM and Thumb-2 code, where the IT instruction is added implicitly.
328If @code{arm} is specified, such constructs are accepted in ARM code
329and cause an error in Thumb-2 code.
330If @code{thumb} is specified, such constructs cause a warning in ARM
331code and are accepted in Thumb-2 code. If you omit this option, the
332behavior is equivalent to @code{-mimplicit-it=arm}.
e07e6e58 333
5a5829dd
NS
334@cindex @code{-mapcs-26} command line option, ARM
335@cindex @code{-mapcs-32} command line option, ARM
336@item -mapcs-26
337@itemx -mapcs-32
338These options specify that the output generated by the assembler should
252b5132
RH
339be marked as supporting the indicated version of the Arm Procedure.
340Calling Standard.
adcf07e6 341
077b8428
NC
342@cindex @code{-matpcs} command line option, ARM
343@item -matpcs
34bca508 344This option specifies that the output generated by the assembler should
077b8428
NC
345be marked as supporting the Arm/Thumb Procedure Calling Standard. If
346enabled this option will cause the assembler to create an empty
347debugging section in the object file called .arm.atpcs. Debuggers can
348use this to determine the ABI being used by.
349
adcf07e6 350@cindex @code{-mapcs-float} command line option, ARM
252b5132 351@item -mapcs-float
1be59579 352This indicates the floating point variant of the APCS should be
252b5132 353used. In this variant floating point arguments are passed in FP
550262c4 354registers rather than integer registers.
adcf07e6
NC
355
356@cindex @code{-mapcs-reentrant} command line option, ARM
252b5132
RH
357@item -mapcs-reentrant
358This indicates that the reentrant variant of the APCS should be used.
359This variant supports position independent code.
adcf07e6 360
33a392fb
PB
361@cindex @code{-mfloat-abi=} command line option, ARM
362@item -mfloat-abi=@var{abi}
363This option specifies that the output generated by the assembler should be
364marked as using specified floating point ABI.
365The following values are recognized:
366@code{soft},
367@code{softfp}
368and
369@code{hard}.
370
d507cf36
PB
371@cindex @code{-eabi=} command line option, ARM
372@item -meabi=@var{ver}
373This option specifies which EABI version the produced object files should
374conform to.
b45619c0 375The following values are recognized:
3a4a14e9
PB
376@code{gnu},
377@code{4}
d507cf36 378and
3a4a14e9 379@code{5}.
d507cf36 380
252b5132
RH
381@cindex @code{-EB} command line option, ARM
382@item -EB
383This option specifies that the output generated by the assembler should
384be marked as being encoded for a big-endian processor.
adcf07e6 385
080bb7bb
NC
386Note: If a program is being built for a system with big-endian data
387and little-endian instructions then it should be assembled with the
388@option{-EB} option, (all of it, code and data) and then linked with
389the @option{--be8} option. This will reverse the endianness of the
390instructions back to little-endian, but leave the data as big-endian.
391
252b5132
RH
392@cindex @code{-EL} command line option, ARM
393@item -EL
394This option specifies that the output generated by the assembler should
395be marked as being encoded for a little-endian processor.
adcf07e6 396
252b5132
RH
397@cindex @code{-k} command line option, ARM
398@cindex PIC code generation for ARM
399@item -k
a349d9dd
PB
400This option specifies that the output of the assembler should be marked
401as position-independent code (PIC).
adcf07e6 402
845b51d6
PB
403@cindex @code{--fix-v4bx} command line option, ARM
404@item --fix-v4bx
405Allow @code{BX} instructions in ARMv4 code. This is intended for use with
406the linker option of the same name.
407
278df34e
NS
408@cindex @code{-mwarn-deprecated} command line option, ARM
409@item -mwarn-deprecated
410@itemx -mno-warn-deprecated
411Enable or disable warnings about using deprecated options or
412features. The default is to warn.
413
2e6976a8
DG
414@cindex @code{-mccs} command line option, ARM
415@item -mccs
416Turns on CodeComposer Studio assembly syntax compatibility mode.
417
8b2d793c
NC
418@cindex @code{-mwarn-syms} command line option, ARM
419@item -mwarn-syms
420@itemx -mno-warn-syms
421Enable or disable warnings about symbols that match the names of ARM
422instructions. The default is to warn.
423
252b5132
RH
424@end table
425
426
427@node ARM Syntax
428@section Syntax
429@menu
cab7e4d9 430* ARM-Instruction-Set:: Instruction Set
252b5132
RH
431* ARM-Chars:: Special Characters
432* ARM-Regs:: Register Names
b6895b4f 433* ARM-Relocations:: Relocations
99f1a7a7 434* ARM-Neon-Alignment:: NEON Alignment Specifiers
252b5132
RH
435@end menu
436
cab7e4d9
NC
437@node ARM-Instruction-Set
438@subsection Instruction Set Syntax
439Two slightly different syntaxes are support for ARM and THUMB
440instructions. The default, @code{divided}, uses the old style where
441ARM and THUMB instructions had their own, separate syntaxes. The new,
442@code{unified} syntax, which can be selected via the @code{.syntax}
443directive, and has the following main features:
444
9e6f3811
AS
445@itemize @bullet
446@item
cab7e4d9
NC
447Immediate operands do not require a @code{#} prefix.
448
9e6f3811 449@item
cab7e4d9
NC
450The @code{IT} instruction may appear, and if it does it is validated
451against subsequent conditional affixes. In ARM mode it does not
452generate machine code, in THUMB mode it does.
453
9e6f3811 454@item
cab7e4d9
NC
455For ARM instructions the conditional affixes always appear at the end
456of the instruction. For THUMB instructions conditional affixes can be
457used, but only inside the scope of an @code{IT} instruction.
458
9e6f3811 459@item
cab7e4d9
NC
460All of the instructions new to the V6T2 architecture (and later) are
461available. (Only a few such instructions can be written in the
462@code{divided} syntax).
463
9e6f3811 464@item
cab7e4d9
NC
465The @code{.N} and @code{.W} suffixes are recognized and honored.
466
9e6f3811 467@item
cab7e4d9
NC
468All instructions set the flags if and only if they have an @code{s}
469affix.
9e6f3811 470@end itemize
cab7e4d9 471
252b5132
RH
472@node ARM-Chars
473@subsection Special Characters
474
475@cindex line comment character, ARM
476@cindex ARM line comment character
7c31ae13
NC
477The presence of a @samp{@@} anywhere on a line indicates the start of
478a comment that extends to the end of that line.
479
480If a @samp{#} appears as the first character of a line then the whole
481line is treated as a comment, but in this case the line could also be
482a logical line number directive (@pxref{Comments}) or a preprocessor
483control command (@pxref{Preprocessing}).
550262c4
NC
484
485@cindex line separator, ARM
486@cindex statement separator, ARM
487@cindex ARM line separator
a349d9dd
PB
488The @samp{;} character can be used instead of a newline to separate
489statements.
550262c4
NC
490
491@cindex immediate character, ARM
492@cindex ARM immediate character
493Either @samp{#} or @samp{$} can be used to indicate immediate operands.
252b5132
RH
494
495@cindex identifiers, ARM
496@cindex ARM identifiers
497*TODO* Explain about /data modifier on symbols.
498
499@node ARM-Regs
500@subsection Register Names
501
502@cindex ARM register names
503@cindex register names, ARM
504*TODO* Explain about ARM register naming, and the predefined names.
505
b6895b4f
PB
506@node ARM-Relocations
507@subsection ARM relocation generation
508
509@cindex data relocations, ARM
510@cindex ARM data relocations
511Specific data relocations can be generated by putting the relocation name
512in parentheses after the symbol name. For example:
513
514@smallexample
515 .word foo(TARGET1)
516@end smallexample
517
518This will generate an @samp{R_ARM_TARGET1} relocation against the symbol
519@var{foo}.
520The following relocations are supported:
521@code{GOT},
522@code{GOTOFF},
523@code{TARGET1},
524@code{TARGET2},
525@code{SBREL},
526@code{TLSGD},
527@code{TLSLDM},
528@code{TLSLDO},
0855e32b
NS
529@code{TLSDESC},
530@code{TLSCALL},
b43420e6
NC
531@code{GOTTPOFF},
532@code{GOT_PREL}
b6895b4f
PB
533and
534@code{TPOFF}.
535
536For compatibility with older toolchains the assembler also accepts
3da1d841
NC
537@code{(PLT)} after branch targets. On legacy targets this will
538generate the deprecated @samp{R_ARM_PLT32} relocation. On EABI
539targets it will encode either the @samp{R_ARM_CALL} or
540@samp{R_ARM_JUMP24} relocation, as appropriate.
b6895b4f
PB
541
542@cindex MOVW and MOVT relocations, ARM
543Relocations for @samp{MOVW} and @samp{MOVT} instructions can be generated
544by prefixing the value with @samp{#:lower16:} and @samp{#:upper16}
b45619c0 545respectively. For example to load the 32-bit address of foo into r0:
252b5132 546
b6895b4f
PB
547@smallexample
548 MOVW r0, #:lower16:foo
549 MOVT r0, #:upper16:foo
550@end smallexample
252b5132 551
72d98d16
MG
552Relocations @samp{R_ARM_THM_ALU_ABS_G0_NC}, @samp{R_ARM_THM_ALU_ABS_G1_NC},
553@samp{R_ARM_THM_ALU_ABS_G2_NC} and @samp{R_ARM_THM_ALU_ABS_G3_NC} can be
554generated by prefixing the value with @samp{#:lower0_7:#},
555@samp{#:lower8_15:#}, @samp{#:upper0_7:#} and @samp{#:upper8_15:#}
556respectively. For example to load the 32-bit address of foo into r0:
557
558@smallexample
559 MOVS r0, #:upper8_15:#foo
560 LSLS r0, r0, #8
561 ADDS r0, #:upper0_7:#foo
562 LSLS r0, r0, #8
563 ADDS r0, #:lower8_15:#foo
564 LSLS r0, r0, #8
565 ADDS r0, #:lower0_7:#foo
566@end smallexample
567
ba724cfc
NC
568@node ARM-Neon-Alignment
569@subsection NEON Alignment Specifiers
570
571@cindex alignment for NEON instructions
572Some NEON load/store instructions allow an optional address
573alignment qualifier.
574The ARM documentation specifies that this is indicated by
575@samp{@@ @var{align}}. However GAS already interprets
576the @samp{@@} character as a "line comment" start,
577so @samp{: @var{align}} is used instead. For example:
578
579@smallexample
580 vld1.8 @{q0@}, [r0, :128]
581@end smallexample
582
583@node ARM Floating Point
584@section Floating Point
585
586@cindex floating point, ARM (@sc{ieee})
587@cindex ARM floating point (@sc{ieee})
588The ARM family uses @sc{ieee} floating-point numbers.
589
252b5132
RH
590@node ARM Directives
591@section ARM Machine Directives
592
593@cindex machine directives, ARM
594@cindex ARM machine directives
595@table @code
596
4a6bc624
NS
597@c AAAAAAAAAAAAAAAAAAAAAAAAA
598
2b841ec2 599@ifclear ELF
4a6bc624
NS
600@cindex @code{.2byte} directive, ARM
601@cindex @code{.4byte} directive, ARM
602@cindex @code{.8byte} directive, ARM
603@item .2byte @var{expression} [, @var{expression}]*
604@itemx .4byte @var{expression} [, @var{expression}]*
605@itemx .8byte @var{expression} [, @var{expression}]*
606These directives write 2, 4 or 8 byte values to the output section.
2b841ec2 607@end ifclear
4a6bc624
NS
608
609@cindex @code{.align} directive, ARM
adcf07e6
NC
610@item .align @var{expression} [, @var{expression}]
611This is the generic @var{.align} directive. For the ARM however if the
612first argument is zero (ie no alignment is needed) the assembler will
613behave as if the argument had been 2 (ie pad to the next four byte
062b7c0c 614boundary). This is for compatibility with ARM's own assembler.
adcf07e6 615
4a6bc624
NS
616@cindex @code{.arch} directive, ARM
617@item .arch @var{name}
618Select the target architecture. Valid values for @var{name} are the same as
619for the @option{-march} commandline option.
252b5132 620
34bca508 621Specifying @code{.arch} clears any previously selected architecture
69133863
MGD
622extensions.
623
624@cindex @code{.arch_extension} directive, ARM
625@item .arch_extension @var{name}
34bca508
L
626Add or remove an architecture extension to the target architecture. Valid
627values for @var{name} are the same as those accepted as architectural
69133863
MGD
628extensions by the @option{-mcpu} commandline option.
629
630@code{.arch_extension} may be used multiple times to add or remove extensions
631incrementally to the architecture being compiled for.
632
4a6bc624
NS
633@cindex @code{.arm} directive, ARM
634@item .arm
635This performs the same action as @var{.code 32}.
252b5132 636
4a6bc624 637@c BBBBBBBBBBBBBBBBBBBBBBBBBB
0bbf2aa4 638
4a6bc624
NS
639@cindex @code{.bss} directive, ARM
640@item .bss
641This directive switches to the @code{.bss} section.
0bbf2aa4 642
4a6bc624
NS
643@c CCCCCCCCCCCCCCCCCCCCCCCCCC
644
645@cindex @code{.cantunwind} directive, ARM
646@item .cantunwind
647Prevents unwinding through the current function. No personality routine
648or exception table data is required or permitted.
649
650@cindex @code{.code} directive, ARM
651@item .code @code{[16|32]}
652This directive selects the instruction set being generated. The value 16
653selects Thumb, with the value 32 selecting ARM.
654
655@cindex @code{.cpu} directive, ARM
656@item .cpu @var{name}
657Select the target processor. Valid values for @var{name} are the same as
658for the @option{-mcpu} commandline option.
659
34bca508 660Specifying @code{.cpu} clears any previously selected architecture
69133863
MGD
661extensions.
662
4a6bc624
NS
663@c DDDDDDDDDDDDDDDDDDDDDDDDDD
664
665@cindex @code{.dn} and @code{.qn} directives, ARM
f467aa98 666@item @var{name} .dn @var{register name} [@var{.type}] [[@var{index}]]
1f9bb1ca 667@itemx @var{name} .qn @var{register name} [@var{.type}] [[@var{index}]]
23753660
JB
668
669The @code{dn} and @code{qn} directives are used to create typed
670and/or indexed register aliases for use in Advanced SIMD Extension
671(Neon) instructions. The former should be used to create aliases
672of double-precision registers, and the latter to create aliases of
673quad-precision registers.
674
675If these directives are used to create typed aliases, those aliases can
676be used in Neon instructions instead of writing types after the mnemonic
677or after each operand. For example:
678
679@smallexample
680 x .dn d2.f32
681 y .dn d3.f32
682 z .dn d4.f32[1]
683 vmul x,y,z
684@end smallexample
685
686This is equivalent to writing the following:
687
688@smallexample
689 vmul.f32 d2,d3,d4[1]
690@end smallexample
691
692Aliases created using @code{dn} or @code{qn} can be destroyed using
693@code{unreq}.
694
4a6bc624 695@c EEEEEEEEEEEEEEEEEEEEEEEEEE
252b5132 696
4a6bc624
NS
697@cindex @code{.eabi_attribute} directive, ARM
698@item .eabi_attribute @var{tag}, @var{value}
699Set the EABI object attribute @var{tag} to @var{value}.
252b5132 700
4a6bc624
NS
701The @var{tag} is either an attribute number, or one of the following:
702@code{Tag_CPU_raw_name}, @code{Tag_CPU_name}, @code{Tag_CPU_arch},
703@code{Tag_CPU_arch_profile}, @code{Tag_ARM_ISA_use},
75375b3e 704@code{Tag_THUMB_ISA_use}, @code{Tag_FP_arch}, @code{Tag_WMMX_arch},
4a6bc624
NS
705@code{Tag_Advanced_SIMD_arch}, @code{Tag_PCS_config},
706@code{Tag_ABI_PCS_R9_use}, @code{Tag_ABI_PCS_RW_data},
707@code{Tag_ABI_PCS_RO_data}, @code{Tag_ABI_PCS_GOT_use},
708@code{Tag_ABI_PCS_wchar_t}, @code{Tag_ABI_FP_rounding},
709@code{Tag_ABI_FP_denormal}, @code{Tag_ABI_FP_exceptions},
710@code{Tag_ABI_FP_user_exceptions}, @code{Tag_ABI_FP_number_model},
75375b3e 711@code{Tag_ABI_align_needed}, @code{Tag_ABI_align_preserved},
4a6bc624
NS
712@code{Tag_ABI_enum_size}, @code{Tag_ABI_HardFP_use},
713@code{Tag_ABI_VFP_args}, @code{Tag_ABI_WMMX_args},
714@code{Tag_ABI_optimization_goals}, @code{Tag_ABI_FP_optimization_goals},
715@code{Tag_compatibility}, @code{Tag_CPU_unaligned_access},
75375b3e 716@code{Tag_FP_HP_extension}, @code{Tag_ABI_FP_16bit_format},
cd21e546 717@code{Tag_MPextension_use}, @code{Tag_DIV_use},
4a6bc624
NS
718@code{Tag_nodefaults}, @code{Tag_also_compatible_with},
719@code{Tag_conformance}, @code{Tag_T2EE_use},
cd21e546 720@code{Tag_Virtualization_use}
4a6bc624
NS
721
722The @var{value} is either a @code{number}, @code{"string"}, or
723@code{number, "string"} depending on the tag.
724
75375b3e 725Note - the following legacy values are also accepted by @var{tag}:
34bca508 726@code{Tag_VFP_arch}, @code{Tag_ABI_align8_needed},
75375b3e
MGD
727@code{Tag_ABI_align8_preserved}, @code{Tag_VFP_HP_extension},
728
4a6bc624
NS
729@cindex @code{.even} directive, ARM
730@item .even
731This directive aligns to an even-numbered address.
732
733@cindex @code{.extend} directive, ARM
734@cindex @code{.ldouble} directive, ARM
735@item .extend @var{expression} [, @var{expression}]*
736@itemx .ldouble @var{expression} [, @var{expression}]*
737These directives write 12byte long double floating-point values to the
738output section. These are not compatible with current ARM processors
739or ABIs.
740
741@c FFFFFFFFFFFFFFFFFFFFFFFFFF
742
743@anchor{arm_fnend}
744@cindex @code{.fnend} directive, ARM
745@item .fnend
746Marks the end of a function with an unwind table entry. The unwind index
747table entry is created when this directive is processed.
252b5132 748
4a6bc624
NS
749If no personality routine has been specified then standard personality
750routine 0 or 1 will be used, depending on the number of unwind opcodes
751required.
752
753@anchor{arm_fnstart}
754@cindex @code{.fnstart} directive, ARM
755@item .fnstart
756Marks the start of a function with an unwind table entry.
757
758@cindex @code{.force_thumb} directive, ARM
252b5132
RH
759@item .force_thumb
760This directive forces the selection of Thumb instructions, even if the
761target processor does not support those instructions
762
4a6bc624
NS
763@cindex @code{.fpu} directive, ARM
764@item .fpu @var{name}
765Select the floating-point unit to assemble for. Valid values for @var{name}
766are the same as for the @option{-mfpu} commandline option.
252b5132 767
4a6bc624
NS
768@c GGGGGGGGGGGGGGGGGGGGGGGGGG
769@c HHHHHHHHHHHHHHHHHHHHHHHHHH
e1da3f5b 770
4a6bc624
NS
771@cindex @code{.handlerdata} directive, ARM
772@item .handlerdata
773Marks the end of the current function, and the start of the exception table
774entry for that function. Anything between this directive and the
775@code{.fnend} directive will be added to the exception table entry.
776
777Must be preceded by a @code{.personality} or @code{.personalityindex}
778directive.
779
780@c IIIIIIIIIIIIIIIIIIIIIIIIII
c921be7d
NC
781
782@cindex @code{.inst} directive, ARM
783@item .inst @var{opcode} [ , @dots{} ]
1f9bb1ca
AS
784@itemx .inst.n @var{opcode} [ , @dots{} ]
785@itemx .inst.w @var{opcode} [ , @dots{} ]
c921be7d
NC
786Generates the instruction corresponding to the numerical value @var{opcode}.
787@code{.inst.n} and @code{.inst.w} allow the Thumb instruction size to be
788specified explicitly, overriding the normal encoding rules.
789
4a6bc624
NS
790@c JJJJJJJJJJJJJJJJJJJJJJJJJJ
791@c KKKKKKKKKKKKKKKKKKKKKKKKKK
792@c LLLLLLLLLLLLLLLLLLLLLLLLLL
793
794@item .ldouble @var{expression} [, @var{expression}]*
795See @code{.extend}.
5395a469 796
252b5132
RH
797@cindex @code{.ltorg} directive, ARM
798@item .ltorg
799This directive causes the current contents of the literal pool to be
800dumped into the current section (which is assumed to be the .text
801section) at the current location (aligned to a word boundary).
3d0c9500
NC
802@code{GAS} maintains a separate literal pool for each section and each
803sub-section. The @code{.ltorg} directive will only affect the literal
804pool of the current section and sub-section. At the end of assembly
805all remaining, un-empty literal pools will automatically be dumped.
806
807Note - older versions of @code{GAS} would dump the current literal
808pool any time a section change occurred. This is no longer done, since
809it prevents accurate control of the placement of literal pools.
252b5132 810
4a6bc624 811@c MMMMMMMMMMMMMMMMMMMMMMMMMM
252b5132 812
4a6bc624
NS
813@cindex @code{.movsp} directive, ARM
814@item .movsp @var{reg} [, #@var{offset}]
815Tell the unwinder that @var{reg} contains an offset from the current
816stack pointer. If @var{offset} is not specified then it is assumed to be
817zero.
7ed4c4c5 818
4a6bc624
NS
819@c NNNNNNNNNNNNNNNNNNNNNNNNNN
820@c OOOOOOOOOOOOOOOOOOOOOOOOOO
7ed4c4c5 821
4a6bc624
NS
822@cindex @code{.object_arch} directive, ARM
823@item .object_arch @var{name}
824Override the architecture recorded in the EABI object attribute section.
825Valid values for @var{name} are the same as for the @code{.arch} directive.
826Typically this is useful when code uses runtime detection of CPU features.
7ed4c4c5 827
4a6bc624
NS
828@c PPPPPPPPPPPPPPPPPPPPPPPPPP
829
830@cindex @code{.packed} directive, ARM
831@item .packed @var{expression} [, @var{expression}]*
832This directive writes 12-byte packed floating-point values to the
833output section. These are not compatible with current ARM processors
834or ABIs.
835
ea4cff4f 836@anchor{arm_pad}
4a6bc624
NS
837@cindex @code{.pad} directive, ARM
838@item .pad #@var{count}
839Generate unwinder annotations for a stack adjustment of @var{count} bytes.
840A positive value indicates the function prologue allocated stack space by
841decrementing the stack pointer.
7ed4c4c5
NC
842
843@cindex @code{.personality} directive, ARM
844@item .personality @var{name}
845Sets the personality routine for the current function to @var{name}.
846
847@cindex @code{.personalityindex} directive, ARM
848@item .personalityindex @var{index}
849Sets the personality routine for the current function to the EABI standard
850routine number @var{index}
851
4a6bc624
NS
852@cindex @code{.pool} directive, ARM
853@item .pool
854This is a synonym for .ltorg.
7ed4c4c5 855
4a6bc624
NS
856@c QQQQQQQQQQQQQQQQQQQQQQQQQQ
857@c RRRRRRRRRRRRRRRRRRRRRRRRRR
858
859@cindex @code{.req} directive, ARM
860@item @var{name} .req @var{register name}
861This creates an alias for @var{register name} called @var{name}. For
862example:
863
864@smallexample
865 foo .req r0
866@end smallexample
867
868@c SSSSSSSSSSSSSSSSSSSSSSSSSS
7ed4c4c5 869
7da4f750 870@anchor{arm_save}
7ed4c4c5
NC
871@cindex @code{.save} directive, ARM
872@item .save @var{reglist}
873Generate unwinder annotations to restore the registers in @var{reglist}.
874The format of @var{reglist} is the same as the corresponding store-multiple
875instruction.
876
877@smallexample
878@exdent @emph{core registers}
879 .save @{r4, r5, r6, lr@}
880 stmfd sp!, @{r4, r5, r6, lr@}
881@exdent @emph{FPA registers}
882 .save f4, 2
883 sfmfd f4, 2, [sp]!
884@exdent @emph{VFP registers}
885 .save @{d8, d9, d10@}
fa073d69 886 fstmdx sp!, @{d8, d9, d10@}
7ed4c4c5
NC
887@exdent @emph{iWMMXt registers}
888 .save @{wr10, wr11@}
889 wstrd wr11, [sp, #-8]!
890 wstrd wr10, [sp, #-8]!
891or
892 .save wr11
893 wstrd wr11, [sp, #-8]!
894 .save wr10
895 wstrd wr10, [sp, #-8]!
896@end smallexample
897
7da4f750 898@anchor{arm_setfp}
7ed4c4c5
NC
899@cindex @code{.setfp} directive, ARM
900@item .setfp @var{fpreg}, @var{spreg} [, #@var{offset}]
4a6bc624 901Make all unwinder annotations relative to a frame pointer. Without this
7ed4c4c5
NC
902the unwinder will use offsets from the stack pointer.
903
a5b82cbe 904The syntax of this directive is the same as the @code{add} or @code{mov}
7ed4c4c5
NC
905instruction used to set the frame pointer. @var{spreg} must be either
906@code{sp} or mentioned in a previous @code{.movsp} directive.
907
908@smallexample
909.movsp ip
910mov ip, sp
911@dots{}
912.setfp fp, ip, #4
a5b82cbe 913add fp, ip, #4
7ed4c4c5
NC
914@end smallexample
915
4a6bc624
NS
916@cindex @code{.secrel32} directive, ARM
917@item .secrel32 @var{expression} [, @var{expression}]*
918This directive emits relocations that evaluate to the section-relative
919offset of each expression's symbol. This directive is only supported
920for PE targets.
921
cab7e4d9
NC
922@cindex @code{.syntax} directive, ARM
923@item .syntax [@code{unified} | @code{divided}]
924This directive sets the Instruction Set Syntax as described in the
925@ref{ARM-Instruction-Set} section.
926
4a6bc624
NS
927@c TTTTTTTTTTTTTTTTTTTTTTTTTT
928
929@cindex @code{.thumb} directive, ARM
930@item .thumb
931This performs the same action as @var{.code 16}.
932
933@cindex @code{.thumb_func} directive, ARM
934@item .thumb_func
935This directive specifies that the following symbol is the name of a
936Thumb encoded function. This information is necessary in order to allow
937the assembler and linker to generate correct code for interworking
938between Arm and Thumb instructions and should be used even if
939interworking is not going to be performed. The presence of this
940directive also implies @code{.thumb}
941
33eaf5de 942This directive is not necessary when generating EABI objects. On these
4a6bc624
NS
943targets the encoding is implicit when generating Thumb code.
944
945@cindex @code{.thumb_set} directive, ARM
946@item .thumb_set
947This performs the equivalent of a @code{.set} directive in that it
948creates a symbol which is an alias for another symbol (possibly not yet
949defined). This directive also has the added property in that it marks
950the aliased symbol as being a thumb function entry point, in the same
951way that the @code{.thumb_func} directive does.
952
0855e32b
NS
953@cindex @code{.tlsdescseq} directive, ARM
954@item .tlsdescseq @var{tls-variable}
955This directive is used to annotate parts of an inlined TLS descriptor
956trampoline. Normally the trampoline is provided by the linker, and
957this directive is not needed.
958
4a6bc624
NS
959@c UUUUUUUUUUUUUUUUUUUUUUUUUU
960
961@cindex @code{.unreq} directive, ARM
962@item .unreq @var{alias-name}
963This undefines a register alias which was previously defined using the
964@code{req}, @code{dn} or @code{qn} directives. For example:
965
966@smallexample
967 foo .req r0
968 .unreq foo
969@end smallexample
970
971An error occurs if the name is undefined. Note - this pseudo op can
972be used to delete builtin in register name aliases (eg 'r0'). This
973should only be done if it is really necessary.
974
7ed4c4c5 975@cindex @code{.unwind_raw} directive, ARM
4a6bc624 976@item .unwind_raw @var{offset}, @var{byte1}, @dots{}
33eaf5de 977Insert one of more arbitrary unwind opcode bytes, which are known to adjust
7ed4c4c5
NC
978the stack pointer by @var{offset} bytes.
979
980For example @code{.unwind_raw 4, 0xb1, 0x01} is equivalent to
981@code{.save @{r0@}}
982
4a6bc624 983@c VVVVVVVVVVVVVVVVVVVVVVVVVV
ee065d83 984
4a6bc624
NS
985@cindex @code{.vsave} directive, ARM
986@item .vsave @var{vfp-reglist}
987Generate unwinder annotations to restore the VFP registers in @var{vfp-reglist}
988using FLDMD. Also works for VFPv3 registers
989that are to be restored using VLDM.
990The format of @var{vfp-reglist} is the same as the corresponding store-multiple
991instruction.
ee065d83 992
4a6bc624
NS
993@smallexample
994@exdent @emph{VFP registers}
995 .vsave @{d8, d9, d10@}
996 fstmdd sp!, @{d8, d9, d10@}
997@exdent @emph{VFPv3 registers}
998 .vsave @{d15, d16, d17@}
999 vstm sp!, @{d15, d16, d17@}
1000@end smallexample
e04befd0 1001
4a6bc624
NS
1002Since FLDMX and FSTMX are now deprecated, this directive should be
1003used in favour of @code{.save} for saving VFP registers for ARMv6 and above.
e04befd0 1004
4a6bc624
NS
1005@c WWWWWWWWWWWWWWWWWWWWWWWWWW
1006@c XXXXXXXXXXXXXXXXXXXXXXXXXX
1007@c YYYYYYYYYYYYYYYYYYYYYYYYYY
1008@c ZZZZZZZZZZZZZZZZZZZZZZZZZZ
ee065d83 1009
252b5132
RH
1010@end table
1011
1012@node ARM Opcodes
1013@section Opcodes
1014
1015@cindex ARM opcodes
1016@cindex opcodes for ARM
49a5575c
NC
1017@code{@value{AS}} implements all the standard ARM opcodes. It also
1018implements several pseudo opcodes, including several synthetic load
34bca508 1019instructions.
252b5132 1020
49a5575c
NC
1021@table @code
1022
1023@cindex @code{NOP} pseudo op, ARM
1024@item NOP
1025@smallexample
1026 nop
1027@end smallexample
252b5132 1028
49a5575c
NC
1029This pseudo op will always evaluate to a legal ARM instruction that does
1030nothing. Currently it will evaluate to MOV r0, r0.
252b5132 1031
49a5575c 1032@cindex @code{LDR reg,=<label>} pseudo op, ARM
34bca508 1033@item LDR
252b5132
RH
1034@smallexample
1035 ldr <register> , = <expression>
1036@end smallexample
1037
1038If expression evaluates to a numeric constant then a MOV or MVN
1039instruction will be used in place of the LDR instruction, if the
1040constant can be generated by either of these instructions. Otherwise
1041the constant will be placed into the nearest literal pool (if it not
1042already there) and a PC relative LDR instruction will be generated.
1043
49a5575c
NC
1044@cindex @code{ADR reg,<label>} pseudo op, ARM
1045@item ADR
1046@smallexample
1047 adr <register> <label>
1048@end smallexample
1049
1050This instruction will load the address of @var{label} into the indicated
1051register. The instruction will evaluate to a PC relative ADD or SUB
1052instruction depending upon where the label is located. If the label is
1053out of range, or if it is not defined in the same file (and section) as
1054the ADR instruction, then an error will be generated. This instruction
1055will not make use of the literal pool.
1056
1057@cindex @code{ADRL reg,<label>} pseudo op, ARM
34bca508 1058@item ADRL
49a5575c
NC
1059@smallexample
1060 adrl <register> <label>
1061@end smallexample
1062
1063This instruction will load the address of @var{label} into the indicated
a349d9dd 1064register. The instruction will evaluate to one or two PC relative ADD
49a5575c
NC
1065or SUB instructions depending upon where the label is located. If a
1066second instruction is not needed a NOP instruction will be generated in
1067its place, so that this instruction is always 8 bytes long.
1068
1069If the label is out of range, or if it is not defined in the same file
1070(and section) as the ADRL instruction, then an error will be generated.
1071This instruction will not make use of the literal pool.
1072
1073@end table
1074
252b5132
RH
1075For information on the ARM or Thumb instruction sets, see @cite{ARM
1076Software Development Toolkit Reference Manual}, Advanced RISC Machines
1077Ltd.
1078
6057a28f
NC
1079@node ARM Mapping Symbols
1080@section Mapping Symbols
1081
1082The ARM ELF specification requires that special symbols be inserted
1083into object files to mark certain features:
1084
1085@table @code
1086
1087@cindex @code{$a}
1088@item $a
1089At the start of a region of code containing ARM instructions.
1090
1091@cindex @code{$t}
1092@item $t
1093At the start of a region of code containing THUMB instructions.
1094
1095@cindex @code{$d}
1096@item $d
1097At the start of a region of data.
1098
1099@end table
1100
1101The assembler will automatically insert these symbols for you - there
1102is no need to code them yourself. Support for tagging symbols ($b,
1103$f, $p and $m) which is also mentioned in the current ARM ELF
1104specification is not implemented. This is because they have been
1105dropped from the new EABI and so tools cannot rely upon their
1106presence.
1107
7da4f750
MM
1108@node ARM Unwinding Tutorial
1109@section Unwinding
1110
1111The ABI for the ARM Architecture specifies a standard format for
1112exception unwind information. This information is used when an
1113exception is thrown to determine where control should be transferred.
1114In particular, the unwind information is used to determine which
1115function called the function that threw the exception, and which
1116function called that one, and so forth. This information is also used
1117to restore the values of callee-saved registers in the function
1118catching the exception.
1119
1120If you are writing functions in assembly code, and those functions
1121call other functions that throw exceptions, you must use assembly
1122pseudo ops to ensure that appropriate exception unwind information is
1123generated. Otherwise, if one of the functions called by your assembly
1124code throws an exception, the run-time library will be unable to
1125unwind the stack through your assembly code and your program will not
1126behave correctly.
1127
1128To illustrate the use of these pseudo ops, we will examine the code
1129that G++ generates for the following C++ input:
1130
1131@verbatim
1132void callee (int *);
1133
34bca508
L
1134int
1135caller ()
7da4f750
MM
1136{
1137 int i;
1138 callee (&i);
34bca508 1139 return i;
7da4f750
MM
1140}
1141@end verbatim
1142
1143This example does not show how to throw or catch an exception from
1144assembly code. That is a much more complex operation and should
1145always be done in a high-level language, such as C++, that directly
1146supports exceptions.
1147
1148The code generated by one particular version of G++ when compiling the
1149example above is:
1150
1151@verbatim
1152_Z6callerv:
1153 .fnstart
1154.LFB2:
1155 @ Function supports interworking.
1156 @ args = 0, pretend = 0, frame = 8
1157 @ frame_needed = 1, uses_anonymous_args = 0
1158 stmfd sp!, {fp, lr}
1159 .save {fp, lr}
1160.LCFI0:
1161 .setfp fp, sp, #4
1162 add fp, sp, #4
1163.LCFI1:
1164 .pad #8
1165 sub sp, sp, #8
1166.LCFI2:
1167 sub r3, fp, #8
1168 mov r0, r3
1169 bl _Z6calleePi
1170 ldr r3, [fp, #-8]
1171 mov r0, r3
1172 sub sp, fp, #4
1173 ldmfd sp!, {fp, lr}
1174 bx lr
1175.LFE2:
1176 .fnend
1177@end verbatim
1178
1179Of course, the sequence of instructions varies based on the options
1180you pass to GCC and on the version of GCC in use. The exact
1181instructions are not important since we are focusing on the pseudo ops
1182that are used to generate unwind information.
1183
1184An important assumption made by the unwinder is that the stack frame
1185does not change during the body of the function. In particular, since
1186we assume that the assembly code does not itself throw an exception,
1187the only point where an exception can be thrown is from a call, such
1188as the @code{bl} instruction above. At each call site, the same saved
1189registers (including @code{lr}, which indicates the return address)
1190must be located in the same locations relative to the frame pointer.
1191
1192The @code{.fnstart} (@pxref{arm_fnstart,,.fnstart pseudo op}) pseudo
1193op appears immediately before the first instruction of the function
1194while the @code{.fnend} (@pxref{arm_fnend,,.fnend pseudo op}) pseudo
1195op appears immediately after the last instruction of the function.
34bca508 1196These pseudo ops specify the range of the function.
7da4f750
MM
1197
1198Only the order of the other pseudos ops (e.g., @code{.setfp} or
1199@code{.pad}) matters; their exact locations are irrelevant. In the
1200example above, the compiler emits the pseudo ops with particular
1201instructions. That makes it easier to understand the code, but it is
1202not required for correctness. It would work just as well to emit all
1203of the pseudo ops other than @code{.fnend} in the same order, but
1204immediately after @code{.fnstart}.
1205
1206The @code{.save} (@pxref{arm_save,,.save pseudo op}) pseudo op
1207indicates registers that have been saved to the stack so that they can
1208be restored before the function returns. The argument to the
1209@code{.save} pseudo op is a list of registers to save. If a register
1210is ``callee-saved'' (as specified by the ABI) and is modified by the
1211function you are writing, then your code must save the value before it
1212is modified and restore the original value before the function
1213returns. If an exception is thrown, the run-time library restores the
1214values of these registers from their locations on the stack before
1215returning control to the exception handler. (Of course, if an
1216exception is not thrown, the function that contains the @code{.save}
1217pseudo op restores these registers in the function epilogue, as is
1218done with the @code{ldmfd} instruction above.)
1219
1220You do not have to save callee-saved registers at the very beginning
1221of the function and you do not need to use the @code{.save} pseudo op
1222immediately following the point at which the registers are saved.
1223However, if you modify a callee-saved register, you must save it on
1224the stack before modifying it and before calling any functions which
1225might throw an exception. And, you must use the @code{.save} pseudo
1226op to indicate that you have done so.
1227
1228The @code{.pad} (@pxref{arm_pad,,.pad}) pseudo op indicates a
1229modification of the stack pointer that does not save any registers.
1230The argument is the number of bytes (in decimal) that are subtracted
1231from the stack pointer. (On ARM CPUs, the stack grows downwards, so
1232subtracting from the stack pointer increases the size of the stack.)
1233
1234The @code{.setfp} (@pxref{arm_setfp,,.setfp pseudo op}) pseudo op
1235indicates the register that contains the frame pointer. The first
1236argument is the register that is set, which is typically @code{fp}.
1237The second argument indicates the register from which the frame
1238pointer takes its value. The third argument, if present, is the value
1239(in decimal) added to the register specified by the second argument to
1240compute the value of the frame pointer. You should not modify the
1241frame pointer in the body of the function.
1242
1243If you do not use a frame pointer, then you should not use the
1244@code{.setfp} pseudo op. If you do not use a frame pointer, then you
1245should avoid modifying the stack pointer outside of the function
1246prologue. Otherwise, the run-time library will be unable to find
1247saved registers when it is unwinding the stack.
1248
1249The pseudo ops described above are sufficient for writing assembly
1250code that calls functions which may throw exceptions. If you need to
1251know more about the object-file format used to represent unwind
1252information, you may consult the @cite{Exception Handling ABI for the
1253ARM Architecture} available from @uref{http://infocenter.arm.com}.
91f68a68 1254
This page took 0.754351 seconds and 4 git commands to generate.