2013-09-04 Muhammad Bilal <mbilal@codesourcery.com>
[deliverable/binutils-gdb.git] / gas / doc / c-arm.texi
CommitLineData
ba724cfc 1@c Copyright 1996-2013 Free Software Foundation, Inc.
252b5132
RH
2@c This is part of the GAS manual.
3@c For copying conditions, see the file as.texinfo.
4
5@ifset GENERIC
6@page
7@node ARM-Dependent
8@chapter ARM Dependent Features
9@end ifset
10
11@ifclear GENERIC
12@node Machine Dependencies
13@chapter ARM Dependent Features
14@end ifclear
15
16@cindex ARM support
17@cindex Thumb support
18@menu
19* ARM Options:: Options
20* ARM Syntax:: Syntax
21* ARM Floating Point:: Floating Point
22* ARM Directives:: ARM Machine Directives
23* ARM Opcodes:: Opcodes
6057a28f 24* ARM Mapping Symbols:: Mapping Symbols
7da4f750 25* ARM Unwinding Tutorial:: Unwinding
252b5132
RH
26@end menu
27
28@node ARM Options
29@section Options
30@cindex ARM options (none)
31@cindex options for ARM (none)
adcf07e6 32
252b5132 33@table @code
adcf07e6 34
03b1477f 35@cindex @code{-mcpu=} command line option, ARM
92081f48 36@item -mcpu=@var{processor}[+@var{extension}@dots{}]
252b5132
RH
37This option specifies the target processor. The assembler will issue an
38error message if an attempt is made to assemble an instruction which
03b1477f 39will not execute on the target processor. The following processor names are
34bca508 40recognized:
03b1477f
RE
41@code{arm1},
42@code{arm2},
43@code{arm250},
44@code{arm3},
45@code{arm6},
46@code{arm60},
47@code{arm600},
48@code{arm610},
49@code{arm620},
50@code{arm7},
51@code{arm7m},
52@code{arm7d},
53@code{arm7dm},
54@code{arm7di},
55@code{arm7dmi},
56@code{arm70},
57@code{arm700},
58@code{arm700i},
59@code{arm710},
60@code{arm710t},
61@code{arm720},
62@code{arm720t},
63@code{arm740t},
64@code{arm710c},
65@code{arm7100},
66@code{arm7500},
67@code{arm7500fe},
68@code{arm7t},
69@code{arm7tdmi},
1ff4677c 70@code{arm7tdmi-s},
03b1477f
RE
71@code{arm8},
72@code{arm810},
73@code{strongarm},
74@code{strongarm1},
75@code{strongarm110},
76@code{strongarm1100},
77@code{strongarm1110},
78@code{arm9},
79@code{arm920},
80@code{arm920t},
81@code{arm922t},
82@code{arm940t},
83@code{arm9tdmi},
7fac0536
NC
84@code{fa526} (Faraday FA526 processor),
85@code{fa626} (Faraday FA626 processor),
03b1477f 86@code{arm9e},
7de9afa2 87@code{arm926e},
1ff4677c 88@code{arm926ej-s},
03b1477f
RE
89@code{arm946e-r0},
90@code{arm946e},
db8ac8f9 91@code{arm946e-s},
03b1477f
RE
92@code{arm966e-r0},
93@code{arm966e},
db8ac8f9
PB
94@code{arm966e-s},
95@code{arm968e-s},
03b1477f 96@code{arm10t},
db8ac8f9 97@code{arm10tdmi},
03b1477f
RE
98@code{arm10e},
99@code{arm1020},
100@code{arm1020t},
7de9afa2 101@code{arm1020e},
db8ac8f9 102@code{arm1022e},
1ff4677c 103@code{arm1026ej-s},
4a58c4bd
NC
104@code{fa606te} (Faraday FA606TE processor),
105@code{fa616te} (Faraday FA616TE processor),
7fac0536 106@code{fa626te} (Faraday FA626TE processor),
4a58c4bd 107@code{fmp626} (Faraday FMP626 processor),
7fac0536 108@code{fa726te} (Faraday FA726TE processor),
1ff4677c
RE
109@code{arm1136j-s},
110@code{arm1136jf-s},
db8ac8f9
PB
111@code{arm1156t2-s},
112@code{arm1156t2f-s},
0dd132b6
NC
113@code{arm1176jz-s},
114@code{arm1176jzf-s},
115@code{mpcore},
116@code{mpcorenovfp},
b38f9f31 117@code{cortex-a5},
c90460e4 118@code{cortex-a7},
62b3e311 119@code{cortex-a8},
15290f0a 120@code{cortex-a9},
dbb1f804 121@code{cortex-a15},
62b3e311 122@code{cortex-r4},
307c948d 123@code{cortex-r4f},
70a8bc5b 124@code{cortex-r5},
125@code{cortex-r7},
7ef07ba0 126@code{cortex-m4},
62b3e311 127@code{cortex-m3},
5b19eaba
NC
128@code{cortex-m1},
129@code{cortex-m0},
ce32bd10 130@code{cortex-m0plus},
03b1477f
RE
131@code{ep9312} (ARM920 with Cirrus Maverick coprocessor),
132@code{i80200} (Intel XScale processor)
e16bb312 133@code{iwmmxt} (Intel(r) XScale processor with Wireless MMX(tm) technology coprocessor)
03b1477f 134and
34bca508 135@code{xscale}.
03b1477f
RE
136The special name @code{all} may be used to allow the
137assembler to accept instructions valid for any ARM processor.
138
34bca508
L
139In addition to the basic instruction set, the assembler can be told to
140accept various extension mnemonics that extend the processor using the
03b1477f 141co-processor instruction space. For example, @code{-mcpu=arm920+maverick}
34bca508 142is equivalent to specifying @code{-mcpu=ep9312}.
69133863 143
34bca508 144Multiple extensions may be specified, separated by a @code{+}. The
69133863
MGD
145extensions should be specified in ascending alphabetical order.
146
34bca508 147Some extensions may be restricted to particular architectures; this is
60e5ef9f
MGD
148documented in the list of extensions below.
149
34bca508
L
150Extension mnemonics may also be removed from those the assembler accepts.
151This is done be prepending @code{no} to the option that adds the extension.
152Extensions that are removed should be listed after all extensions which have
153been added, again in ascending alphabetical order. For example,
69133863
MGD
154@code{-mcpu=ep9312+nomaverick} is equivalent to specifying @code{-mcpu=arm920}.
155
156
eea54501 157The following extensions are currently supported:
bca38921
MGD
158@code{crypto} (Cryptography Extensions for v8-A architecture, implies @code{fp+simd}),
159@code{fp} (Floating Point Extensions for v8-A architecture),
160@code{idiv} (Integer Divide Extensions for v7-A and v7-R architectures),
69133863
MGD
161@code{iwmmxt},
162@code{iwmmxt2},
163@code{maverick},
60e5ef9f 164@code{mp} (Multiprocessing Extensions for v7-A and v7-R architectures),
b2a5fbdc 165@code{os} (Operating System for v6M architecture),
f4c65163 166@code{sec} (Security Extensions for v6K and v7-A architectures),
bca38921 167@code{simd} (Advanced SIMD Extensions for v8-A architecture, implies @code{fp}),
34bca508 168@code{virt} (Virtualization Extensions for v7-A architecture, implies
90ec0d68 169@code{idiv}),
03b1477f 170and
69133863 171@code{xscale}.
03b1477f
RE
172
173@cindex @code{-march=} command line option, ARM
92081f48 174@item -march=@var{architecture}[+@var{extension}@dots{}]
252b5132
RH
175This option specifies the target architecture. The assembler will issue
176an error message if an attempt is made to assemble an instruction which
34bca508
L
177will not execute on the target architecture. The following architecture
178names are recognized:
03b1477f
RE
179@code{armv1},
180@code{armv2},
181@code{armv2a},
182@code{armv2s},
183@code{armv3},
184@code{armv3m},
185@code{armv4},
186@code{armv4xm},
187@code{armv4t},
188@code{armv4txm},
189@code{armv5},
190@code{armv5t},
191@code{armv5txm},
192@code{armv5te},
09d92015 193@code{armv5texp},
c5f98204 194@code{armv6},
1ddd7f43 195@code{armv6j},
0dd132b6
NC
196@code{armv6k},
197@code{armv6z},
198@code{armv6zk},
b2a5fbdc
MGD
199@code{armv6-m},
200@code{armv6s-m},
62b3e311 201@code{armv7},
c450d570
PB
202@code{armv7-a},
203@code{armv7-r},
204@code{armv7-m},
9e3c6df6 205@code{armv7e-m},
bca38921 206@code{armv8-a},
e16bb312 207@code{iwmmxt}
03b1477f
RE
208and
209@code{xscale}.
210If both @code{-mcpu} and
211@code{-march} are specified, the assembler will use
212the setting for @code{-mcpu}.
213
214The architecture option can be extended with the same instruction set
215extension options as the @code{-mcpu} option.
216
217@cindex @code{-mfpu=} command line option, ARM
218@item -mfpu=@var{floating-point-format}
219
220This option specifies the floating point format to assemble for. The
221assembler will issue an error message if an attempt is made to assemble
34bca508 222an instruction which will not execute on the target floating point unit.
03b1477f
RE
223The following format options are recognized:
224@code{softfpa},
225@code{fpe},
bc89618b
RE
226@code{fpe2},
227@code{fpe3},
03b1477f
RE
228@code{fpa},
229@code{fpa10},
230@code{fpa11},
231@code{arm7500fe},
232@code{softvfp},
233@code{softvfp+vfp},
234@code{vfp},
235@code{vfp10},
236@code{vfp10-r0},
237@code{vfp9},
238@code{vfpxd},
62f3b8c8
PB
239@code{vfpv2},
240@code{vfpv3},
241@code{vfpv3-fp16},
242@code{vfpv3-d16},
243@code{vfpv3-d16-fp16},
244@code{vfpv3xd},
245@code{vfpv3xd-d16},
246@code{vfpv4},
247@code{vfpv4-d16},
f0cd0667 248@code{fpv4-sp-d16},
bca38921 249@code{fp-armv8},
09d92015
MM
250@code{arm1020t},
251@code{arm1020e},
b1cc4aeb 252@code{arm1136jf-s},
62f3b8c8
PB
253@code{maverick},
254@code{neon},
bca38921
MGD
255@code{neon-vfpv4},
256@code{neon-fp-armv8},
03b1477f 257and
bca38921 258@code{crypto-neon-fp-armv8}.
03b1477f
RE
259
260In addition to determining which instructions are assembled, this option
261also affects the way in which the @code{.double} assembler directive behaves
262when assembling little-endian code.
263
34bca508
L
264The default is dependent on the processor selected. For Architecture 5 or
265later, the default is to assembler for VFP instructions; for earlier
03b1477f 266architectures the default is to assemble for FPA instructions.
adcf07e6 267
252b5132
RH
268@cindex @code{-mthumb} command line option, ARM
269@item -mthumb
03b1477f 270This option specifies that the assembler should start assembling Thumb
34bca508 271instructions; that is, it should behave as though the file starts with a
03b1477f 272@code{.code 16} directive.
adcf07e6 273
252b5132
RH
274@cindex @code{-mthumb-interwork} command line option, ARM
275@item -mthumb-interwork
276This option specifies that the output generated by the assembler should
277be marked as supporting interworking.
adcf07e6 278
52970753
NC
279@cindex @code{-mimplicit-it} command line option, ARM
280@item -mimplicit-it=never
281@itemx -mimplicit-it=always
282@itemx -mimplicit-it=arm
283@itemx -mimplicit-it=thumb
284The @code{-mimplicit-it} option controls the behavior of the assembler when
285conditional instructions are not enclosed in IT blocks.
286There are four possible behaviors.
287If @code{never} is specified, such constructs cause a warning in ARM
288code and an error in Thumb-2 code.
289If @code{always} is specified, such constructs are accepted in both
290ARM and Thumb-2 code, where the IT instruction is added implicitly.
291If @code{arm} is specified, such constructs are accepted in ARM code
292and cause an error in Thumb-2 code.
293If @code{thumb} is specified, such constructs cause a warning in ARM
294code and are accepted in Thumb-2 code. If you omit this option, the
295behavior is equivalent to @code{-mimplicit-it=arm}.
e07e6e58 296
5a5829dd
NS
297@cindex @code{-mapcs-26} command line option, ARM
298@cindex @code{-mapcs-32} command line option, ARM
299@item -mapcs-26
300@itemx -mapcs-32
301These options specify that the output generated by the assembler should
252b5132
RH
302be marked as supporting the indicated version of the Arm Procedure.
303Calling Standard.
adcf07e6 304
077b8428
NC
305@cindex @code{-matpcs} command line option, ARM
306@item -matpcs
34bca508 307This option specifies that the output generated by the assembler should
077b8428
NC
308be marked as supporting the Arm/Thumb Procedure Calling Standard. If
309enabled this option will cause the assembler to create an empty
310debugging section in the object file called .arm.atpcs. Debuggers can
311use this to determine the ABI being used by.
312
adcf07e6 313@cindex @code{-mapcs-float} command line option, ARM
252b5132 314@item -mapcs-float
1be59579 315This indicates the floating point variant of the APCS should be
252b5132 316used. In this variant floating point arguments are passed in FP
550262c4 317registers rather than integer registers.
adcf07e6
NC
318
319@cindex @code{-mapcs-reentrant} command line option, ARM
252b5132
RH
320@item -mapcs-reentrant
321This indicates that the reentrant variant of the APCS should be used.
322This variant supports position independent code.
adcf07e6 323
33a392fb
PB
324@cindex @code{-mfloat-abi=} command line option, ARM
325@item -mfloat-abi=@var{abi}
326This option specifies that the output generated by the assembler should be
327marked as using specified floating point ABI.
328The following values are recognized:
329@code{soft},
330@code{softfp}
331and
332@code{hard}.
333
d507cf36
PB
334@cindex @code{-eabi=} command line option, ARM
335@item -meabi=@var{ver}
336This option specifies which EABI version the produced object files should
337conform to.
b45619c0 338The following values are recognized:
3a4a14e9
PB
339@code{gnu},
340@code{4}
d507cf36 341and
3a4a14e9 342@code{5}.
d507cf36 343
252b5132
RH
344@cindex @code{-EB} command line option, ARM
345@item -EB
346This option specifies that the output generated by the assembler should
347be marked as being encoded for a big-endian processor.
adcf07e6 348
252b5132
RH
349@cindex @code{-EL} command line option, ARM
350@item -EL
351This option specifies that the output generated by the assembler should
352be marked as being encoded for a little-endian processor.
adcf07e6 353
252b5132
RH
354@cindex @code{-k} command line option, ARM
355@cindex PIC code generation for ARM
356@item -k
a349d9dd
PB
357This option specifies that the output of the assembler should be marked
358as position-independent code (PIC).
adcf07e6 359
845b51d6
PB
360@cindex @code{--fix-v4bx} command line option, ARM
361@item --fix-v4bx
362Allow @code{BX} instructions in ARMv4 code. This is intended for use with
363the linker option of the same name.
364
278df34e
NS
365@cindex @code{-mwarn-deprecated} command line option, ARM
366@item -mwarn-deprecated
367@itemx -mno-warn-deprecated
368Enable or disable warnings about using deprecated options or
369features. The default is to warn.
370
252b5132
RH
371@end table
372
373
374@node ARM Syntax
375@section Syntax
376@menu
cab7e4d9 377* ARM-Instruction-Set:: Instruction Set
252b5132
RH
378* ARM-Chars:: Special Characters
379* ARM-Regs:: Register Names
b6895b4f 380* ARM-Relocations:: Relocations
99f1a7a7 381* ARM-Neon-Alignment:: NEON Alignment Specifiers
252b5132
RH
382@end menu
383
cab7e4d9
NC
384@node ARM-Instruction-Set
385@subsection Instruction Set Syntax
386Two slightly different syntaxes are support for ARM and THUMB
387instructions. The default, @code{divided}, uses the old style where
388ARM and THUMB instructions had their own, separate syntaxes. The new,
389@code{unified} syntax, which can be selected via the @code{.syntax}
390directive, and has the following main features:
391
9e6f3811
AS
392@itemize @bullet
393@item
cab7e4d9
NC
394Immediate operands do not require a @code{#} prefix.
395
9e6f3811 396@item
cab7e4d9
NC
397The @code{IT} instruction may appear, and if it does it is validated
398against subsequent conditional affixes. In ARM mode it does not
399generate machine code, in THUMB mode it does.
400
9e6f3811 401@item
cab7e4d9
NC
402For ARM instructions the conditional affixes always appear at the end
403of the instruction. For THUMB instructions conditional affixes can be
404used, but only inside the scope of an @code{IT} instruction.
405
9e6f3811 406@item
cab7e4d9
NC
407All of the instructions new to the V6T2 architecture (and later) are
408available. (Only a few such instructions can be written in the
409@code{divided} syntax).
410
9e6f3811 411@item
cab7e4d9
NC
412The @code{.N} and @code{.W} suffixes are recognized and honored.
413
9e6f3811 414@item
cab7e4d9
NC
415All instructions set the flags if and only if they have an @code{s}
416affix.
9e6f3811 417@end itemize
cab7e4d9 418
252b5132
RH
419@node ARM-Chars
420@subsection Special Characters
421
422@cindex line comment character, ARM
423@cindex ARM line comment character
7c31ae13
NC
424The presence of a @samp{@@} anywhere on a line indicates the start of
425a comment that extends to the end of that line.
426
427If a @samp{#} appears as the first character of a line then the whole
428line is treated as a comment, but in this case the line could also be
429a logical line number directive (@pxref{Comments}) or a preprocessor
430control command (@pxref{Preprocessing}).
550262c4
NC
431
432@cindex line separator, ARM
433@cindex statement separator, ARM
434@cindex ARM line separator
a349d9dd
PB
435The @samp{;} character can be used instead of a newline to separate
436statements.
550262c4
NC
437
438@cindex immediate character, ARM
439@cindex ARM immediate character
440Either @samp{#} or @samp{$} can be used to indicate immediate operands.
252b5132
RH
441
442@cindex identifiers, ARM
443@cindex ARM identifiers
444*TODO* Explain about /data modifier on symbols.
445
446@node ARM-Regs
447@subsection Register Names
448
449@cindex ARM register names
450@cindex register names, ARM
451*TODO* Explain about ARM register naming, and the predefined names.
452
b6895b4f
PB
453@node ARM-Relocations
454@subsection ARM relocation generation
455
456@cindex data relocations, ARM
457@cindex ARM data relocations
458Specific data relocations can be generated by putting the relocation name
459in parentheses after the symbol name. For example:
460
461@smallexample
462 .word foo(TARGET1)
463@end smallexample
464
465This will generate an @samp{R_ARM_TARGET1} relocation against the symbol
466@var{foo}.
467The following relocations are supported:
468@code{GOT},
469@code{GOTOFF},
470@code{TARGET1},
471@code{TARGET2},
472@code{SBREL},
473@code{TLSGD},
474@code{TLSLDM},
475@code{TLSLDO},
0855e32b
NS
476@code{TLSDESC},
477@code{TLSCALL},
b43420e6
NC
478@code{GOTTPOFF},
479@code{GOT_PREL}
b6895b4f
PB
480and
481@code{TPOFF}.
482
483For compatibility with older toolchains the assembler also accepts
3da1d841
NC
484@code{(PLT)} after branch targets. On legacy targets this will
485generate the deprecated @samp{R_ARM_PLT32} relocation. On EABI
486targets it will encode either the @samp{R_ARM_CALL} or
487@samp{R_ARM_JUMP24} relocation, as appropriate.
b6895b4f
PB
488
489@cindex MOVW and MOVT relocations, ARM
490Relocations for @samp{MOVW} and @samp{MOVT} instructions can be generated
491by prefixing the value with @samp{#:lower16:} and @samp{#:upper16}
b45619c0 492respectively. For example to load the 32-bit address of foo into r0:
252b5132 493
b6895b4f
PB
494@smallexample
495 MOVW r0, #:lower16:foo
496 MOVT r0, #:upper16:foo
497@end smallexample
252b5132 498
ba724cfc
NC
499@node ARM-Neon-Alignment
500@subsection NEON Alignment Specifiers
501
502@cindex alignment for NEON instructions
503Some NEON load/store instructions allow an optional address
504alignment qualifier.
505The ARM documentation specifies that this is indicated by
506@samp{@@ @var{align}}. However GAS already interprets
507the @samp{@@} character as a "line comment" start,
508so @samp{: @var{align}} is used instead. For example:
509
510@smallexample
511 vld1.8 @{q0@}, [r0, :128]
512@end smallexample
513
514@node ARM Floating Point
515@section Floating Point
516
517@cindex floating point, ARM (@sc{ieee})
518@cindex ARM floating point (@sc{ieee})
519The ARM family uses @sc{ieee} floating-point numbers.
520
252b5132
RH
521@node ARM Directives
522@section ARM Machine Directives
523
524@cindex machine directives, ARM
525@cindex ARM machine directives
526@table @code
527
4a6bc624
NS
528@c AAAAAAAAAAAAAAAAAAAAAAAAA
529
530@cindex @code{.2byte} directive, ARM
531@cindex @code{.4byte} directive, ARM
532@cindex @code{.8byte} directive, ARM
533@item .2byte @var{expression} [, @var{expression}]*
534@itemx .4byte @var{expression} [, @var{expression}]*
535@itemx .8byte @var{expression} [, @var{expression}]*
536These directives write 2, 4 or 8 byte values to the output section.
537
538@cindex @code{.align} directive, ARM
adcf07e6
NC
539@item .align @var{expression} [, @var{expression}]
540This is the generic @var{.align} directive. For the ARM however if the
541first argument is zero (ie no alignment is needed) the assembler will
542behave as if the argument had been 2 (ie pad to the next four byte
062b7c0c 543boundary). This is for compatibility with ARM's own assembler.
adcf07e6 544
4a6bc624
NS
545@cindex @code{.arch} directive, ARM
546@item .arch @var{name}
547Select the target architecture. Valid values for @var{name} are the same as
548for the @option{-march} commandline option.
252b5132 549
34bca508 550Specifying @code{.arch} clears any previously selected architecture
69133863
MGD
551extensions.
552
553@cindex @code{.arch_extension} directive, ARM
554@item .arch_extension @var{name}
34bca508
L
555Add or remove an architecture extension to the target architecture. Valid
556values for @var{name} are the same as those accepted as architectural
69133863
MGD
557extensions by the @option{-mcpu} commandline option.
558
559@code{.arch_extension} may be used multiple times to add or remove extensions
560incrementally to the architecture being compiled for.
561
4a6bc624
NS
562@cindex @code{.arm} directive, ARM
563@item .arm
564This performs the same action as @var{.code 32}.
252b5132 565
4a6bc624
NS
566@anchor{arm_pad}
567@cindex @code{.pad} directive, ARM
568@item .pad #@var{count}
569Generate unwinder annotations for a stack adjustment of @var{count} bytes.
570A positive value indicates the function prologue allocated stack space by
571decrementing the stack pointer.
0bbf2aa4 572
4a6bc624 573@c BBBBBBBBBBBBBBBBBBBBBBBBBB
0bbf2aa4 574
4a6bc624
NS
575@cindex @code{.bss} directive, ARM
576@item .bss
577This directive switches to the @code{.bss} section.
0bbf2aa4 578
4a6bc624
NS
579@c CCCCCCCCCCCCCCCCCCCCCCCCCC
580
581@cindex @code{.cantunwind} directive, ARM
582@item .cantunwind
583Prevents unwinding through the current function. No personality routine
584or exception table data is required or permitted.
585
586@cindex @code{.code} directive, ARM
587@item .code @code{[16|32]}
588This directive selects the instruction set being generated. The value 16
589selects Thumb, with the value 32 selecting ARM.
590
591@cindex @code{.cpu} directive, ARM
592@item .cpu @var{name}
593Select the target processor. Valid values for @var{name} are the same as
594for the @option{-mcpu} commandline option.
595
34bca508 596Specifying @code{.cpu} clears any previously selected architecture
69133863
MGD
597extensions.
598
4a6bc624
NS
599@c DDDDDDDDDDDDDDDDDDDDDDDDDD
600
601@cindex @code{.dn} and @code{.qn} directives, ARM
f467aa98 602@item @var{name} .dn @var{register name} [@var{.type}] [[@var{index}]]
1f9bb1ca 603@itemx @var{name} .qn @var{register name} [@var{.type}] [[@var{index}]]
23753660
JB
604
605The @code{dn} and @code{qn} directives are used to create typed
606and/or indexed register aliases for use in Advanced SIMD Extension
607(Neon) instructions. The former should be used to create aliases
608of double-precision registers, and the latter to create aliases of
609quad-precision registers.
610
611If these directives are used to create typed aliases, those aliases can
612be used in Neon instructions instead of writing types after the mnemonic
613or after each operand. For example:
614
615@smallexample
616 x .dn d2.f32
617 y .dn d3.f32
618 z .dn d4.f32[1]
619 vmul x,y,z
620@end smallexample
621
622This is equivalent to writing the following:
623
624@smallexample
625 vmul.f32 d2,d3,d4[1]
626@end smallexample
627
628Aliases created using @code{dn} or @code{qn} can be destroyed using
629@code{unreq}.
630
4a6bc624 631@c EEEEEEEEEEEEEEEEEEEEEEEEEE
252b5132 632
4a6bc624
NS
633@cindex @code{.eabi_attribute} directive, ARM
634@item .eabi_attribute @var{tag}, @var{value}
635Set the EABI object attribute @var{tag} to @var{value}.
252b5132 636
4a6bc624
NS
637The @var{tag} is either an attribute number, or one of the following:
638@code{Tag_CPU_raw_name}, @code{Tag_CPU_name}, @code{Tag_CPU_arch},
639@code{Tag_CPU_arch_profile}, @code{Tag_ARM_ISA_use},
75375b3e 640@code{Tag_THUMB_ISA_use}, @code{Tag_FP_arch}, @code{Tag_WMMX_arch},
4a6bc624
NS
641@code{Tag_Advanced_SIMD_arch}, @code{Tag_PCS_config},
642@code{Tag_ABI_PCS_R9_use}, @code{Tag_ABI_PCS_RW_data},
643@code{Tag_ABI_PCS_RO_data}, @code{Tag_ABI_PCS_GOT_use},
644@code{Tag_ABI_PCS_wchar_t}, @code{Tag_ABI_FP_rounding},
645@code{Tag_ABI_FP_denormal}, @code{Tag_ABI_FP_exceptions},
646@code{Tag_ABI_FP_user_exceptions}, @code{Tag_ABI_FP_number_model},
75375b3e 647@code{Tag_ABI_align_needed}, @code{Tag_ABI_align_preserved},
4a6bc624
NS
648@code{Tag_ABI_enum_size}, @code{Tag_ABI_HardFP_use},
649@code{Tag_ABI_VFP_args}, @code{Tag_ABI_WMMX_args},
650@code{Tag_ABI_optimization_goals}, @code{Tag_ABI_FP_optimization_goals},
651@code{Tag_compatibility}, @code{Tag_CPU_unaligned_access},
75375b3e 652@code{Tag_FP_HP_extension}, @code{Tag_ABI_FP_16bit_format},
cd21e546 653@code{Tag_MPextension_use}, @code{Tag_DIV_use},
4a6bc624
NS
654@code{Tag_nodefaults}, @code{Tag_also_compatible_with},
655@code{Tag_conformance}, @code{Tag_T2EE_use},
cd21e546 656@code{Tag_Virtualization_use}
4a6bc624
NS
657
658The @var{value} is either a @code{number}, @code{"string"}, or
659@code{number, "string"} depending on the tag.
660
75375b3e 661Note - the following legacy values are also accepted by @var{tag}:
34bca508 662@code{Tag_VFP_arch}, @code{Tag_ABI_align8_needed},
75375b3e
MGD
663@code{Tag_ABI_align8_preserved}, @code{Tag_VFP_HP_extension},
664
4a6bc624
NS
665@cindex @code{.even} directive, ARM
666@item .even
667This directive aligns to an even-numbered address.
668
669@cindex @code{.extend} directive, ARM
670@cindex @code{.ldouble} directive, ARM
671@item .extend @var{expression} [, @var{expression}]*
672@itemx .ldouble @var{expression} [, @var{expression}]*
673These directives write 12byte long double floating-point values to the
674output section. These are not compatible with current ARM processors
675or ABIs.
676
677@c FFFFFFFFFFFFFFFFFFFFFFFFFF
678
679@anchor{arm_fnend}
680@cindex @code{.fnend} directive, ARM
681@item .fnend
682Marks the end of a function with an unwind table entry. The unwind index
683table entry is created when this directive is processed.
252b5132 684
4a6bc624
NS
685If no personality routine has been specified then standard personality
686routine 0 or 1 will be used, depending on the number of unwind opcodes
687required.
688
689@anchor{arm_fnstart}
690@cindex @code{.fnstart} directive, ARM
691@item .fnstart
692Marks the start of a function with an unwind table entry.
693
694@cindex @code{.force_thumb} directive, ARM
252b5132
RH
695@item .force_thumb
696This directive forces the selection of Thumb instructions, even if the
697target processor does not support those instructions
698
4a6bc624
NS
699@cindex @code{.fpu} directive, ARM
700@item .fpu @var{name}
701Select the floating-point unit to assemble for. Valid values for @var{name}
702are the same as for the @option{-mfpu} commandline option.
252b5132 703
4a6bc624
NS
704@c GGGGGGGGGGGGGGGGGGGGGGGGGG
705@c HHHHHHHHHHHHHHHHHHHHHHHHHH
e1da3f5b 706
4a6bc624
NS
707@cindex @code{.handlerdata} directive, ARM
708@item .handlerdata
709Marks the end of the current function, and the start of the exception table
710entry for that function. Anything between this directive and the
711@code{.fnend} directive will be added to the exception table entry.
712
713Must be preceded by a @code{.personality} or @code{.personalityindex}
714directive.
715
716@c IIIIIIIIIIIIIIIIIIIIIIIIII
c921be7d
NC
717
718@cindex @code{.inst} directive, ARM
719@item .inst @var{opcode} [ , @dots{} ]
1f9bb1ca
AS
720@itemx .inst.n @var{opcode} [ , @dots{} ]
721@itemx .inst.w @var{opcode} [ , @dots{} ]
c921be7d
NC
722Generates the instruction corresponding to the numerical value @var{opcode}.
723@code{.inst.n} and @code{.inst.w} allow the Thumb instruction size to be
724specified explicitly, overriding the normal encoding rules.
725
4a6bc624
NS
726@c JJJJJJJJJJJJJJJJJJJJJJJJJJ
727@c KKKKKKKKKKKKKKKKKKKKKKKKKK
728@c LLLLLLLLLLLLLLLLLLLLLLLLLL
729
730@item .ldouble @var{expression} [, @var{expression}]*
731See @code{.extend}.
5395a469 732
252b5132
RH
733@cindex @code{.ltorg} directive, ARM
734@item .ltorg
735This directive causes the current contents of the literal pool to be
736dumped into the current section (which is assumed to be the .text
737section) at the current location (aligned to a word boundary).
3d0c9500
NC
738@code{GAS} maintains a separate literal pool for each section and each
739sub-section. The @code{.ltorg} directive will only affect the literal
740pool of the current section and sub-section. At the end of assembly
741all remaining, un-empty literal pools will automatically be dumped.
742
743Note - older versions of @code{GAS} would dump the current literal
744pool any time a section change occurred. This is no longer done, since
745it prevents accurate control of the placement of literal pools.
252b5132 746
4a6bc624 747@c MMMMMMMMMMMMMMMMMMMMMMMMMM
252b5132 748
4a6bc624
NS
749@cindex @code{.movsp} directive, ARM
750@item .movsp @var{reg} [, #@var{offset}]
751Tell the unwinder that @var{reg} contains an offset from the current
752stack pointer. If @var{offset} is not specified then it is assumed to be
753zero.
7ed4c4c5 754
4a6bc624
NS
755@c NNNNNNNNNNNNNNNNNNNNNNNNNN
756@c OOOOOOOOOOOOOOOOOOOOOOOOOO
7ed4c4c5 757
4a6bc624
NS
758@cindex @code{.object_arch} directive, ARM
759@item .object_arch @var{name}
760Override the architecture recorded in the EABI object attribute section.
761Valid values for @var{name} are the same as for the @code{.arch} directive.
762Typically this is useful when code uses runtime detection of CPU features.
7ed4c4c5 763
4a6bc624
NS
764@c PPPPPPPPPPPPPPPPPPPPPPPPPP
765
766@cindex @code{.packed} directive, ARM
767@item .packed @var{expression} [, @var{expression}]*
768This directive writes 12-byte packed floating-point values to the
769output section. These are not compatible with current ARM processors
770or ABIs.
771
772@cindex @code{.pad} directive, ARM
773@item .pad #@var{count}
774Generate unwinder annotations for a stack adjustment of @var{count} bytes.
775A positive value indicates the function prologue allocated stack space by
776decrementing the stack pointer.
7ed4c4c5
NC
777
778@cindex @code{.personality} directive, ARM
779@item .personality @var{name}
780Sets the personality routine for the current function to @var{name}.
781
782@cindex @code{.personalityindex} directive, ARM
783@item .personalityindex @var{index}
784Sets the personality routine for the current function to the EABI standard
785routine number @var{index}
786
4a6bc624
NS
787@cindex @code{.pool} directive, ARM
788@item .pool
789This is a synonym for .ltorg.
7ed4c4c5 790
4a6bc624
NS
791@c QQQQQQQQQQQQQQQQQQQQQQQQQQ
792@c RRRRRRRRRRRRRRRRRRRRRRRRRR
793
794@cindex @code{.req} directive, ARM
795@item @var{name} .req @var{register name}
796This creates an alias for @var{register name} called @var{name}. For
797example:
798
799@smallexample
800 foo .req r0
801@end smallexample
802
803@c SSSSSSSSSSSSSSSSSSSSSSSSSS
7ed4c4c5 804
7da4f750 805@anchor{arm_save}
7ed4c4c5
NC
806@cindex @code{.save} directive, ARM
807@item .save @var{reglist}
808Generate unwinder annotations to restore the registers in @var{reglist}.
809The format of @var{reglist} is the same as the corresponding store-multiple
810instruction.
811
812@smallexample
813@exdent @emph{core registers}
814 .save @{r4, r5, r6, lr@}
815 stmfd sp!, @{r4, r5, r6, lr@}
816@exdent @emph{FPA registers}
817 .save f4, 2
818 sfmfd f4, 2, [sp]!
819@exdent @emph{VFP registers}
820 .save @{d8, d9, d10@}
fa073d69 821 fstmdx sp!, @{d8, d9, d10@}
7ed4c4c5
NC
822@exdent @emph{iWMMXt registers}
823 .save @{wr10, wr11@}
824 wstrd wr11, [sp, #-8]!
825 wstrd wr10, [sp, #-8]!
826or
827 .save wr11
828 wstrd wr11, [sp, #-8]!
829 .save wr10
830 wstrd wr10, [sp, #-8]!
831@end smallexample
832
7da4f750 833@anchor{arm_setfp}
7ed4c4c5
NC
834@cindex @code{.setfp} directive, ARM
835@item .setfp @var{fpreg}, @var{spreg} [, #@var{offset}]
4a6bc624 836Make all unwinder annotations relative to a frame pointer. Without this
7ed4c4c5
NC
837the unwinder will use offsets from the stack pointer.
838
a5b82cbe 839The syntax of this directive is the same as the @code{add} or @code{mov}
7ed4c4c5
NC
840instruction used to set the frame pointer. @var{spreg} must be either
841@code{sp} or mentioned in a previous @code{.movsp} directive.
842
843@smallexample
844.movsp ip
845mov ip, sp
846@dots{}
847.setfp fp, ip, #4
a5b82cbe 848add fp, ip, #4
7ed4c4c5
NC
849@end smallexample
850
4a6bc624
NS
851@cindex @code{.secrel32} directive, ARM
852@item .secrel32 @var{expression} [, @var{expression}]*
853This directive emits relocations that evaluate to the section-relative
854offset of each expression's symbol. This directive is only supported
855for PE targets.
856
cab7e4d9
NC
857@cindex @code{.syntax} directive, ARM
858@item .syntax [@code{unified} | @code{divided}]
859This directive sets the Instruction Set Syntax as described in the
860@ref{ARM-Instruction-Set} section.
861
4a6bc624
NS
862@c TTTTTTTTTTTTTTTTTTTTTTTTTT
863
864@cindex @code{.thumb} directive, ARM
865@item .thumb
866This performs the same action as @var{.code 16}.
867
868@cindex @code{.thumb_func} directive, ARM
869@item .thumb_func
870This directive specifies that the following symbol is the name of a
871Thumb encoded function. This information is necessary in order to allow
872the assembler and linker to generate correct code for interworking
873between Arm and Thumb instructions and should be used even if
874interworking is not going to be performed. The presence of this
875directive also implies @code{.thumb}
876
877This directive is not neccessary when generating EABI objects. On these
878targets the encoding is implicit when generating Thumb code.
879
880@cindex @code{.thumb_set} directive, ARM
881@item .thumb_set
882This performs the equivalent of a @code{.set} directive in that it
883creates a symbol which is an alias for another symbol (possibly not yet
884defined). This directive also has the added property in that it marks
885the aliased symbol as being a thumb function entry point, in the same
886way that the @code{.thumb_func} directive does.
887
0855e32b
NS
888@cindex @code{.tlsdescseq} directive, ARM
889@item .tlsdescseq @var{tls-variable}
890This directive is used to annotate parts of an inlined TLS descriptor
891trampoline. Normally the trampoline is provided by the linker, and
892this directive is not needed.
893
4a6bc624
NS
894@c UUUUUUUUUUUUUUUUUUUUUUUUUU
895
896@cindex @code{.unreq} directive, ARM
897@item .unreq @var{alias-name}
898This undefines a register alias which was previously defined using the
899@code{req}, @code{dn} or @code{qn} directives. For example:
900
901@smallexample
902 foo .req r0
903 .unreq foo
904@end smallexample
905
906An error occurs if the name is undefined. Note - this pseudo op can
907be used to delete builtin in register name aliases (eg 'r0'). This
908should only be done if it is really necessary.
909
7ed4c4c5 910@cindex @code{.unwind_raw} directive, ARM
4a6bc624 911@item .unwind_raw @var{offset}, @var{byte1}, @dots{}
7ed4c4c5
NC
912Insert one of more arbitary unwind opcode bytes, which are known to adjust
913the stack pointer by @var{offset} bytes.
914
915For example @code{.unwind_raw 4, 0xb1, 0x01} is equivalent to
916@code{.save @{r0@}}
917
4a6bc624 918@c VVVVVVVVVVVVVVVVVVVVVVVVVV
ee065d83 919
4a6bc624
NS
920@cindex @code{.vsave} directive, ARM
921@item .vsave @var{vfp-reglist}
922Generate unwinder annotations to restore the VFP registers in @var{vfp-reglist}
923using FLDMD. Also works for VFPv3 registers
924that are to be restored using VLDM.
925The format of @var{vfp-reglist} is the same as the corresponding store-multiple
926instruction.
ee065d83 927
4a6bc624
NS
928@smallexample
929@exdent @emph{VFP registers}
930 .vsave @{d8, d9, d10@}
931 fstmdd sp!, @{d8, d9, d10@}
932@exdent @emph{VFPv3 registers}
933 .vsave @{d15, d16, d17@}
934 vstm sp!, @{d15, d16, d17@}
935@end smallexample
e04befd0 936
4a6bc624
NS
937Since FLDMX and FSTMX are now deprecated, this directive should be
938used in favour of @code{.save} for saving VFP registers for ARMv6 and above.
e04befd0 939
4a6bc624
NS
940@c WWWWWWWWWWWWWWWWWWWWWWWWWW
941@c XXXXXXXXXXXXXXXXXXXXXXXXXX
942@c YYYYYYYYYYYYYYYYYYYYYYYYYY
943@c ZZZZZZZZZZZZZZZZZZZZZZZZZZ
ee065d83 944
252b5132
RH
945@end table
946
947@node ARM Opcodes
948@section Opcodes
949
950@cindex ARM opcodes
951@cindex opcodes for ARM
49a5575c
NC
952@code{@value{AS}} implements all the standard ARM opcodes. It also
953implements several pseudo opcodes, including several synthetic load
34bca508 954instructions.
252b5132 955
49a5575c
NC
956@table @code
957
958@cindex @code{NOP} pseudo op, ARM
959@item NOP
960@smallexample
961 nop
962@end smallexample
252b5132 963
49a5575c
NC
964This pseudo op will always evaluate to a legal ARM instruction that does
965nothing. Currently it will evaluate to MOV r0, r0.
252b5132 966
49a5575c 967@cindex @code{LDR reg,=<label>} pseudo op, ARM
34bca508 968@item LDR
252b5132
RH
969@smallexample
970 ldr <register> , = <expression>
971@end smallexample
972
973If expression evaluates to a numeric constant then a MOV or MVN
974instruction will be used in place of the LDR instruction, if the
975constant can be generated by either of these instructions. Otherwise
976the constant will be placed into the nearest literal pool (if it not
977already there) and a PC relative LDR instruction will be generated.
978
49a5575c
NC
979@cindex @code{ADR reg,<label>} pseudo op, ARM
980@item ADR
981@smallexample
982 adr <register> <label>
983@end smallexample
984
985This instruction will load the address of @var{label} into the indicated
986register. The instruction will evaluate to a PC relative ADD or SUB
987instruction depending upon where the label is located. If the label is
988out of range, or if it is not defined in the same file (and section) as
989the ADR instruction, then an error will be generated. This instruction
990will not make use of the literal pool.
991
992@cindex @code{ADRL reg,<label>} pseudo op, ARM
34bca508 993@item ADRL
49a5575c
NC
994@smallexample
995 adrl <register> <label>
996@end smallexample
997
998This instruction will load the address of @var{label} into the indicated
a349d9dd 999register. The instruction will evaluate to one or two PC relative ADD
49a5575c
NC
1000or SUB instructions depending upon where the label is located. If a
1001second instruction is not needed a NOP instruction will be generated in
1002its place, so that this instruction is always 8 bytes long.
1003
1004If the label is out of range, or if it is not defined in the same file
1005(and section) as the ADRL instruction, then an error will be generated.
1006This instruction will not make use of the literal pool.
1007
1008@end table
1009
252b5132
RH
1010For information on the ARM or Thumb instruction sets, see @cite{ARM
1011Software Development Toolkit Reference Manual}, Advanced RISC Machines
1012Ltd.
1013
6057a28f
NC
1014@node ARM Mapping Symbols
1015@section Mapping Symbols
1016
1017The ARM ELF specification requires that special symbols be inserted
1018into object files to mark certain features:
1019
1020@table @code
1021
1022@cindex @code{$a}
1023@item $a
1024At the start of a region of code containing ARM instructions.
1025
1026@cindex @code{$t}
1027@item $t
1028At the start of a region of code containing THUMB instructions.
1029
1030@cindex @code{$d}
1031@item $d
1032At the start of a region of data.
1033
1034@end table
1035
1036The assembler will automatically insert these symbols for you - there
1037is no need to code them yourself. Support for tagging symbols ($b,
1038$f, $p and $m) which is also mentioned in the current ARM ELF
1039specification is not implemented. This is because they have been
1040dropped from the new EABI and so tools cannot rely upon their
1041presence.
1042
7da4f750
MM
1043@node ARM Unwinding Tutorial
1044@section Unwinding
1045
1046The ABI for the ARM Architecture specifies a standard format for
1047exception unwind information. This information is used when an
1048exception is thrown to determine where control should be transferred.
1049In particular, the unwind information is used to determine which
1050function called the function that threw the exception, and which
1051function called that one, and so forth. This information is also used
1052to restore the values of callee-saved registers in the function
1053catching the exception.
1054
1055If you are writing functions in assembly code, and those functions
1056call other functions that throw exceptions, you must use assembly
1057pseudo ops to ensure that appropriate exception unwind information is
1058generated. Otherwise, if one of the functions called by your assembly
1059code throws an exception, the run-time library will be unable to
1060unwind the stack through your assembly code and your program will not
1061behave correctly.
1062
1063To illustrate the use of these pseudo ops, we will examine the code
1064that G++ generates for the following C++ input:
1065
1066@verbatim
1067void callee (int *);
1068
34bca508
L
1069int
1070caller ()
7da4f750
MM
1071{
1072 int i;
1073 callee (&i);
34bca508 1074 return i;
7da4f750
MM
1075}
1076@end verbatim
1077
1078This example does not show how to throw or catch an exception from
1079assembly code. That is a much more complex operation and should
1080always be done in a high-level language, such as C++, that directly
1081supports exceptions.
1082
1083The code generated by one particular version of G++ when compiling the
1084example above is:
1085
1086@verbatim
1087_Z6callerv:
1088 .fnstart
1089.LFB2:
1090 @ Function supports interworking.
1091 @ args = 0, pretend = 0, frame = 8
1092 @ frame_needed = 1, uses_anonymous_args = 0
1093 stmfd sp!, {fp, lr}
1094 .save {fp, lr}
1095.LCFI0:
1096 .setfp fp, sp, #4
1097 add fp, sp, #4
1098.LCFI1:
1099 .pad #8
1100 sub sp, sp, #8
1101.LCFI2:
1102 sub r3, fp, #8
1103 mov r0, r3
1104 bl _Z6calleePi
1105 ldr r3, [fp, #-8]
1106 mov r0, r3
1107 sub sp, fp, #4
1108 ldmfd sp!, {fp, lr}
1109 bx lr
1110.LFE2:
1111 .fnend
1112@end verbatim
1113
1114Of course, the sequence of instructions varies based on the options
1115you pass to GCC and on the version of GCC in use. The exact
1116instructions are not important since we are focusing on the pseudo ops
1117that are used to generate unwind information.
1118
1119An important assumption made by the unwinder is that the stack frame
1120does not change during the body of the function. In particular, since
1121we assume that the assembly code does not itself throw an exception,
1122the only point where an exception can be thrown is from a call, such
1123as the @code{bl} instruction above. At each call site, the same saved
1124registers (including @code{lr}, which indicates the return address)
1125must be located in the same locations relative to the frame pointer.
1126
1127The @code{.fnstart} (@pxref{arm_fnstart,,.fnstart pseudo op}) pseudo
1128op appears immediately before the first instruction of the function
1129while the @code{.fnend} (@pxref{arm_fnend,,.fnend pseudo op}) pseudo
1130op appears immediately after the last instruction of the function.
34bca508 1131These pseudo ops specify the range of the function.
7da4f750
MM
1132
1133Only the order of the other pseudos ops (e.g., @code{.setfp} or
1134@code{.pad}) matters; their exact locations are irrelevant. In the
1135example above, the compiler emits the pseudo ops with particular
1136instructions. That makes it easier to understand the code, but it is
1137not required for correctness. It would work just as well to emit all
1138of the pseudo ops other than @code{.fnend} in the same order, but
1139immediately after @code{.fnstart}.
1140
1141The @code{.save} (@pxref{arm_save,,.save pseudo op}) pseudo op
1142indicates registers that have been saved to the stack so that they can
1143be restored before the function returns. The argument to the
1144@code{.save} pseudo op is a list of registers to save. If a register
1145is ``callee-saved'' (as specified by the ABI) and is modified by the
1146function you are writing, then your code must save the value before it
1147is modified and restore the original value before the function
1148returns. If an exception is thrown, the run-time library restores the
1149values of these registers from their locations on the stack before
1150returning control to the exception handler. (Of course, if an
1151exception is not thrown, the function that contains the @code{.save}
1152pseudo op restores these registers in the function epilogue, as is
1153done with the @code{ldmfd} instruction above.)
1154
1155You do not have to save callee-saved registers at the very beginning
1156of the function and you do not need to use the @code{.save} pseudo op
1157immediately following the point at which the registers are saved.
1158However, if you modify a callee-saved register, you must save it on
1159the stack before modifying it and before calling any functions which
1160might throw an exception. And, you must use the @code{.save} pseudo
1161op to indicate that you have done so.
1162
1163The @code{.pad} (@pxref{arm_pad,,.pad}) pseudo op indicates a
1164modification of the stack pointer that does not save any registers.
1165The argument is the number of bytes (in decimal) that are subtracted
1166from the stack pointer. (On ARM CPUs, the stack grows downwards, so
1167subtracting from the stack pointer increases the size of the stack.)
1168
1169The @code{.setfp} (@pxref{arm_setfp,,.setfp pseudo op}) pseudo op
1170indicates the register that contains the frame pointer. The first
1171argument is the register that is set, which is typically @code{fp}.
1172The second argument indicates the register from which the frame
1173pointer takes its value. The third argument, if present, is the value
1174(in decimal) added to the register specified by the second argument to
1175compute the value of the frame pointer. You should not modify the
1176frame pointer in the body of the function.
1177
1178If you do not use a frame pointer, then you should not use the
1179@code{.setfp} pseudo op. If you do not use a frame pointer, then you
1180should avoid modifying the stack pointer outside of the function
1181prologue. Otherwise, the run-time library will be unable to find
1182saved registers when it is unwinding the stack.
1183
1184The pseudo ops described above are sufficient for writing assembly
1185code that calls functions which may throw exceptions. If you need to
1186know more about the object-file format used to represent unwind
1187information, you may consult the @cite{Exception Handling ABI for the
1188ARM Architecture} available from @uref{http://infocenter.arm.com}.
This page took 0.611652 seconds and 4 git commands to generate.