[binutils][aarch64] New SVE_SHLIMM_UNPRED_22 operand.
[deliverable/binutils-gdb.git] / gas / doc / c-arm.texi
CommitLineData
82704155 1@c Copyright (C) 1996-2019 Free Software Foundation, Inc.
252b5132
RH
2@c This is part of the GAS manual.
3@c For copying conditions, see the file as.texinfo.
4
5@ifset GENERIC
6@page
7@node ARM-Dependent
8@chapter ARM Dependent Features
9@end ifset
10
11@ifclear GENERIC
12@node Machine Dependencies
13@chapter ARM Dependent Features
14@end ifclear
15
16@cindex ARM support
17@cindex Thumb support
18@menu
19* ARM Options:: Options
20* ARM Syntax:: Syntax
21* ARM Floating Point:: Floating Point
22* ARM Directives:: ARM Machine Directives
23* ARM Opcodes:: Opcodes
6057a28f 24* ARM Mapping Symbols:: Mapping Symbols
7da4f750 25* ARM Unwinding Tutorial:: Unwinding
252b5132
RH
26@end menu
27
28@node ARM Options
29@section Options
30@cindex ARM options (none)
31@cindex options for ARM (none)
adcf07e6 32
252b5132 33@table @code
adcf07e6 34
a05a5b64 35@cindex @code{-mcpu=} command-line option, ARM
92081f48 36@item -mcpu=@var{processor}[+@var{extension}@dots{}]
252b5132
RH
37This option specifies the target processor. The assembler will issue an
38error message if an attempt is made to assemble an instruction which
03b1477f 39will not execute on the target processor. The following processor names are
34bca508 40recognized:
03b1477f
RE
41@code{arm1},
42@code{arm2},
43@code{arm250},
44@code{arm3},
45@code{arm6},
46@code{arm60},
47@code{arm600},
48@code{arm610},
49@code{arm620},
50@code{arm7},
51@code{arm7m},
52@code{arm7d},
53@code{arm7dm},
54@code{arm7di},
55@code{arm7dmi},
56@code{arm70},
57@code{arm700},
58@code{arm700i},
59@code{arm710},
60@code{arm710t},
61@code{arm720},
62@code{arm720t},
63@code{arm740t},
64@code{arm710c},
65@code{arm7100},
66@code{arm7500},
67@code{arm7500fe},
68@code{arm7t},
69@code{arm7tdmi},
1ff4677c 70@code{arm7tdmi-s},
03b1477f
RE
71@code{arm8},
72@code{arm810},
73@code{strongarm},
74@code{strongarm1},
75@code{strongarm110},
76@code{strongarm1100},
77@code{strongarm1110},
78@code{arm9},
79@code{arm920},
80@code{arm920t},
81@code{arm922t},
82@code{arm940t},
83@code{arm9tdmi},
7fac0536
NC
84@code{fa526} (Faraday FA526 processor),
85@code{fa626} (Faraday FA626 processor),
03b1477f 86@code{arm9e},
7de9afa2 87@code{arm926e},
1ff4677c 88@code{arm926ej-s},
03b1477f
RE
89@code{arm946e-r0},
90@code{arm946e},
db8ac8f9 91@code{arm946e-s},
03b1477f
RE
92@code{arm966e-r0},
93@code{arm966e},
db8ac8f9
PB
94@code{arm966e-s},
95@code{arm968e-s},
03b1477f 96@code{arm10t},
db8ac8f9 97@code{arm10tdmi},
03b1477f
RE
98@code{arm10e},
99@code{arm1020},
100@code{arm1020t},
7de9afa2 101@code{arm1020e},
db8ac8f9 102@code{arm1022e},
1ff4677c 103@code{arm1026ej-s},
4a58c4bd
NC
104@code{fa606te} (Faraday FA606TE processor),
105@code{fa616te} (Faraday FA616TE processor),
7fac0536 106@code{fa626te} (Faraday FA626TE processor),
4a58c4bd 107@code{fmp626} (Faraday FMP626 processor),
7fac0536 108@code{fa726te} (Faraday FA726TE processor),
1ff4677c
RE
109@code{arm1136j-s},
110@code{arm1136jf-s},
db8ac8f9
PB
111@code{arm1156t2-s},
112@code{arm1156t2f-s},
0dd132b6
NC
113@code{arm1176jz-s},
114@code{arm1176jzf-s},
115@code{mpcore},
116@code{mpcorenovfp},
b38f9f31 117@code{cortex-a5},
c90460e4 118@code{cortex-a7},
62b3e311 119@code{cortex-a8},
15290f0a 120@code{cortex-a9},
dbb1f804 121@code{cortex-a15},
ed5491b9 122@code{cortex-a17},
6735952f 123@code{cortex-a32},
43cdc0a8 124@code{cortex-a35},
4469186b 125@code{cortex-a53},
15a7695f 126@code{cortex-a55},
4469186b
KT
127@code{cortex-a57},
128@code{cortex-a72},
362a3eba 129@code{cortex-a73},
15a7695f 130@code{cortex-a75},
7ebd1359 131@code{cortex-a76},
ef8df4ca 132@code{ares},
62b3e311 133@code{cortex-r4},
307c948d 134@code{cortex-r4f},
70a8bc5b 135@code{cortex-r5},
136@code{cortex-r7},
5f474010 137@code{cortex-r8},
0cda1e19 138@code{cortex-r52},
b19ea8d2 139@code{cortex-m33},
ce1b0a45 140@code{cortex-m23},
a715796b 141@code{cortex-m7},
7ef07ba0 142@code{cortex-m4},
62b3e311 143@code{cortex-m3},
5b19eaba
NC
144@code{cortex-m1},
145@code{cortex-m0},
ce32bd10 146@code{cortex-m0plus},
246496bb 147@code{exynos-m1},
ea0d6bb9
PT
148@code{marvell-pj4},
149@code{marvell-whitney},
83f43c83 150@code{neoverse-n1},
ea0d6bb9
PT
151@code{xgene1},
152@code{xgene2},
03b1477f
RE
153@code{ep9312} (ARM920 with Cirrus Maverick coprocessor),
154@code{i80200} (Intel XScale processor)
e16bb312 155@code{iwmmxt} (Intel(r) XScale processor with Wireless MMX(tm) technology coprocessor)
03b1477f 156and
34bca508 157@code{xscale}.
03b1477f
RE
158The special name @code{all} may be used to allow the
159assembler to accept instructions valid for any ARM processor.
160
34bca508
L
161In addition to the basic instruction set, the assembler can be told to
162accept various extension mnemonics that extend the processor using the
03b1477f 163co-processor instruction space. For example, @code{-mcpu=arm920+maverick}
34bca508 164is equivalent to specifying @code{-mcpu=ep9312}.
69133863 165
34bca508 166Multiple extensions may be specified, separated by a @code{+}. The
69133863
MGD
167extensions should be specified in ascending alphabetical order.
168
34bca508 169Some extensions may be restricted to particular architectures; this is
60e5ef9f
MGD
170documented in the list of extensions below.
171
34bca508
L
172Extension mnemonics may also be removed from those the assembler accepts.
173This is done be prepending @code{no} to the option that adds the extension.
174Extensions that are removed should be listed after all extensions which have
175been added, again in ascending alphabetical order. For example,
69133863
MGD
176@code{-mcpu=ep9312+nomaverick} is equivalent to specifying @code{-mcpu=arm920}.
177
178
eea54501 179The following extensions are currently supported:
ea0d6bb9 180@code{crc}
bca38921 181@code{crypto} (Cryptography Extensions for v8-A architecture, implies @code{fp+simd}),
c604a79a 182@code{dotprod} (Dot Product Extensions for v8.2-A architecture, implies @code{fp+simd}),
bca38921 183@code{fp} (Floating Point Extensions for v8-A architecture),
01f48020
TC
184@code{fp16} (FP16 Extensions for v8.2-A architecture, implies @code{fp}),
185@code{fp16fml} (FP16 Floating Point Multiplication Variant Extensions for v8.2-A architecture, implies @code{fp16}),
bca38921 186@code{idiv} (Integer Divide Extensions for v7-A and v7-R architectures),
69133863
MGD
187@code{iwmmxt},
188@code{iwmmxt2},
ea0d6bb9 189@code{xscale},
69133863 190@code{maverick},
ea0d6bb9
PT
191@code{mp} (Multiprocessing Extensions for v7-A and v7-R
192architectures),
b2a5fbdc 193@code{os} (Operating System for v6M architecture),
dad0c3bf
SD
194@code{predres} (Execution and Data Prediction Restriction Instruction for
195v8-A architectures, added by default from v8.5-A),
7fadb25d
SD
196@code{sb} (Speculation Barrier Instruction for v8-A architectures, added by
197default from v8.5-A),
f4c65163 198@code{sec} (Security Extensions for v6K and v7-A architectures),
bca38921 199@code{simd} (Advanced SIMD Extensions for v8-A architecture, implies @code{fp}),
34bca508 200@code{virt} (Virtualization Extensions for v7-A architecture, implies
90ec0d68 201@code{idiv}),
33eaf5de 202@code{pan} (Privileged Access Never Extensions for v8-A architecture),
4d1464f2
MW
203@code{ras} (Reliability, Availability and Serviceability extensions
204for v8-A architecture),
d6b4b13e
MW
205@code{rdma} (ARMv8.1 Advanced SIMD extensions for v8-A architecture, implies
206@code{simd})
03b1477f 207and
69133863 208@code{xscale}.
03b1477f 209
a05a5b64 210@cindex @code{-march=} command-line option, ARM
92081f48 211@item -march=@var{architecture}[+@var{extension}@dots{}]
252b5132
RH
212This option specifies the target architecture. The assembler will issue
213an error message if an attempt is made to assemble an instruction which
34bca508
L
214will not execute on the target architecture. The following architecture
215names are recognized:
03b1477f
RE
216@code{armv1},
217@code{armv2},
218@code{armv2a},
219@code{armv2s},
220@code{armv3},
221@code{armv3m},
222@code{armv4},
223@code{armv4xm},
224@code{armv4t},
225@code{armv4txm},
226@code{armv5},
227@code{armv5t},
228@code{armv5txm},
229@code{armv5te},
09d92015 230@code{armv5texp},
c5f98204 231@code{armv6},
1ddd7f43 232@code{armv6j},
0dd132b6
NC
233@code{armv6k},
234@code{armv6z},
f33026a9 235@code{armv6kz},
b2a5fbdc
MGD
236@code{armv6-m},
237@code{armv6s-m},
62b3e311 238@code{armv7},
c450d570 239@code{armv7-a},
c9fb6e58 240@code{armv7ve},
c450d570
PB
241@code{armv7-r},
242@code{armv7-m},
9e3c6df6 243@code{armv7e-m},
bca38921 244@code{armv8-a},
a5932920 245@code{armv8.1-a},
56a1b672 246@code{armv8.2-a},
a12fd8e1 247@code{armv8.3-a},
ced40572 248@code{armv8-r},
dec41383 249@code{armv8.4-a},
23f233a5 250@code{armv8.5-a},
34ef62f4
AV
251@code{armv8-m.base},
252@code{armv8-m.main},
e0991585 253@code{armv8.1-m.main},
34ef62f4 254@code{iwmmxt},
ea0d6bb9 255@code{iwmmxt2}
03b1477f
RE
256and
257@code{xscale}.
258If both @code{-mcpu} and
259@code{-march} are specified, the assembler will use
260the setting for @code{-mcpu}.
261
34ef62f4
AV
262The architecture option can be extended with a set extension options. These
263extensions are context sensitive, i.e. the same extension may mean different
264things when used with different architectures. When used together with a
265@code{-mfpu} option, the union of both feature enablement is taken.
266See their availability and meaning below:
267
268For @code{armv5te}, @code{armv5texp}, @code{armv5tej}, @code{armv6}, @code{armv6j}, @code{armv6k}, @code{armv6z}, @code{armv6kz}, @code{armv6zk}, @code{armv6t2}, @code{armv6kt2} and @code{armv6zt2}:
269
270@code{+fp}: Enables VFPv2 instructions.
271@code{+nofp}: Disables all FPU instrunctions.
272
273For @code{armv7}:
274
275@code{+fp}: Enables VFPv3 instructions with 16 double-word registers.
276@code{+nofp}: Disables all FPU instructions.
277
278For @code{armv7-a}:
279
280@code{+fp}: Enables VFPv3 instructions with 16 double-word registers.
281@code{+vfpv3-d16}: Alias for @code{+fp}.
282@code{+vfpv3}: Enables VFPv3 instructions with 32 double-word registers.
283@code{+vfpv3-d16-fp16}: Enables VFPv3 with half precision floating-point
284conversion instructions and 16 double-word registers.
285@code{+vfpv3-fp16}: Enables VFPv3 with half precision floating-point conversion
286instructions and 32 double-word registers.
287@code{+vfpv4-d16}: Enables VFPv4 instructions with 16 double-word registers.
288@code{+vfpv4}: Enables VFPv4 instructions with 32 double-word registers.
289@code{+simd}: Enables VFPv3 and NEONv1 instructions with 32 double-word
290registers.
291@code{+neon}: Alias for @code{+simd}.
292@code{+neon-vfpv3}: Alias for @code{+simd}.
293@code{+neon-fp16}: Enables VFPv3, half precision floating-point conversion and
294NEONv1 instructions with 32 double-word registers.
295@code{+neon-vfpv4}: Enables VFPv4 and NEONv1 with Fused-MAC instructions and 32
296double-word registers.
297@code{+mp}: Enables Multiprocessing Extensions.
298@code{+sec}: Enables Security Extensions.
299@code{+nofp}: Disables all FPU and NEON instructions.
300@code{+nosimd}: Disables all NEON instructions.
301
302For @code{armv7ve}:
303
304@code{+fp}: Enables VFPv4 instructions with 16 double-word registers.
305@code{+vfpv4-d16}: Alias for @code{+fp}.
306@code{+vfpv3-d16}: Enables VFPv3 instructions with 16 double-word registers.
307@code{+vfpv3}: Enables VFPv3 instructions with 32 double-word registers.
308@code{+vfpv3-d16-fp16}: Enables VFPv3 with half precision floating-point
309conversion instructions and 16 double-word registers.
310@code{+vfpv3-fp16}: Enables VFPv3 with half precision floating-point conversion
311instructions and 32 double-word registers.
312@code{+vfpv4}: Enables VFPv4 instructions with 32 double-word registers.
313@code{+simd}: Enables VFPv4 and NEONv1 with Fused-MAC instructions and 32
314double-word registers.
315@code{+neon-vfpv4}: Alias for @code{+simd}.
316@code{+neon}: Enables VFPv3 and NEONv1 instructions with 32 double-word
317registers.
318@code{+neon-vfpv3}: Alias for @code{+neon}.
319@code{+neon-fp16}: Enables VFPv3, half precision floating-point conversion and
320NEONv1 instructions with 32 double-word registers.
321double-word registers.
322@code{+nofp}: Disables all FPU and NEON instructions.
323@code{+nosimd}: Disables all NEON instructions.
324
325For @code{armv7-r}:
326
327@code{+fp.sp}: Enables single-precision only VFPv3 instructions with 16
328double-word registers.
329@code{+vfpv3xd}: Alias for @code{+fp.sp}.
330@code{+fp}: Enables VFPv3 instructions with 16 double-word registers.
331@code{+vfpv3-d16}: Alias for @code{+fp}.
332@code{+vfpv3xd-fp16}: Enables single-precision only VFPv3 and half
333floating-point conversion instructions with 16 double-word registers.
334@code{+vfpv3-d16-fp16}: Enables VFPv3 and half precision floating-point
335conversion instructions with 16 double-word registers.
336@code{+idiv}: Enables integer division instructions in ARM mode.
337@code{+nofp}: Disables all FPU instructions.
338
339For @code{armv7e-m}:
340
341@code{+fp}: Enables single-precision only VFPv4 instructions with 16
342double-word registers.
343@code{+vfpvf4-sp-d16}: Alias for @code{+fp}.
344@code{+fpv5}: Enables single-precision only VFPv5 instructions with 16
345double-word registers.
346@code{+fp.dp}: Enables VFPv5 instructions with 16 double-word registers.
347@code{+fpv5-d16"}: Alias for @code{+fp.dp}.
348@code{+nofp}: Disables all FPU instructions.
349
350For @code{armv8-m.main}:
351
352@code{+dsp}: Enables DSP Extension.
353@code{+fp}: Enables single-precision only VFPv5 instructions with 16
354double-word registers.
355@code{+fp.dp}: Enables VFPv5 instructions with 16 double-word registers.
356@code{+nofp}: Disables all FPU instructions.
357@code{+nodsp}: Disables DSP Extension.
358
e0991585
AV
359For @code{armv8.1-m.main}:
360
361@code{+dsp}: Enables DSP Extension.
362@code{+fp}: Enables single and half precision scalar Floating Point Extensions
363for Armv8.1-M Mainline with 16 double-word registers.
364@code{+fp.dp}: Enables double precision scalar Floating Point Extensions for
365Armv8.1-M Mainline, implies @code{+fp}.
366@code{+nofp}: Disables all FPU instructions.
367@code{+nodsp}: Disables DSP Extension.
368
34ef62f4
AV
369For @code{armv8-a}:
370
371@code{+crc}: Enables CRC32 Extension.
372@code{+simd}: Enables VFP and NEON for Armv8-A.
373@code{+crypto}: Enables Cryptography Extensions for Armv8-A, implies
374@code{+simd}.
375@code{+sb}: Enables Speculation Barrier Instruction for Armv8-A.
376@code{+predres}: Enables Execution and Data Prediction Restriction Instruction
377for Armv8-A.
378@code{+nofp}: Disables all FPU, NEON and Cryptography Extensions.
379@code{+nocrypto}: Disables Cryptography Extensions.
380
381For @code{armv8.1-a}:
382
383@code{+simd}: Enables VFP and NEON for Armv8.1-A.
384@code{+crypto}: Enables Cryptography Extensions for Armv8-A, implies
385@code{+simd}.
386@code{+sb}: Enables Speculation Barrier Instruction for Armv8-A.
387@code{+predres}: Enables Execution and Data Prediction Restriction Instruction
388for Armv8-A.
389@code{+nofp}: Disables all FPU, NEON and Cryptography Extensions.
390@code{+nocrypto}: Disables Cryptography Extensions.
391
392For @code{armv8.2-a} and @code{armv8.3-a}:
393
394@code{+simd}: Enables VFP and NEON for Armv8.1-A.
395@code{+fp16}: Enables FP16 Extension for Armv8.2-A, implies @code{+simd}.
396@code{+fp16fml}: Enables FP16 Floating Point Multiplication Variant Extensions
397for Armv8.2-A, implies @code{+fp16}.
398@code{+crypto}: Enables Cryptography Extensions for Armv8-A, implies
399@code{+simd}.
400@code{+dotprod}: Enables Dot Product Extensions for Armv8.2-A, implies
401@code{+simd}.
402@code{+sb}: Enables Speculation Barrier Instruction for Armv8-A.
403@code{+predres}: Enables Execution and Data Prediction Restriction Instruction
404for Armv8-A.
405@code{+nofp}: Disables all FPU, NEON, Cryptography and Dot Product Extensions.
406@code{+nocrypto}: Disables Cryptography Extensions.
407
408For @code{armv8.4-a}:
409
410@code{+simd}: Enables VFP and NEON for Armv8.1-A and Dot Product Extensions for
411Armv8.2-A.
412@code{+fp16}: Enables FP16 Floating Point and Floating Point Multiplication
413Variant Extensions for Armv8.2-A, implies @code{+simd}.
414@code{+crypto}: Enables Cryptography Extensions for Armv8-A, implies
415@code{+simd}.
416@code{+sb}: Enables Speculation Barrier Instruction for Armv8-A.
417@code{+predres}: Enables Execution and Data Prediction Restriction Instruction
418for Armv8-A.
419@code{+nofp}: Disables all FPU, NEON, Cryptography and Dot Product Extensions.
420@code{+nocryptp}: Disables Cryptography Extensions.
421
422For @code{armv8.5-a}:
423
424@code{+simd}: Enables VFP and NEON for Armv8.1-A and Dot Product Extensions for
425Armv8.2-A.
426@code{+fp16}: Enables FP16 Floating Point and Floating Point Multiplication
427Variant Extensions for Armv8.2-A, implies @code{+simd}.
428@code{+crypto}: Enables Cryptography Extensions for Armv8-A, implies
429@code{+simd}.
430@code{+nofp}: Disables all FPU, NEON, Cryptography and Dot Product Extensions.
431@code{+nocryptp}: Disables Cryptography Extensions.
432
03b1477f 433
a05a5b64 434@cindex @code{-mfpu=} command-line option, ARM
03b1477f
RE
435@item -mfpu=@var{floating-point-format}
436
437This option specifies the floating point format to assemble for. The
438assembler will issue an error message if an attempt is made to assemble
34bca508 439an instruction which will not execute on the target floating point unit.
03b1477f
RE
440The following format options are recognized:
441@code{softfpa},
442@code{fpe},
bc89618b
RE
443@code{fpe2},
444@code{fpe3},
03b1477f
RE
445@code{fpa},
446@code{fpa10},
447@code{fpa11},
448@code{arm7500fe},
449@code{softvfp},
450@code{softvfp+vfp},
451@code{vfp},
452@code{vfp10},
453@code{vfp10-r0},
454@code{vfp9},
455@code{vfpxd},
62f3b8c8
PB
456@code{vfpv2},
457@code{vfpv3},
458@code{vfpv3-fp16},
459@code{vfpv3-d16},
460@code{vfpv3-d16-fp16},
461@code{vfpv3xd},
462@code{vfpv3xd-d16},
463@code{vfpv4},
464@code{vfpv4-d16},
f0cd0667 465@code{fpv4-sp-d16},
a715796b
TG
466@code{fpv5-sp-d16},
467@code{fpv5-d16},
bca38921 468@code{fp-armv8},
09d92015
MM
469@code{arm1020t},
470@code{arm1020e},
b1cc4aeb 471@code{arm1136jf-s},
62f3b8c8
PB
472@code{maverick},
473@code{neon},
d5e0ba9c
RE
474@code{neon-vfpv3},
475@code{neon-fp16},
bca38921
MGD
476@code{neon-vfpv4},
477@code{neon-fp-armv8},
081e4c7d
MW
478@code{crypto-neon-fp-armv8},
479@code{neon-fp-armv8.1}
d6b4b13e 480and
081e4c7d 481@code{crypto-neon-fp-armv8.1}.
03b1477f
RE
482
483In addition to determining which instructions are assembled, this option
484also affects the way in which the @code{.double} assembler directive behaves
485when assembling little-endian code.
486
34bca508 487The default is dependent on the processor selected. For Architecture 5 or
d5e0ba9c 488later, the default is to assemble for VFP instructions; for earlier
03b1477f 489architectures the default is to assemble for FPA instructions.
adcf07e6 490
a05a5b64 491@cindex @code{-mthumb} command-line option, ARM
252b5132 492@item -mthumb
03b1477f 493This option specifies that the assembler should start assembling Thumb
34bca508 494instructions; that is, it should behave as though the file starts with a
03b1477f 495@code{.code 16} directive.
adcf07e6 496
a05a5b64 497@cindex @code{-mthumb-interwork} command-line option, ARM
252b5132
RH
498@item -mthumb-interwork
499This option specifies that the output generated by the assembler should
fc6141f0
NC
500be marked as supporting interworking. It also affects the behaviour
501of the @code{ADR} and @code{ADRL} pseudo opcodes.
adcf07e6 502
a05a5b64 503@cindex @code{-mimplicit-it} command-line option, ARM
52970753
NC
504@item -mimplicit-it=never
505@itemx -mimplicit-it=always
506@itemx -mimplicit-it=arm
507@itemx -mimplicit-it=thumb
508The @code{-mimplicit-it} option controls the behavior of the assembler when
509conditional instructions are not enclosed in IT blocks.
510There are four possible behaviors.
511If @code{never} is specified, such constructs cause a warning in ARM
512code and an error in Thumb-2 code.
513If @code{always} is specified, such constructs are accepted in both
514ARM and Thumb-2 code, where the IT instruction is added implicitly.
515If @code{arm} is specified, such constructs are accepted in ARM code
516and cause an error in Thumb-2 code.
517If @code{thumb} is specified, such constructs cause a warning in ARM
518code and are accepted in Thumb-2 code. If you omit this option, the
519behavior is equivalent to @code{-mimplicit-it=arm}.
e07e6e58 520
a05a5b64
TP
521@cindex @code{-mapcs-26} command-line option, ARM
522@cindex @code{-mapcs-32} command-line option, ARM
5a5829dd
NS
523@item -mapcs-26
524@itemx -mapcs-32
525These options specify that the output generated by the assembler should
252b5132
RH
526be marked as supporting the indicated version of the Arm Procedure.
527Calling Standard.
adcf07e6 528
a05a5b64 529@cindex @code{-matpcs} command-line option, ARM
077b8428 530@item -matpcs
34bca508 531This option specifies that the output generated by the assembler should
077b8428
NC
532be marked as supporting the Arm/Thumb Procedure Calling Standard. If
533enabled this option will cause the assembler to create an empty
534debugging section in the object file called .arm.atpcs. Debuggers can
535use this to determine the ABI being used by.
536
a05a5b64 537@cindex @code{-mapcs-float} command-line option, ARM
252b5132 538@item -mapcs-float
1be59579 539This indicates the floating point variant of the APCS should be
252b5132 540used. In this variant floating point arguments are passed in FP
550262c4 541registers rather than integer registers.
adcf07e6 542
a05a5b64 543@cindex @code{-mapcs-reentrant} command-line option, ARM
252b5132
RH
544@item -mapcs-reentrant
545This indicates that the reentrant variant of the APCS should be used.
546This variant supports position independent code.
adcf07e6 547
a05a5b64 548@cindex @code{-mfloat-abi=} command-line option, ARM
33a392fb
PB
549@item -mfloat-abi=@var{abi}
550This option specifies that the output generated by the assembler should be
551marked as using specified floating point ABI.
552The following values are recognized:
553@code{soft},
554@code{softfp}
555and
556@code{hard}.
557
a05a5b64 558@cindex @code{-eabi=} command-line option, ARM
d507cf36
PB
559@item -meabi=@var{ver}
560This option specifies which EABI version the produced object files should
561conform to.
b45619c0 562The following values are recognized:
3a4a14e9
PB
563@code{gnu},
564@code{4}
d507cf36 565and
3a4a14e9 566@code{5}.
d507cf36 567
a05a5b64 568@cindex @code{-EB} command-line option, ARM
252b5132
RH
569@item -EB
570This option specifies that the output generated by the assembler should
571be marked as being encoded for a big-endian processor.
adcf07e6 572
080bb7bb
NC
573Note: If a program is being built for a system with big-endian data
574and little-endian instructions then it should be assembled with the
575@option{-EB} option, (all of it, code and data) and then linked with
576the @option{--be8} option. This will reverse the endianness of the
577instructions back to little-endian, but leave the data as big-endian.
578
a05a5b64 579@cindex @code{-EL} command-line option, ARM
252b5132
RH
580@item -EL
581This option specifies that the output generated by the assembler should
582be marked as being encoded for a little-endian processor.
adcf07e6 583
a05a5b64 584@cindex @code{-k} command-line option, ARM
252b5132
RH
585@cindex PIC code generation for ARM
586@item -k
a349d9dd
PB
587This option specifies that the output of the assembler should be marked
588as position-independent code (PIC).
adcf07e6 589
a05a5b64 590@cindex @code{--fix-v4bx} command-line option, ARM
845b51d6
PB
591@item --fix-v4bx
592Allow @code{BX} instructions in ARMv4 code. This is intended for use with
593the linker option of the same name.
594
a05a5b64 595@cindex @code{-mwarn-deprecated} command-line option, ARM
278df34e
NS
596@item -mwarn-deprecated
597@itemx -mno-warn-deprecated
598Enable or disable warnings about using deprecated options or
599features. The default is to warn.
600
a05a5b64 601@cindex @code{-mccs} command-line option, ARM
2e6976a8
DG
602@item -mccs
603Turns on CodeComposer Studio assembly syntax compatibility mode.
604
a05a5b64 605@cindex @code{-mwarn-syms} command-line option, ARM
8b2d793c
NC
606@item -mwarn-syms
607@itemx -mno-warn-syms
608Enable or disable warnings about symbols that match the names of ARM
609instructions. The default is to warn.
610
252b5132
RH
611@end table
612
613
614@node ARM Syntax
615@section Syntax
616@menu
cab7e4d9 617* ARM-Instruction-Set:: Instruction Set
252b5132
RH
618* ARM-Chars:: Special Characters
619* ARM-Regs:: Register Names
b6895b4f 620* ARM-Relocations:: Relocations
99f1a7a7 621* ARM-Neon-Alignment:: NEON Alignment Specifiers
252b5132
RH
622@end menu
623
cab7e4d9
NC
624@node ARM-Instruction-Set
625@subsection Instruction Set Syntax
626Two slightly different syntaxes are support for ARM and THUMB
627instructions. The default, @code{divided}, uses the old style where
628ARM and THUMB instructions had their own, separate syntaxes. The new,
629@code{unified} syntax, which can be selected via the @code{.syntax}
630directive, and has the following main features:
631
9e6f3811
AS
632@itemize @bullet
633@item
cab7e4d9
NC
634Immediate operands do not require a @code{#} prefix.
635
9e6f3811 636@item
cab7e4d9
NC
637The @code{IT} instruction may appear, and if it does it is validated
638against subsequent conditional affixes. In ARM mode it does not
639generate machine code, in THUMB mode it does.
640
9e6f3811 641@item
cab7e4d9
NC
642For ARM instructions the conditional affixes always appear at the end
643of the instruction. For THUMB instructions conditional affixes can be
644used, but only inside the scope of an @code{IT} instruction.
645
9e6f3811 646@item
cab7e4d9
NC
647All of the instructions new to the V6T2 architecture (and later) are
648available. (Only a few such instructions can be written in the
649@code{divided} syntax).
650
9e6f3811 651@item
cab7e4d9
NC
652The @code{.N} and @code{.W} suffixes are recognized and honored.
653
9e6f3811 654@item
cab7e4d9
NC
655All instructions set the flags if and only if they have an @code{s}
656affix.
9e6f3811 657@end itemize
cab7e4d9 658
252b5132
RH
659@node ARM-Chars
660@subsection Special Characters
661
662@cindex line comment character, ARM
663@cindex ARM line comment character
7c31ae13
NC
664The presence of a @samp{@@} anywhere on a line indicates the start of
665a comment that extends to the end of that line.
666
667If a @samp{#} appears as the first character of a line then the whole
668line is treated as a comment, but in this case the line could also be
669a logical line number directive (@pxref{Comments}) or a preprocessor
670control command (@pxref{Preprocessing}).
550262c4
NC
671
672@cindex line separator, ARM
673@cindex statement separator, ARM
674@cindex ARM line separator
a349d9dd
PB
675The @samp{;} character can be used instead of a newline to separate
676statements.
550262c4
NC
677
678@cindex immediate character, ARM
679@cindex ARM immediate character
680Either @samp{#} or @samp{$} can be used to indicate immediate operands.
252b5132
RH
681
682@cindex identifiers, ARM
683@cindex ARM identifiers
684*TODO* Explain about /data modifier on symbols.
685
686@node ARM-Regs
687@subsection Register Names
688
689@cindex ARM register names
690@cindex register names, ARM
691*TODO* Explain about ARM register naming, and the predefined names.
692
b6895b4f
PB
693@node ARM-Relocations
694@subsection ARM relocation generation
695
696@cindex data relocations, ARM
697@cindex ARM data relocations
698Specific data relocations can be generated by putting the relocation name
699in parentheses after the symbol name. For example:
700
701@smallexample
702 .word foo(TARGET1)
703@end smallexample
704
705This will generate an @samp{R_ARM_TARGET1} relocation against the symbol
706@var{foo}.
707The following relocations are supported:
708@code{GOT},
709@code{GOTOFF},
710@code{TARGET1},
711@code{TARGET2},
712@code{SBREL},
713@code{TLSGD},
714@code{TLSLDM},
715@code{TLSLDO},
0855e32b
NS
716@code{TLSDESC},
717@code{TLSCALL},
b43420e6
NC
718@code{GOTTPOFF},
719@code{GOT_PREL}
b6895b4f
PB
720and
721@code{TPOFF}.
722
723For compatibility with older toolchains the assembler also accepts
3da1d841
NC
724@code{(PLT)} after branch targets. On legacy targets this will
725generate the deprecated @samp{R_ARM_PLT32} relocation. On EABI
726targets it will encode either the @samp{R_ARM_CALL} or
727@samp{R_ARM_JUMP24} relocation, as appropriate.
b6895b4f
PB
728
729@cindex MOVW and MOVT relocations, ARM
730Relocations for @samp{MOVW} and @samp{MOVT} instructions can be generated
731by prefixing the value with @samp{#:lower16:} and @samp{#:upper16}
b45619c0 732respectively. For example to load the 32-bit address of foo into r0:
252b5132 733
b6895b4f
PB
734@smallexample
735 MOVW r0, #:lower16:foo
736 MOVT r0, #:upper16:foo
737@end smallexample
252b5132 738
72d98d16
MG
739Relocations @samp{R_ARM_THM_ALU_ABS_G0_NC}, @samp{R_ARM_THM_ALU_ABS_G1_NC},
740@samp{R_ARM_THM_ALU_ABS_G2_NC} and @samp{R_ARM_THM_ALU_ABS_G3_NC} can be
741generated by prefixing the value with @samp{#:lower0_7:#},
742@samp{#:lower8_15:#}, @samp{#:upper0_7:#} and @samp{#:upper8_15:#}
743respectively. For example to load the 32-bit address of foo into r0:
744
745@smallexample
746 MOVS r0, #:upper8_15:#foo
747 LSLS r0, r0, #8
748 ADDS r0, #:upper0_7:#foo
749 LSLS r0, r0, #8
750 ADDS r0, #:lower8_15:#foo
751 LSLS r0, r0, #8
752 ADDS r0, #:lower0_7:#foo
753@end smallexample
754
ba724cfc
NC
755@node ARM-Neon-Alignment
756@subsection NEON Alignment Specifiers
757
758@cindex alignment for NEON instructions
759Some NEON load/store instructions allow an optional address
760alignment qualifier.
761The ARM documentation specifies that this is indicated by
762@samp{@@ @var{align}}. However GAS already interprets
763the @samp{@@} character as a "line comment" start,
764so @samp{: @var{align}} is used instead. For example:
765
766@smallexample
767 vld1.8 @{q0@}, [r0, :128]
768@end smallexample
769
770@node ARM Floating Point
771@section Floating Point
772
773@cindex floating point, ARM (@sc{ieee})
774@cindex ARM floating point (@sc{ieee})
775The ARM family uses @sc{ieee} floating-point numbers.
776
252b5132
RH
777@node ARM Directives
778@section ARM Machine Directives
779
780@cindex machine directives, ARM
781@cindex ARM machine directives
782@table @code
783
4a6bc624
NS
784@c AAAAAAAAAAAAAAAAAAAAAAAAA
785
2b841ec2 786@ifclear ELF
4a6bc624
NS
787@cindex @code{.2byte} directive, ARM
788@cindex @code{.4byte} directive, ARM
789@cindex @code{.8byte} directive, ARM
790@item .2byte @var{expression} [, @var{expression}]*
791@itemx .4byte @var{expression} [, @var{expression}]*
792@itemx .8byte @var{expression} [, @var{expression}]*
793These directives write 2, 4 or 8 byte values to the output section.
2b841ec2 794@end ifclear
4a6bc624
NS
795
796@cindex @code{.align} directive, ARM
adcf07e6
NC
797@item .align @var{expression} [, @var{expression}]
798This is the generic @var{.align} directive. For the ARM however if the
799first argument is zero (ie no alignment is needed) the assembler will
800behave as if the argument had been 2 (ie pad to the next four byte
062b7c0c 801boundary). This is for compatibility with ARM's own assembler.
adcf07e6 802
4a6bc624
NS
803@cindex @code{.arch} directive, ARM
804@item .arch @var{name}
805Select the target architecture. Valid values for @var{name} are the same as
54691107
TP
806for the @option{-march} command-line option without the instruction set
807extension.
252b5132 808
34bca508 809Specifying @code{.arch} clears any previously selected architecture
69133863
MGD
810extensions.
811
812@cindex @code{.arch_extension} directive, ARM
813@item .arch_extension @var{name}
34bca508
L
814Add or remove an architecture extension to the target architecture. Valid
815values for @var{name} are the same as those accepted as architectural
a05a5b64 816extensions by the @option{-mcpu} and @option{-march} command-line options.
69133863
MGD
817
818@code{.arch_extension} may be used multiple times to add or remove extensions
819incrementally to the architecture being compiled for.
820
4a6bc624
NS
821@cindex @code{.arm} directive, ARM
822@item .arm
823This performs the same action as @var{.code 32}.
252b5132 824
4a6bc624 825@c BBBBBBBBBBBBBBBBBBBBBBBBBB
0bbf2aa4 826
4a6bc624
NS
827@cindex @code{.bss} directive, ARM
828@item .bss
829This directive switches to the @code{.bss} section.
0bbf2aa4 830
4a6bc624
NS
831@c CCCCCCCCCCCCCCCCCCCCCCCCCC
832
833@cindex @code{.cantunwind} directive, ARM
834@item .cantunwind
835Prevents unwinding through the current function. No personality routine
836or exception table data is required or permitted.
837
838@cindex @code{.code} directive, ARM
839@item .code @code{[16|32]}
840This directive selects the instruction set being generated. The value 16
841selects Thumb, with the value 32 selecting ARM.
842
843@cindex @code{.cpu} directive, ARM
844@item .cpu @var{name}
845Select the target processor. Valid values for @var{name} are the same as
54691107
TP
846for the @option{-mcpu} command-line option without the instruction set
847extension.
4a6bc624 848
34bca508 849Specifying @code{.cpu} clears any previously selected architecture
69133863
MGD
850extensions.
851
4a6bc624
NS
852@c DDDDDDDDDDDDDDDDDDDDDDDDDD
853
854@cindex @code{.dn} and @code{.qn} directives, ARM
f467aa98 855@item @var{name} .dn @var{register name} [@var{.type}] [[@var{index}]]
1f9bb1ca 856@itemx @var{name} .qn @var{register name} [@var{.type}] [[@var{index}]]
23753660
JB
857
858The @code{dn} and @code{qn} directives are used to create typed
859and/or indexed register aliases for use in Advanced SIMD Extension
860(Neon) instructions. The former should be used to create aliases
861of double-precision registers, and the latter to create aliases of
862quad-precision registers.
863
864If these directives are used to create typed aliases, those aliases can
865be used in Neon instructions instead of writing types after the mnemonic
866or after each operand. For example:
867
868@smallexample
869 x .dn d2.f32
870 y .dn d3.f32
871 z .dn d4.f32[1]
872 vmul x,y,z
873@end smallexample
874
875This is equivalent to writing the following:
876
877@smallexample
878 vmul.f32 d2,d3,d4[1]
879@end smallexample
880
881Aliases created using @code{dn} or @code{qn} can be destroyed using
882@code{unreq}.
883
4a6bc624 884@c EEEEEEEEEEEEEEEEEEEEEEEEEE
252b5132 885
4a6bc624
NS
886@cindex @code{.eabi_attribute} directive, ARM
887@item .eabi_attribute @var{tag}, @var{value}
888Set the EABI object attribute @var{tag} to @var{value}.
252b5132 889
4a6bc624
NS
890The @var{tag} is either an attribute number, or one of the following:
891@code{Tag_CPU_raw_name}, @code{Tag_CPU_name}, @code{Tag_CPU_arch},
892@code{Tag_CPU_arch_profile}, @code{Tag_ARM_ISA_use},
75375b3e 893@code{Tag_THUMB_ISA_use}, @code{Tag_FP_arch}, @code{Tag_WMMX_arch},
4a6bc624
NS
894@code{Tag_Advanced_SIMD_arch}, @code{Tag_PCS_config},
895@code{Tag_ABI_PCS_R9_use}, @code{Tag_ABI_PCS_RW_data},
896@code{Tag_ABI_PCS_RO_data}, @code{Tag_ABI_PCS_GOT_use},
897@code{Tag_ABI_PCS_wchar_t}, @code{Tag_ABI_FP_rounding},
898@code{Tag_ABI_FP_denormal}, @code{Tag_ABI_FP_exceptions},
899@code{Tag_ABI_FP_user_exceptions}, @code{Tag_ABI_FP_number_model},
75375b3e 900@code{Tag_ABI_align_needed}, @code{Tag_ABI_align_preserved},
4a6bc624
NS
901@code{Tag_ABI_enum_size}, @code{Tag_ABI_HardFP_use},
902@code{Tag_ABI_VFP_args}, @code{Tag_ABI_WMMX_args},
903@code{Tag_ABI_optimization_goals}, @code{Tag_ABI_FP_optimization_goals},
904@code{Tag_compatibility}, @code{Tag_CPU_unaligned_access},
75375b3e 905@code{Tag_FP_HP_extension}, @code{Tag_ABI_FP_16bit_format},
cd21e546 906@code{Tag_MPextension_use}, @code{Tag_DIV_use},
4a6bc624
NS
907@code{Tag_nodefaults}, @code{Tag_also_compatible_with},
908@code{Tag_conformance}, @code{Tag_T2EE_use},
cd21e546 909@code{Tag_Virtualization_use}
4a6bc624
NS
910
911The @var{value} is either a @code{number}, @code{"string"}, or
912@code{number, "string"} depending on the tag.
913
75375b3e 914Note - the following legacy values are also accepted by @var{tag}:
34bca508 915@code{Tag_VFP_arch}, @code{Tag_ABI_align8_needed},
75375b3e
MGD
916@code{Tag_ABI_align8_preserved}, @code{Tag_VFP_HP_extension},
917
4a6bc624
NS
918@cindex @code{.even} directive, ARM
919@item .even
920This directive aligns to an even-numbered address.
921
922@cindex @code{.extend} directive, ARM
923@cindex @code{.ldouble} directive, ARM
924@item .extend @var{expression} [, @var{expression}]*
925@itemx .ldouble @var{expression} [, @var{expression}]*
926These directives write 12byte long double floating-point values to the
927output section. These are not compatible with current ARM processors
928or ABIs.
929
930@c FFFFFFFFFFFFFFFFFFFFFFFFFF
931
932@anchor{arm_fnend}
933@cindex @code{.fnend} directive, ARM
934@item .fnend
935Marks the end of a function with an unwind table entry. The unwind index
936table entry is created when this directive is processed.
252b5132 937
4a6bc624
NS
938If no personality routine has been specified then standard personality
939routine 0 or 1 will be used, depending on the number of unwind opcodes
940required.
941
942@anchor{arm_fnstart}
943@cindex @code{.fnstart} directive, ARM
944@item .fnstart
945Marks the start of a function with an unwind table entry.
946
947@cindex @code{.force_thumb} directive, ARM
252b5132
RH
948@item .force_thumb
949This directive forces the selection of Thumb instructions, even if the
950target processor does not support those instructions
951
4a6bc624
NS
952@cindex @code{.fpu} directive, ARM
953@item .fpu @var{name}
954Select the floating-point unit to assemble for. Valid values for @var{name}
a05a5b64 955are the same as for the @option{-mfpu} command-line option.
252b5132 956
4a6bc624
NS
957@c GGGGGGGGGGGGGGGGGGGGGGGGGG
958@c HHHHHHHHHHHHHHHHHHHHHHHHHH
e1da3f5b 959
4a6bc624
NS
960@cindex @code{.handlerdata} directive, ARM
961@item .handlerdata
962Marks the end of the current function, and the start of the exception table
963entry for that function. Anything between this directive and the
964@code{.fnend} directive will be added to the exception table entry.
965
966Must be preceded by a @code{.personality} or @code{.personalityindex}
967directive.
968
969@c IIIIIIIIIIIIIIIIIIIIIIIIII
c921be7d
NC
970
971@cindex @code{.inst} directive, ARM
972@item .inst @var{opcode} [ , @dots{} ]
1f9bb1ca
AS
973@itemx .inst.n @var{opcode} [ , @dots{} ]
974@itemx .inst.w @var{opcode} [ , @dots{} ]
c921be7d
NC
975Generates the instruction corresponding to the numerical value @var{opcode}.
976@code{.inst.n} and @code{.inst.w} allow the Thumb instruction size to be
977specified explicitly, overriding the normal encoding rules.
978
4a6bc624
NS
979@c JJJJJJJJJJJJJJJJJJJJJJJJJJ
980@c KKKKKKKKKKKKKKKKKKKKKKKKKK
981@c LLLLLLLLLLLLLLLLLLLLLLLLLL
982
983@item .ldouble @var{expression} [, @var{expression}]*
984See @code{.extend}.
5395a469 985
252b5132
RH
986@cindex @code{.ltorg} directive, ARM
987@item .ltorg
988This directive causes the current contents of the literal pool to be
989dumped into the current section (which is assumed to be the .text
990section) at the current location (aligned to a word boundary).
3d0c9500
NC
991@code{GAS} maintains a separate literal pool for each section and each
992sub-section. The @code{.ltorg} directive will only affect the literal
993pool of the current section and sub-section. At the end of assembly
994all remaining, un-empty literal pools will automatically be dumped.
995
996Note - older versions of @code{GAS} would dump the current literal
997pool any time a section change occurred. This is no longer done, since
998it prevents accurate control of the placement of literal pools.
252b5132 999
4a6bc624 1000@c MMMMMMMMMMMMMMMMMMMMMMMMMM
252b5132 1001
4a6bc624
NS
1002@cindex @code{.movsp} directive, ARM
1003@item .movsp @var{reg} [, #@var{offset}]
1004Tell the unwinder that @var{reg} contains an offset from the current
1005stack pointer. If @var{offset} is not specified then it is assumed to be
1006zero.
7ed4c4c5 1007
4a6bc624
NS
1008@c NNNNNNNNNNNNNNNNNNNNNNNNNN
1009@c OOOOOOOOOOOOOOOOOOOOOOOOOO
7ed4c4c5 1010
4a6bc624
NS
1011@cindex @code{.object_arch} directive, ARM
1012@item .object_arch @var{name}
1013Override the architecture recorded in the EABI object attribute section.
1014Valid values for @var{name} are the same as for the @code{.arch} directive.
1015Typically this is useful when code uses runtime detection of CPU features.
7ed4c4c5 1016
4a6bc624
NS
1017@c PPPPPPPPPPPPPPPPPPPPPPPPPP
1018
1019@cindex @code{.packed} directive, ARM
1020@item .packed @var{expression} [, @var{expression}]*
1021This directive writes 12-byte packed floating-point values to the
1022output section. These are not compatible with current ARM processors
1023or ABIs.
1024
ea4cff4f 1025@anchor{arm_pad}
4a6bc624
NS
1026@cindex @code{.pad} directive, ARM
1027@item .pad #@var{count}
1028Generate unwinder annotations for a stack adjustment of @var{count} bytes.
1029A positive value indicates the function prologue allocated stack space by
1030decrementing the stack pointer.
7ed4c4c5
NC
1031
1032@cindex @code{.personality} directive, ARM
1033@item .personality @var{name}
1034Sets the personality routine for the current function to @var{name}.
1035
1036@cindex @code{.personalityindex} directive, ARM
1037@item .personalityindex @var{index}
1038Sets the personality routine for the current function to the EABI standard
1039routine number @var{index}
1040
4a6bc624
NS
1041@cindex @code{.pool} directive, ARM
1042@item .pool
1043This is a synonym for .ltorg.
7ed4c4c5 1044
4a6bc624
NS
1045@c QQQQQQQQQQQQQQQQQQQQQQQQQQ
1046@c RRRRRRRRRRRRRRRRRRRRRRRRRR
1047
1048@cindex @code{.req} directive, ARM
1049@item @var{name} .req @var{register name}
1050This creates an alias for @var{register name} called @var{name}. For
1051example:
1052
1053@smallexample
1054 foo .req r0
1055@end smallexample
1056
1057@c SSSSSSSSSSSSSSSSSSSSSSSSSS
7ed4c4c5 1058
7da4f750 1059@anchor{arm_save}
7ed4c4c5
NC
1060@cindex @code{.save} directive, ARM
1061@item .save @var{reglist}
1062Generate unwinder annotations to restore the registers in @var{reglist}.
1063The format of @var{reglist} is the same as the corresponding store-multiple
1064instruction.
1065
1066@smallexample
1067@exdent @emph{core registers}
1068 .save @{r4, r5, r6, lr@}
1069 stmfd sp!, @{r4, r5, r6, lr@}
1070@exdent @emph{FPA registers}
1071 .save f4, 2
1072 sfmfd f4, 2, [sp]!
1073@exdent @emph{VFP registers}
1074 .save @{d8, d9, d10@}
fa073d69 1075 fstmdx sp!, @{d8, d9, d10@}
7ed4c4c5
NC
1076@exdent @emph{iWMMXt registers}
1077 .save @{wr10, wr11@}
1078 wstrd wr11, [sp, #-8]!
1079 wstrd wr10, [sp, #-8]!
1080or
1081 .save wr11
1082 wstrd wr11, [sp, #-8]!
1083 .save wr10
1084 wstrd wr10, [sp, #-8]!
1085@end smallexample
1086
7da4f750 1087@anchor{arm_setfp}
7ed4c4c5
NC
1088@cindex @code{.setfp} directive, ARM
1089@item .setfp @var{fpreg}, @var{spreg} [, #@var{offset}]
4a6bc624 1090Make all unwinder annotations relative to a frame pointer. Without this
7ed4c4c5
NC
1091the unwinder will use offsets from the stack pointer.
1092
a5b82cbe 1093The syntax of this directive is the same as the @code{add} or @code{mov}
7ed4c4c5
NC
1094instruction used to set the frame pointer. @var{spreg} must be either
1095@code{sp} or mentioned in a previous @code{.movsp} directive.
1096
1097@smallexample
1098.movsp ip
1099mov ip, sp
1100@dots{}
1101.setfp fp, ip, #4
a5b82cbe 1102add fp, ip, #4
7ed4c4c5
NC
1103@end smallexample
1104
4a6bc624
NS
1105@cindex @code{.secrel32} directive, ARM
1106@item .secrel32 @var{expression} [, @var{expression}]*
1107This directive emits relocations that evaluate to the section-relative
1108offset of each expression's symbol. This directive is only supported
1109for PE targets.
1110
cab7e4d9
NC
1111@cindex @code{.syntax} directive, ARM
1112@item .syntax [@code{unified} | @code{divided}]
1113This directive sets the Instruction Set Syntax as described in the
1114@ref{ARM-Instruction-Set} section.
1115
4a6bc624
NS
1116@c TTTTTTTTTTTTTTTTTTTTTTTTTT
1117
1118@cindex @code{.thumb} directive, ARM
1119@item .thumb
1120This performs the same action as @var{.code 16}.
1121
1122@cindex @code{.thumb_func} directive, ARM
1123@item .thumb_func
1124This directive specifies that the following symbol is the name of a
1125Thumb encoded function. This information is necessary in order to allow
1126the assembler and linker to generate correct code for interworking
1127between Arm and Thumb instructions and should be used even if
1128interworking is not going to be performed. The presence of this
1129directive also implies @code{.thumb}
1130
33eaf5de 1131This directive is not necessary when generating EABI objects. On these
4a6bc624
NS
1132targets the encoding is implicit when generating Thumb code.
1133
1134@cindex @code{.thumb_set} directive, ARM
1135@item .thumb_set
1136This performs the equivalent of a @code{.set} directive in that it
1137creates a symbol which is an alias for another symbol (possibly not yet
1138defined). This directive also has the added property in that it marks
1139the aliased symbol as being a thumb function entry point, in the same
1140way that the @code{.thumb_func} directive does.
1141
0855e32b
NS
1142@cindex @code{.tlsdescseq} directive, ARM
1143@item .tlsdescseq @var{tls-variable}
1144This directive is used to annotate parts of an inlined TLS descriptor
1145trampoline. Normally the trampoline is provided by the linker, and
1146this directive is not needed.
1147
4a6bc624
NS
1148@c UUUUUUUUUUUUUUUUUUUUUUUUUU
1149
1150@cindex @code{.unreq} directive, ARM
1151@item .unreq @var{alias-name}
1152This undefines a register alias which was previously defined using the
1153@code{req}, @code{dn} or @code{qn} directives. For example:
1154
1155@smallexample
1156 foo .req r0
1157 .unreq foo
1158@end smallexample
1159
1160An error occurs if the name is undefined. Note - this pseudo op can
1161be used to delete builtin in register name aliases (eg 'r0'). This
1162should only be done if it is really necessary.
1163
7ed4c4c5 1164@cindex @code{.unwind_raw} directive, ARM
4a6bc624 1165@item .unwind_raw @var{offset}, @var{byte1}, @dots{}
33eaf5de 1166Insert one of more arbitrary unwind opcode bytes, which are known to adjust
7ed4c4c5
NC
1167the stack pointer by @var{offset} bytes.
1168
1169For example @code{.unwind_raw 4, 0xb1, 0x01} is equivalent to
1170@code{.save @{r0@}}
1171
4a6bc624 1172@c VVVVVVVVVVVVVVVVVVVVVVVVVV
ee065d83 1173
4a6bc624
NS
1174@cindex @code{.vsave} directive, ARM
1175@item .vsave @var{vfp-reglist}
1176Generate unwinder annotations to restore the VFP registers in @var{vfp-reglist}
1177using FLDMD. Also works for VFPv3 registers
1178that are to be restored using VLDM.
1179The format of @var{vfp-reglist} is the same as the corresponding store-multiple
1180instruction.
ee065d83 1181
4a6bc624
NS
1182@smallexample
1183@exdent @emph{VFP registers}
1184 .vsave @{d8, d9, d10@}
1185 fstmdd sp!, @{d8, d9, d10@}
1186@exdent @emph{VFPv3 registers}
1187 .vsave @{d15, d16, d17@}
1188 vstm sp!, @{d15, d16, d17@}
1189@end smallexample
e04befd0 1190
4a6bc624
NS
1191Since FLDMX and FSTMX are now deprecated, this directive should be
1192used in favour of @code{.save} for saving VFP registers for ARMv6 and above.
e04befd0 1193
4a6bc624
NS
1194@c WWWWWWWWWWWWWWWWWWWWWWWWWW
1195@c XXXXXXXXXXXXXXXXXXXXXXXXXX
1196@c YYYYYYYYYYYYYYYYYYYYYYYYYY
1197@c ZZZZZZZZZZZZZZZZZZZZZZZZZZ
ee065d83 1198
252b5132
RH
1199@end table
1200
1201@node ARM Opcodes
1202@section Opcodes
1203
1204@cindex ARM opcodes
1205@cindex opcodes for ARM
49a5575c
NC
1206@code{@value{AS}} implements all the standard ARM opcodes. It also
1207implements several pseudo opcodes, including several synthetic load
34bca508 1208instructions.
252b5132 1209
49a5575c
NC
1210@table @code
1211
1212@cindex @code{NOP} pseudo op, ARM
1213@item NOP
1214@smallexample
1215 nop
1216@end smallexample
252b5132 1217
49a5575c
NC
1218This pseudo op will always evaluate to a legal ARM instruction that does
1219nothing. Currently it will evaluate to MOV r0, r0.
252b5132 1220
49a5575c 1221@cindex @code{LDR reg,=<label>} pseudo op, ARM
34bca508 1222@item LDR
252b5132
RH
1223@smallexample
1224 ldr <register> , = <expression>
1225@end smallexample
1226
1227If expression evaluates to a numeric constant then a MOV or MVN
1228instruction will be used in place of the LDR instruction, if the
1229constant can be generated by either of these instructions. Otherwise
1230the constant will be placed into the nearest literal pool (if it not
1231already there) and a PC relative LDR instruction will be generated.
1232
49a5575c
NC
1233@cindex @code{ADR reg,<label>} pseudo op, ARM
1234@item ADR
1235@smallexample
1236 adr <register> <label>
1237@end smallexample
1238
1239This instruction will load the address of @var{label} into the indicated
1240register. The instruction will evaluate to a PC relative ADD or SUB
1241instruction depending upon where the label is located. If the label is
1242out of range, or if it is not defined in the same file (and section) as
1243the ADR instruction, then an error will be generated. This instruction
1244will not make use of the literal pool.
1245
fc6141f0
NC
1246If @var{label} is a thumb function symbol, and thumb interworking has
1247been enabled via the @option{-mthumb-interwork} option then the bottom
1248bit of the value stored into @var{register} will be set. This allows
1249the following sequence to work as expected:
1250
1251@smallexample
1252 adr r0, thumb_function
1253 blx r0
1254@end smallexample
1255
49a5575c 1256@cindex @code{ADRL reg,<label>} pseudo op, ARM
34bca508 1257@item ADRL
49a5575c
NC
1258@smallexample
1259 adrl <register> <label>
1260@end smallexample
1261
1262This instruction will load the address of @var{label} into the indicated
a349d9dd 1263register. The instruction will evaluate to one or two PC relative ADD
49a5575c
NC
1264or SUB instructions depending upon where the label is located. If a
1265second instruction is not needed a NOP instruction will be generated in
1266its place, so that this instruction is always 8 bytes long.
1267
1268If the label is out of range, or if it is not defined in the same file
1269(and section) as the ADRL instruction, then an error will be generated.
1270This instruction will not make use of the literal pool.
1271
fc6141f0
NC
1272If @var{label} is a thumb function symbol, and thumb interworking has
1273been enabled via the @option{-mthumb-interwork} option then the bottom
1274bit of the value stored into @var{register} will be set.
1275
49a5575c
NC
1276@end table
1277
252b5132
RH
1278For information on the ARM or Thumb instruction sets, see @cite{ARM
1279Software Development Toolkit Reference Manual}, Advanced RISC Machines
1280Ltd.
1281
6057a28f
NC
1282@node ARM Mapping Symbols
1283@section Mapping Symbols
1284
1285The ARM ELF specification requires that special symbols be inserted
1286into object files to mark certain features:
1287
1288@table @code
1289
1290@cindex @code{$a}
1291@item $a
1292At the start of a region of code containing ARM instructions.
1293
1294@cindex @code{$t}
1295@item $t
1296At the start of a region of code containing THUMB instructions.
1297
1298@cindex @code{$d}
1299@item $d
1300At the start of a region of data.
1301
1302@end table
1303
1304The assembler will automatically insert these symbols for you - there
1305is no need to code them yourself. Support for tagging symbols ($b,
1306$f, $p and $m) which is also mentioned in the current ARM ELF
1307specification is not implemented. This is because they have been
1308dropped from the new EABI and so tools cannot rely upon their
1309presence.
1310
7da4f750
MM
1311@node ARM Unwinding Tutorial
1312@section Unwinding
1313
1314The ABI for the ARM Architecture specifies a standard format for
1315exception unwind information. This information is used when an
1316exception is thrown to determine where control should be transferred.
1317In particular, the unwind information is used to determine which
1318function called the function that threw the exception, and which
1319function called that one, and so forth. This information is also used
1320to restore the values of callee-saved registers in the function
1321catching the exception.
1322
1323If you are writing functions in assembly code, and those functions
1324call other functions that throw exceptions, you must use assembly
1325pseudo ops to ensure that appropriate exception unwind information is
1326generated. Otherwise, if one of the functions called by your assembly
1327code throws an exception, the run-time library will be unable to
1328unwind the stack through your assembly code and your program will not
1329behave correctly.
1330
1331To illustrate the use of these pseudo ops, we will examine the code
1332that G++ generates for the following C++ input:
1333
1334@verbatim
1335void callee (int *);
1336
34bca508
L
1337int
1338caller ()
7da4f750
MM
1339{
1340 int i;
1341 callee (&i);
34bca508 1342 return i;
7da4f750
MM
1343}
1344@end verbatim
1345
1346This example does not show how to throw or catch an exception from
1347assembly code. That is a much more complex operation and should
1348always be done in a high-level language, such as C++, that directly
1349supports exceptions.
1350
1351The code generated by one particular version of G++ when compiling the
1352example above is:
1353
1354@verbatim
1355_Z6callerv:
1356 .fnstart
1357.LFB2:
1358 @ Function supports interworking.
1359 @ args = 0, pretend = 0, frame = 8
1360 @ frame_needed = 1, uses_anonymous_args = 0
1361 stmfd sp!, {fp, lr}
1362 .save {fp, lr}
1363.LCFI0:
1364 .setfp fp, sp, #4
1365 add fp, sp, #4
1366.LCFI1:
1367 .pad #8
1368 sub sp, sp, #8
1369.LCFI2:
1370 sub r3, fp, #8
1371 mov r0, r3
1372 bl _Z6calleePi
1373 ldr r3, [fp, #-8]
1374 mov r0, r3
1375 sub sp, fp, #4
1376 ldmfd sp!, {fp, lr}
1377 bx lr
1378.LFE2:
1379 .fnend
1380@end verbatim
1381
1382Of course, the sequence of instructions varies based on the options
1383you pass to GCC and on the version of GCC in use. The exact
1384instructions are not important since we are focusing on the pseudo ops
1385that are used to generate unwind information.
1386
1387An important assumption made by the unwinder is that the stack frame
1388does not change during the body of the function. In particular, since
1389we assume that the assembly code does not itself throw an exception,
1390the only point where an exception can be thrown is from a call, such
1391as the @code{bl} instruction above. At each call site, the same saved
1392registers (including @code{lr}, which indicates the return address)
1393must be located in the same locations relative to the frame pointer.
1394
1395The @code{.fnstart} (@pxref{arm_fnstart,,.fnstart pseudo op}) pseudo
1396op appears immediately before the first instruction of the function
1397while the @code{.fnend} (@pxref{arm_fnend,,.fnend pseudo op}) pseudo
1398op appears immediately after the last instruction of the function.
34bca508 1399These pseudo ops specify the range of the function.
7da4f750
MM
1400
1401Only the order of the other pseudos ops (e.g., @code{.setfp} or
1402@code{.pad}) matters; their exact locations are irrelevant. In the
1403example above, the compiler emits the pseudo ops with particular
1404instructions. That makes it easier to understand the code, but it is
1405not required for correctness. It would work just as well to emit all
1406of the pseudo ops other than @code{.fnend} in the same order, but
1407immediately after @code{.fnstart}.
1408
1409The @code{.save} (@pxref{arm_save,,.save pseudo op}) pseudo op
1410indicates registers that have been saved to the stack so that they can
1411be restored before the function returns. The argument to the
1412@code{.save} pseudo op is a list of registers to save. If a register
1413is ``callee-saved'' (as specified by the ABI) and is modified by the
1414function you are writing, then your code must save the value before it
1415is modified and restore the original value before the function
1416returns. If an exception is thrown, the run-time library restores the
1417values of these registers from their locations on the stack before
1418returning control to the exception handler. (Of course, if an
1419exception is not thrown, the function that contains the @code{.save}
1420pseudo op restores these registers in the function epilogue, as is
1421done with the @code{ldmfd} instruction above.)
1422
1423You do not have to save callee-saved registers at the very beginning
1424of the function and you do not need to use the @code{.save} pseudo op
1425immediately following the point at which the registers are saved.
1426However, if you modify a callee-saved register, you must save it on
1427the stack before modifying it and before calling any functions which
1428might throw an exception. And, you must use the @code{.save} pseudo
1429op to indicate that you have done so.
1430
1431The @code{.pad} (@pxref{arm_pad,,.pad}) pseudo op indicates a
1432modification of the stack pointer that does not save any registers.
1433The argument is the number of bytes (in decimal) that are subtracted
1434from the stack pointer. (On ARM CPUs, the stack grows downwards, so
1435subtracting from the stack pointer increases the size of the stack.)
1436
1437The @code{.setfp} (@pxref{arm_setfp,,.setfp pseudo op}) pseudo op
1438indicates the register that contains the frame pointer. The first
1439argument is the register that is set, which is typically @code{fp}.
1440The second argument indicates the register from which the frame
1441pointer takes its value. The third argument, if present, is the value
1442(in decimal) added to the register specified by the second argument to
1443compute the value of the frame pointer. You should not modify the
1444frame pointer in the body of the function.
1445
1446If you do not use a frame pointer, then you should not use the
1447@code{.setfp} pseudo op. If you do not use a frame pointer, then you
1448should avoid modifying the stack pointer outside of the function
1449prologue. Otherwise, the run-time library will be unable to find
1450saved registers when it is unwinding the stack.
1451
1452The pseudo ops described above are sufficient for writing assembly
1453code that calls functions which may throw exceptions. If you need to
1454know more about the object-file format used to represent unwind
1455information, you may consult the @cite{Exception Handling ABI for the
1456ARM Architecture} available from @uref{http://infocenter.arm.com}.
91f68a68 1457
This page took 0.891714 seconds and 4 git commands to generate.