1999-09-11 Donn Terry <donn@interix.com>
[deliverable/binutils-gdb.git] / gas / doc / c-arm.texi
CommitLineData
252b5132
RH
1@c Copyright (C) 1996, 1998, 1999 Free Software Foundation, Inc.
2@c This is part of the GAS manual.
3@c For copying conditions, see the file as.texinfo.
4
5@ifset GENERIC
6@page
7@node ARM-Dependent
8@chapter ARM Dependent Features
9@end ifset
10
11@ifclear GENERIC
12@node Machine Dependencies
13@chapter ARM Dependent Features
14@end ifclear
15
16@cindex ARM support
17@cindex Thumb support
18@menu
19* ARM Options:: Options
20* ARM Syntax:: Syntax
21* ARM Floating Point:: Floating Point
22* ARM Directives:: ARM Machine Directives
23* ARM Opcodes:: Opcodes
24@end menu
25
26@node ARM Options
27@section Options
28@cindex ARM options (none)
29@cindex options for ARM (none)
30@table @code
31@cindex @code{-marm} command line option, ARM
13a830b6 32@item -marm [@var{2}|@var{250}|@var{3}|@var{6}|@var{60}|@var{600}|@var{610}|@var{620}|@var{7}|@var{7m}|@var{7d}|@var{7dm}|@var{7di}|@var{7dmi}|@var{70}|@var{700}|@var{700i}|@var{710}|@var{710c}|@var{7100}|@var{7500}|@var{7500fe}|@var{7tdmi}|@var{8}|@var{810}|@var{9}|@var{9tdmi}|@var{920}|@var{strongarm}|@var{strongarm110}|@var{strongarm1100}]
252b5132
RH
33This option specifies the target processor. The assembler will issue an
34error message if an attempt is made to assemble an instruction which
35will not execute on the target processor.
36@cindex @code{-marmv} command line option, ARM
13a830b6 37@item -marmv [@var{2}|@var{2a}|@var{3}|@var{3m}|@var{4}|@var{4t}|@var{5}|@var{5t}]
252b5132
RH
38This option specifies the target architecture. The assembler will issue
39an error message if an attempt is made to assemble an instruction which
40will not execute on the target architecture.
41@cindex @code{-mthumb} command line option, ARM
42@item -mthumb
43This option specifies that only Thumb instructions should be assembled.
44@cindex @code{-mall} command line option, ARM
45@item -mall
46This option specifies that any Arm or Thumb instruction should be assembled.
47@cindex @code{-mfpa} command line option, ARM
13a830b6 48@item -mfpa [@var{10}|@var{11}]
252b5132
RH
49This option specifies the floating point architecture in use on the
50target processor.
51@cindex @code{-mfpe-old} command line option, ARM
52@item -mfpe-old
53Do not allow the assemble of floating point multiple instructions.
54@cindex @code{-mno-fpu} command line option, ARM
55@item -mno-fpu
56Do not allow the assembly of any floating point instructions.
57@cindex @code{-mthumb-interwork} command line option, ARM
58@item -mthumb-interwork
59This option specifies that the output generated by the assembler should
60be marked as supporting interworking.
61@cindex @code{-mapcs} command line option, ARM
13a830b6 62@item -mapcs [@var{26}|@var{32}]
252b5132
RH
63This option specifies that the output generated by the assembler should
64be marked as supporting the indicated version of the Arm Procedure.
65Calling Standard.
66@item -mapcs-float
67This indicates the the floating point variant of the APCS should be
68used. In this variant floating point arguments are passed in FP
69registers ratehr than integer registers.
70@item -mapcs-reentrant
71This indicates that the reentrant variant of the APCS should be used.
72This variant supports position independent code.
73@cindex @code{-EB} command line option, ARM
74@item -EB
75This option specifies that the output generated by the assembler should
76be marked as being encoded for a big-endian processor.
77@cindex @code{-EL} command line option, ARM
78@item -EL
79This option specifies that the output generated by the assembler should
80be marked as being encoded for a little-endian processor.
81@cindex @code{-k} command line option, ARM
82@cindex PIC code generation for ARM
83@item -k
84This option enables the generation of PIC (position independent code).
85@item -moabi
86This indicates that the code should be assembled using the old ARM ELF
87conventions, based on a beta release release of the ARM-ELF
88specifications, rather than the default conventions which are based on
89the final release of the ARM-ELF specifications.
90@end table
91
92
93@node ARM Syntax
94@section Syntax
95@menu
96* ARM-Chars:: Special Characters
97* ARM-Regs:: Register Names
98@end menu
99
100@node ARM-Chars
101@subsection Special Characters
102
103@cindex line comment character, ARM
104@cindex ARM line comment character
105The presence of a @samp{#} and @samp{@@} on a line indicates the start of
106a comment that extends to the end of the current line.
107
108@cindex identifiers, ARM
109@cindex ARM identifiers
110*TODO* Explain about /data modifier on symbols.
111
112@node ARM-Regs
113@subsection Register Names
114
115@cindex ARM register names
116@cindex register names, ARM
117*TODO* Explain about ARM register naming, and the predefined names.
118
119@node ARM Floating Point
120@section Floating Point
121
122@cindex floating point, ARM (@sc{ieee})
123@cindex ARM floating point (@sc{ieee})
124The ARM family uses @sc{ieee} floating-point numbers.
125
126
127
128@node ARM Directives
129@section ARM Machine Directives
130
131@cindex machine directives, ARM
132@cindex ARM machine directives
133@table @code
134
135@cindex @code{req} directive, ARM
136@item @var{name} .req @var{register name}
137This creates an alias for @var{register name} called @var{name}. For
138example:
139
140@smallexample
141 foo .req r0
142@end smallexample
143
144@cindex @code{code} directive, ARM
13a830b6 145@item .code [@var{16}|@var{32}]
252b5132
RH
146This directive selects the instruction set being generated. The value 16
147selects Thumb, with the value 32 selecting ARM.
148
149@cindex @code{thumb} directive, ARM
150@item .thumb
151This performs the same action as @var{.code 16}.
152
153@cindex @code{arm} directive, ARM
154@item .arm
155This performs the same action as @var{.code 32}.
156
157@cindex @code{force_thumb} directive, ARM
158@item .force_thumb
159This directive forces the selection of Thumb instructions, even if the
160target processor does not support those instructions
161
162@cindex @code{thumb_func} directive, ARM
163@item .thumb_func
164This directive specifies that the following symbol is the name of a
165Thumb encoded function. This information is necessary in order to allow
166the assembler and linker to generate correct code for interworking
167between Arm and Thumb instructions and should be used even if
168interworking is not going to be performed.
169
5395a469
NC
170@cindex @code{thumb_set} directive, ARM
171@item .thumb_set
172This performs the equivalent of a @code{.set} directive in that it
173creates a symbol which is an alias for another symbol (possibly not yet
174defined). This directive also has the added property in that it marks
175the aliased symbol as being a thumb function entry point, in the same
176way that the @code{.thumb_func} directive does.
177
252b5132
RH
178@cindex @code{.ltorg} directive, ARM
179@item .ltorg
180This directive causes the current contents of the literal pool to be
181dumped into the current section (which is assumed to be the .text
182section) at the current location (aligned to a word boundary).
183
184@cindex @code{.pool} directive, ARM
185@item .pool
186This is a synonym for .ltorg.
187
188@end table
189
190@node ARM Opcodes
191@section Opcodes
192
193@cindex ARM opcodes
194@cindex opcodes for ARM
49a5575c
NC
195@code{@value{AS}} implements all the standard ARM opcodes. It also
196implements several pseudo opcodes, including several synthetic load
197instructions.
252b5132 198
49a5575c
NC
199@table @code
200
201@cindex @code{NOP} pseudo op, ARM
202@item NOP
203@smallexample
204 nop
205@end smallexample
252b5132 206
49a5575c
NC
207This pseudo op will always evaluate to a legal ARM instruction that does
208nothing. Currently it will evaluate to MOV r0, r0.
252b5132 209
49a5575c
NC
210@cindex @code{LDR reg,=<label>} pseudo op, ARM
211@item LDR
252b5132
RH
212@smallexample
213 ldr <register> , = <expression>
214@end smallexample
215
216If expression evaluates to a numeric constant then a MOV or MVN
217instruction will be used in place of the LDR instruction, if the
218constant can be generated by either of these instructions. Otherwise
219the constant will be placed into the nearest literal pool (if it not
220already there) and a PC relative LDR instruction will be generated.
221
49a5575c
NC
222@cindex @code{ADR reg,<label>} pseudo op, ARM
223@item ADR
224@smallexample
225 adr <register> <label>
226@end smallexample
227
228This instruction will load the address of @var{label} into the indicated
229register. The instruction will evaluate to a PC relative ADD or SUB
230instruction depending upon where the label is located. If the label is
231out of range, or if it is not defined in the same file (and section) as
232the ADR instruction, then an error will be generated. This instruction
233will not make use of the literal pool.
234
235@cindex @code{ADRL reg,<label>} pseudo op, ARM
236@item ADRL
237@smallexample
238 adrl <register> <label>
239@end smallexample
240
241This instruction will load the address of @var{label} into the indicated
242register. The instruction will evaluate to one or two a PC relative ADD
243or SUB instructions depending upon where the label is located. If a
244second instruction is not needed a NOP instruction will be generated in
245its place, so that this instruction is always 8 bytes long.
246
247If the label is out of range, or if it is not defined in the same file
248(and section) as the ADRL instruction, then an error will be generated.
249This instruction will not make use of the literal pool.
250
251@end table
252
252b5132
RH
253For information on the ARM or Thumb instruction sets, see @cite{ARM
254Software Development Toolkit Reference Manual}, Advanced RISC Machines
255Ltd.
256
This page took 0.047051 seconds and 4 git commands to generate.