Add --size-check=[error|warning].
[deliverable/binutils-gdb.git] / gas / doc / c-arm.texi
CommitLineData
aa820537 1@c Copyright 1996, 1997, 1998, 1999, 2000, 2001, 2002, 2003, 2004, 2005,
7c31ae13 2@c 2006, 2007, 2008, 2009, 2010, 2011 Free Software Foundation, Inc.
252b5132
RH
3@c This is part of the GAS manual.
4@c For copying conditions, see the file as.texinfo.
5
6@ifset GENERIC
7@page
8@node ARM-Dependent
9@chapter ARM Dependent Features
10@end ifset
11
12@ifclear GENERIC
13@node Machine Dependencies
14@chapter ARM Dependent Features
15@end ifclear
16
17@cindex ARM support
18@cindex Thumb support
19@menu
20* ARM Options:: Options
21* ARM Syntax:: Syntax
22* ARM Floating Point:: Floating Point
23* ARM Directives:: ARM Machine Directives
24* ARM Opcodes:: Opcodes
6057a28f 25* ARM Mapping Symbols:: Mapping Symbols
7da4f750 26* ARM Unwinding Tutorial:: Unwinding
252b5132
RH
27@end menu
28
29@node ARM Options
30@section Options
31@cindex ARM options (none)
32@cindex options for ARM (none)
adcf07e6 33
252b5132 34@table @code
adcf07e6 35
03b1477f 36@cindex @code{-mcpu=} command line option, ARM
92081f48 37@item -mcpu=@var{processor}[+@var{extension}@dots{}]
252b5132
RH
38This option specifies the target processor. The assembler will issue an
39error message if an attempt is made to assemble an instruction which
03b1477f
RE
40will not execute on the target processor. The following processor names are
41recognized:
42@code{arm1},
43@code{arm2},
44@code{arm250},
45@code{arm3},
46@code{arm6},
47@code{arm60},
48@code{arm600},
49@code{arm610},
50@code{arm620},
51@code{arm7},
52@code{arm7m},
53@code{arm7d},
54@code{arm7dm},
55@code{arm7di},
56@code{arm7dmi},
57@code{arm70},
58@code{arm700},
59@code{arm700i},
60@code{arm710},
61@code{arm710t},
62@code{arm720},
63@code{arm720t},
64@code{arm740t},
65@code{arm710c},
66@code{arm7100},
67@code{arm7500},
68@code{arm7500fe},
69@code{arm7t},
70@code{arm7tdmi},
1ff4677c 71@code{arm7tdmi-s},
03b1477f
RE
72@code{arm8},
73@code{arm810},
74@code{strongarm},
75@code{strongarm1},
76@code{strongarm110},
77@code{strongarm1100},
78@code{strongarm1110},
79@code{arm9},
80@code{arm920},
81@code{arm920t},
82@code{arm922t},
83@code{arm940t},
84@code{arm9tdmi},
7fac0536
NC
85@code{fa526} (Faraday FA526 processor),
86@code{fa626} (Faraday FA626 processor),
03b1477f 87@code{arm9e},
7de9afa2 88@code{arm926e},
1ff4677c 89@code{arm926ej-s},
03b1477f
RE
90@code{arm946e-r0},
91@code{arm946e},
db8ac8f9 92@code{arm946e-s},
03b1477f
RE
93@code{arm966e-r0},
94@code{arm966e},
db8ac8f9
PB
95@code{arm966e-s},
96@code{arm968e-s},
03b1477f 97@code{arm10t},
db8ac8f9 98@code{arm10tdmi},
03b1477f
RE
99@code{arm10e},
100@code{arm1020},
101@code{arm1020t},
7de9afa2 102@code{arm1020e},
db8ac8f9 103@code{arm1022e},
1ff4677c 104@code{arm1026ej-s},
4a58c4bd
NC
105@code{fa606te} (Faraday FA606TE processor),
106@code{fa616te} (Faraday FA616TE processor),
7fac0536 107@code{fa626te} (Faraday FA626TE processor),
4a58c4bd 108@code{fmp626} (Faraday FMP626 processor),
7fac0536 109@code{fa726te} (Faraday FA726TE processor),
1ff4677c
RE
110@code{arm1136j-s},
111@code{arm1136jf-s},
db8ac8f9
PB
112@code{arm1156t2-s},
113@code{arm1156t2f-s},
0dd132b6
NC
114@code{arm1176jz-s},
115@code{arm1176jzf-s},
116@code{mpcore},
117@code{mpcorenovfp},
b38f9f31 118@code{cortex-a5},
62b3e311 119@code{cortex-a8},
15290f0a 120@code{cortex-a9},
dbb1f804 121@code{cortex-a15},
62b3e311 122@code{cortex-r4},
307c948d 123@code{cortex-r4f},
7ef07ba0 124@code{cortex-m4},
62b3e311 125@code{cortex-m3},
5b19eaba
NC
126@code{cortex-m1},
127@code{cortex-m0},
03b1477f
RE
128@code{ep9312} (ARM920 with Cirrus Maverick coprocessor),
129@code{i80200} (Intel XScale processor)
e16bb312 130@code{iwmmxt} (Intel(r) XScale processor with Wireless MMX(tm) technology coprocessor)
03b1477f
RE
131and
132@code{xscale}.
133The special name @code{all} may be used to allow the
134assembler to accept instructions valid for any ARM processor.
135
136In addition to the basic instruction set, the assembler can be told to
137accept various extension mnemonics that extend the processor using the
138co-processor instruction space. For example, @code{-mcpu=arm920+maverick}
69133863
MGD
139is equivalent to specifying @code{-mcpu=ep9312}.
140
141Multiple extensions may be specified, separated by a @code{+}. The
142extensions should be specified in ascending alphabetical order.
143
60e5ef9f
MGD
144Some extensions may be restricted to particular architectures; this is
145documented in the list of extensions below.
146
69133863
MGD
147Extension mnemonics may also be removed from those the assembler accepts.
148This is done be prepending @code{no} to the option that adds the extension.
149Extensions that are removed should be listed after all extensions which have
150been added, again in ascending alphabetical order. For example,
151@code{-mcpu=ep9312+nomaverick} is equivalent to specifying @code{-mcpu=arm920}.
152
153
eea54501
MGD
154The following extensions are currently supported:
155@code{idiv}, (Integer Divide Extensions for v7-A architecture),
69133863
MGD
156@code{iwmmxt},
157@code{iwmmxt2},
158@code{maverick},
60e5ef9f 159@code{mp} (Multiprocessing Extensions for v7-A and v7-R architectures),
b2a5fbdc 160@code{os} (Operating System for v6M architecture),
f4c65163 161@code{sec} (Security Extensions for v6K and v7-A architectures),
90ec0d68
MGD
162@code{virt} (Virtualization Extensions for v7-A architecture, implies
163@code{idiv}),
03b1477f 164and
69133863 165@code{xscale}.
03b1477f
RE
166
167@cindex @code{-march=} command line option, ARM
92081f48 168@item -march=@var{architecture}[+@var{extension}@dots{}]
252b5132
RH
169This option specifies the target architecture. The assembler will issue
170an error message if an attempt is made to assemble an instruction which
03b1477f
RE
171will not execute on the target architecture. The following architecture
172names are recognized:
173@code{armv1},
174@code{armv2},
175@code{armv2a},
176@code{armv2s},
177@code{armv3},
178@code{armv3m},
179@code{armv4},
180@code{armv4xm},
181@code{armv4t},
182@code{armv4txm},
183@code{armv5},
184@code{armv5t},
185@code{armv5txm},
186@code{armv5te},
09d92015 187@code{armv5texp},
c5f98204 188@code{armv6},
1ddd7f43 189@code{armv6j},
0dd132b6
NC
190@code{armv6k},
191@code{armv6z},
192@code{armv6zk},
b2a5fbdc
MGD
193@code{armv6-m},
194@code{armv6s-m},
62b3e311 195@code{armv7},
c450d570
PB
196@code{armv7-a},
197@code{armv7-r},
198@code{armv7-m},
9e3c6df6 199@code{armv7e-m},
e16bb312 200@code{iwmmxt}
03b1477f
RE
201and
202@code{xscale}.
203If both @code{-mcpu} and
204@code{-march} are specified, the assembler will use
205the setting for @code{-mcpu}.
206
207The architecture option can be extended with the same instruction set
208extension options as the @code{-mcpu} option.
209
210@cindex @code{-mfpu=} command line option, ARM
211@item -mfpu=@var{floating-point-format}
212
213This option specifies the floating point format to assemble for. The
214assembler will issue an error message if an attempt is made to assemble
215an instruction which will not execute on the target floating point unit.
216The following format options are recognized:
217@code{softfpa},
218@code{fpe},
bc89618b
RE
219@code{fpe2},
220@code{fpe3},
03b1477f
RE
221@code{fpa},
222@code{fpa10},
223@code{fpa11},
224@code{arm7500fe},
225@code{softvfp},
226@code{softvfp+vfp},
227@code{vfp},
228@code{vfp10},
229@code{vfp10-r0},
230@code{vfp9},
231@code{vfpxd},
62f3b8c8
PB
232@code{vfpv2},
233@code{vfpv3},
234@code{vfpv3-fp16},
235@code{vfpv3-d16},
236@code{vfpv3-d16-fp16},
237@code{vfpv3xd},
238@code{vfpv3xd-d16},
239@code{vfpv4},
240@code{vfpv4-d16},
f0cd0667 241@code{fpv4-sp-d16},
09d92015
MM
242@code{arm1020t},
243@code{arm1020e},
b1cc4aeb 244@code{arm1136jf-s},
62f3b8c8
PB
245@code{maverick},
246@code{neon},
03b1477f 247and
62f3b8c8 248@code{neon-vfpv4}.
03b1477f
RE
249
250In addition to determining which instructions are assembled, this option
251also affects the way in which the @code{.double} assembler directive behaves
252when assembling little-endian code.
253
254The default is dependent on the processor selected. For Architecture 5 or
255later, the default is to assembler for VFP instructions; for earlier
256architectures the default is to assemble for FPA instructions.
adcf07e6 257
252b5132
RH
258@cindex @code{-mthumb} command line option, ARM
259@item -mthumb
03b1477f
RE
260This option specifies that the assembler should start assembling Thumb
261instructions; that is, it should behave as though the file starts with a
262@code{.code 16} directive.
adcf07e6 263
252b5132
RH
264@cindex @code{-mthumb-interwork} command line option, ARM
265@item -mthumb-interwork
266This option specifies that the output generated by the assembler should
267be marked as supporting interworking.
adcf07e6 268
52970753
NC
269@cindex @code{-mimplicit-it} command line option, ARM
270@item -mimplicit-it=never
271@itemx -mimplicit-it=always
272@itemx -mimplicit-it=arm
273@itemx -mimplicit-it=thumb
274The @code{-mimplicit-it} option controls the behavior of the assembler when
275conditional instructions are not enclosed in IT blocks.
276There are four possible behaviors.
277If @code{never} is specified, such constructs cause a warning in ARM
278code and an error in Thumb-2 code.
279If @code{always} is specified, such constructs are accepted in both
280ARM and Thumb-2 code, where the IT instruction is added implicitly.
281If @code{arm} is specified, such constructs are accepted in ARM code
282and cause an error in Thumb-2 code.
283If @code{thumb} is specified, such constructs cause a warning in ARM
284code and are accepted in Thumb-2 code. If you omit this option, the
285behavior is equivalent to @code{-mimplicit-it=arm}.
e07e6e58 286
5a5829dd
NS
287@cindex @code{-mapcs-26} command line option, ARM
288@cindex @code{-mapcs-32} command line option, ARM
289@item -mapcs-26
290@itemx -mapcs-32
291These options specify that the output generated by the assembler should
252b5132
RH
292be marked as supporting the indicated version of the Arm Procedure.
293Calling Standard.
adcf07e6 294
077b8428
NC
295@cindex @code{-matpcs} command line option, ARM
296@item -matpcs
297This option specifies that the output generated by the assembler should
298be marked as supporting the Arm/Thumb Procedure Calling Standard. If
299enabled this option will cause the assembler to create an empty
300debugging section in the object file called .arm.atpcs. Debuggers can
301use this to determine the ABI being used by.
302
adcf07e6 303@cindex @code{-mapcs-float} command line option, ARM
252b5132 304@item -mapcs-float
1be59579 305This indicates the floating point variant of the APCS should be
252b5132 306used. In this variant floating point arguments are passed in FP
550262c4 307registers rather than integer registers.
adcf07e6
NC
308
309@cindex @code{-mapcs-reentrant} command line option, ARM
252b5132
RH
310@item -mapcs-reentrant
311This indicates that the reentrant variant of the APCS should be used.
312This variant supports position independent code.
adcf07e6 313
33a392fb
PB
314@cindex @code{-mfloat-abi=} command line option, ARM
315@item -mfloat-abi=@var{abi}
316This option specifies that the output generated by the assembler should be
317marked as using specified floating point ABI.
318The following values are recognized:
319@code{soft},
320@code{softfp}
321and
322@code{hard}.
323
d507cf36
PB
324@cindex @code{-eabi=} command line option, ARM
325@item -meabi=@var{ver}
326This option specifies which EABI version the produced object files should
327conform to.
b45619c0 328The following values are recognized:
3a4a14e9
PB
329@code{gnu},
330@code{4}
d507cf36 331and
3a4a14e9 332@code{5}.
d507cf36 333
252b5132
RH
334@cindex @code{-EB} command line option, ARM
335@item -EB
336This option specifies that the output generated by the assembler should
337be marked as being encoded for a big-endian processor.
adcf07e6 338
252b5132
RH
339@cindex @code{-EL} command line option, ARM
340@item -EL
341This option specifies that the output generated by the assembler should
342be marked as being encoded for a little-endian processor.
adcf07e6 343
252b5132
RH
344@cindex @code{-k} command line option, ARM
345@cindex PIC code generation for ARM
346@item -k
a349d9dd
PB
347This option specifies that the output of the assembler should be marked
348as position-independent code (PIC).
adcf07e6 349
845b51d6
PB
350@cindex @code{--fix-v4bx} command line option, ARM
351@item --fix-v4bx
352Allow @code{BX} instructions in ARMv4 code. This is intended for use with
353the linker option of the same name.
354
278df34e
NS
355@cindex @code{-mwarn-deprecated} command line option, ARM
356@item -mwarn-deprecated
357@itemx -mno-warn-deprecated
358Enable or disable warnings about using deprecated options or
359features. The default is to warn.
360
252b5132
RH
361@end table
362
363
364@node ARM Syntax
365@section Syntax
366@menu
cab7e4d9 367* ARM-Instruction-Set:: Instruction Set
252b5132
RH
368* ARM-Chars:: Special Characters
369* ARM-Regs:: Register Names
b6895b4f 370* ARM-Relocations:: Relocations
99f1a7a7 371* ARM-Neon-Alignment:: NEON Alignment Specifiers
252b5132
RH
372@end menu
373
cab7e4d9
NC
374@node ARM-Instruction-Set
375@subsection Instruction Set Syntax
376Two slightly different syntaxes are support for ARM and THUMB
377instructions. The default, @code{divided}, uses the old style where
378ARM and THUMB instructions had their own, separate syntaxes. The new,
379@code{unified} syntax, which can be selected via the @code{.syntax}
380directive, and has the following main features:
381
382@table @bullet
383@item
384Immediate operands do not require a @code{#} prefix.
385
386@item
387The @code{IT} instruction may appear, and if it does it is validated
388against subsequent conditional affixes. In ARM mode it does not
389generate machine code, in THUMB mode it does.
390
391@item
392For ARM instructions the conditional affixes always appear at the end
393of the instruction. For THUMB instructions conditional affixes can be
394used, but only inside the scope of an @code{IT} instruction.
395
396@item
397All of the instructions new to the V6T2 architecture (and later) are
398available. (Only a few such instructions can be written in the
399@code{divided} syntax).
400
401@item
402The @code{.N} and @code{.W} suffixes are recognized and honored.
403
404@item
405All instructions set the flags if and only if they have an @code{s}
406affix.
407@end table
408
252b5132
RH
409@node ARM-Chars
410@subsection Special Characters
411
412@cindex line comment character, ARM
413@cindex ARM line comment character
7c31ae13
NC
414The presence of a @samp{@@} anywhere on a line indicates the start of
415a comment that extends to the end of that line.
416
417If a @samp{#} appears as the first character of a line then the whole
418line is treated as a comment, but in this case the line could also be
419a logical line number directive (@pxref{Comments}) or a preprocessor
420control command (@pxref{Preprocessing}).
550262c4
NC
421
422@cindex line separator, ARM
423@cindex statement separator, ARM
424@cindex ARM line separator
a349d9dd
PB
425The @samp{;} character can be used instead of a newline to separate
426statements.
550262c4
NC
427
428@cindex immediate character, ARM
429@cindex ARM immediate character
430Either @samp{#} or @samp{$} can be used to indicate immediate operands.
252b5132
RH
431
432@cindex identifiers, ARM
433@cindex ARM identifiers
434*TODO* Explain about /data modifier on symbols.
435
436@node ARM-Regs
437@subsection Register Names
438
439@cindex ARM register names
440@cindex register names, ARM
441*TODO* Explain about ARM register naming, and the predefined names.
442
99f1a7a7
DG
443@node ARM-Neon-Alignment
444@subsection NEON Alignment Specifiers
445
446@cindex alignment for NEON instructions
447Some NEON load/store instructions allow an optional address
448alignment qualifier.
449The ARM documentation specifies that this is indicated by
450@samp{@@ @var{align}}. However GAS already interprets
451the @samp{@@} character as a "line comment" start,
452so @samp{: @var{align}} is used instead. For example:
453
454@smallexample
455 vld1.8 @{q0@}, [r0, :128]
456@end smallexample
457
252b5132
RH
458@node ARM Floating Point
459@section Floating Point
460
461@cindex floating point, ARM (@sc{ieee})
462@cindex ARM floating point (@sc{ieee})
463The ARM family uses @sc{ieee} floating-point numbers.
464
b6895b4f
PB
465@node ARM-Relocations
466@subsection ARM relocation generation
467
468@cindex data relocations, ARM
469@cindex ARM data relocations
470Specific data relocations can be generated by putting the relocation name
471in parentheses after the symbol name. For example:
472
473@smallexample
474 .word foo(TARGET1)
475@end smallexample
476
477This will generate an @samp{R_ARM_TARGET1} relocation against the symbol
478@var{foo}.
479The following relocations are supported:
480@code{GOT},
481@code{GOTOFF},
482@code{TARGET1},
483@code{TARGET2},
484@code{SBREL},
485@code{TLSGD},
486@code{TLSLDM},
487@code{TLSLDO},
0855e32b
NS
488@code{TLSDESC},
489@code{TLSCALL},
b43420e6
NC
490@code{GOTTPOFF},
491@code{GOT_PREL}
b6895b4f
PB
492and
493@code{TPOFF}.
494
495For compatibility with older toolchains the assembler also accepts
496@code{(PLT)} after branch targets. This will generate the deprecated
497@samp{R_ARM_PLT32} relocation.
498
499@cindex MOVW and MOVT relocations, ARM
500Relocations for @samp{MOVW} and @samp{MOVT} instructions can be generated
501by prefixing the value with @samp{#:lower16:} and @samp{#:upper16}
b45619c0 502respectively. For example to load the 32-bit address of foo into r0:
252b5132 503
b6895b4f
PB
504@smallexample
505 MOVW r0, #:lower16:foo
506 MOVT r0, #:upper16:foo
507@end smallexample
252b5132
RH
508
509@node ARM Directives
510@section ARM Machine Directives
511
512@cindex machine directives, ARM
513@cindex ARM machine directives
514@table @code
515
4a6bc624
NS
516@c AAAAAAAAAAAAAAAAAAAAAAAAA
517
518@cindex @code{.2byte} directive, ARM
519@cindex @code{.4byte} directive, ARM
520@cindex @code{.8byte} directive, ARM
521@item .2byte @var{expression} [, @var{expression}]*
522@itemx .4byte @var{expression} [, @var{expression}]*
523@itemx .8byte @var{expression} [, @var{expression}]*
524These directives write 2, 4 or 8 byte values to the output section.
525
526@cindex @code{.align} directive, ARM
adcf07e6
NC
527@item .align @var{expression} [, @var{expression}]
528This is the generic @var{.align} directive. For the ARM however if the
529first argument is zero (ie no alignment is needed) the assembler will
530behave as if the argument had been 2 (ie pad to the next four byte
062b7c0c 531boundary). This is for compatibility with ARM's own assembler.
adcf07e6 532
4a6bc624
NS
533@cindex @code{.arch} directive, ARM
534@item .arch @var{name}
535Select the target architecture. Valid values for @var{name} are the same as
536for the @option{-march} commandline option.
252b5132 537
69133863
MGD
538Specifying @code{.arch} clears any previously selected architecture
539extensions.
540
541@cindex @code{.arch_extension} directive, ARM
542@item .arch_extension @var{name}
543Add or remove an architecture extension to the target architecture. Valid
544values for @var{name} are the same as those accepted as architectural
545extensions by the @option{-mcpu} commandline option.
546
547@code{.arch_extension} may be used multiple times to add or remove extensions
548incrementally to the architecture being compiled for.
549
4a6bc624
NS
550@cindex @code{.arm} directive, ARM
551@item .arm
552This performs the same action as @var{.code 32}.
252b5132 553
4a6bc624
NS
554@anchor{arm_pad}
555@cindex @code{.pad} directive, ARM
556@item .pad #@var{count}
557Generate unwinder annotations for a stack adjustment of @var{count} bytes.
558A positive value indicates the function prologue allocated stack space by
559decrementing the stack pointer.
0bbf2aa4 560
4a6bc624 561@c BBBBBBBBBBBBBBBBBBBBBBBBBB
0bbf2aa4 562
4a6bc624
NS
563@cindex @code{.bss} directive, ARM
564@item .bss
565This directive switches to the @code{.bss} section.
0bbf2aa4 566
4a6bc624
NS
567@c CCCCCCCCCCCCCCCCCCCCCCCCCC
568
569@cindex @code{.cantunwind} directive, ARM
570@item .cantunwind
571Prevents unwinding through the current function. No personality routine
572or exception table data is required or permitted.
573
574@cindex @code{.code} directive, ARM
575@item .code @code{[16|32]}
576This directive selects the instruction set being generated. The value 16
577selects Thumb, with the value 32 selecting ARM.
578
579@cindex @code{.cpu} directive, ARM
580@item .cpu @var{name}
581Select the target processor. Valid values for @var{name} are the same as
582for the @option{-mcpu} commandline option.
583
69133863
MGD
584Specifying @code{.cpu} clears any previously selected architecture
585extensions.
586
4a6bc624
NS
587@c DDDDDDDDDDDDDDDDDDDDDDDDDD
588
589@cindex @code{.dn} and @code{.qn} directives, ARM
f467aa98 590@item @var{name} .dn @var{register name} [@var{.type}] [[@var{index}]]
1f9bb1ca 591@itemx @var{name} .qn @var{register name} [@var{.type}] [[@var{index}]]
23753660
JB
592
593The @code{dn} and @code{qn} directives are used to create typed
594and/or indexed register aliases for use in Advanced SIMD Extension
595(Neon) instructions. The former should be used to create aliases
596of double-precision registers, and the latter to create aliases of
597quad-precision registers.
598
599If these directives are used to create typed aliases, those aliases can
600be used in Neon instructions instead of writing types after the mnemonic
601or after each operand. For example:
602
603@smallexample
604 x .dn d2.f32
605 y .dn d3.f32
606 z .dn d4.f32[1]
607 vmul x,y,z
608@end smallexample
609
610This is equivalent to writing the following:
611
612@smallexample
613 vmul.f32 d2,d3,d4[1]
614@end smallexample
615
616Aliases created using @code{dn} or @code{qn} can be destroyed using
617@code{unreq}.
618
4a6bc624 619@c EEEEEEEEEEEEEEEEEEEEEEEEEE
252b5132 620
4a6bc624
NS
621@cindex @code{.eabi_attribute} directive, ARM
622@item .eabi_attribute @var{tag}, @var{value}
623Set the EABI object attribute @var{tag} to @var{value}.
252b5132 624
4a6bc624
NS
625The @var{tag} is either an attribute number, or one of the following:
626@code{Tag_CPU_raw_name}, @code{Tag_CPU_name}, @code{Tag_CPU_arch},
627@code{Tag_CPU_arch_profile}, @code{Tag_ARM_ISA_use},
75375b3e 628@code{Tag_THUMB_ISA_use}, @code{Tag_FP_arch}, @code{Tag_WMMX_arch},
4a6bc624
NS
629@code{Tag_Advanced_SIMD_arch}, @code{Tag_PCS_config},
630@code{Tag_ABI_PCS_R9_use}, @code{Tag_ABI_PCS_RW_data},
631@code{Tag_ABI_PCS_RO_data}, @code{Tag_ABI_PCS_GOT_use},
632@code{Tag_ABI_PCS_wchar_t}, @code{Tag_ABI_FP_rounding},
633@code{Tag_ABI_FP_denormal}, @code{Tag_ABI_FP_exceptions},
634@code{Tag_ABI_FP_user_exceptions}, @code{Tag_ABI_FP_number_model},
75375b3e 635@code{Tag_ABI_align_needed}, @code{Tag_ABI_align_preserved},
4a6bc624
NS
636@code{Tag_ABI_enum_size}, @code{Tag_ABI_HardFP_use},
637@code{Tag_ABI_VFP_args}, @code{Tag_ABI_WMMX_args},
638@code{Tag_ABI_optimization_goals}, @code{Tag_ABI_FP_optimization_goals},
639@code{Tag_compatibility}, @code{Tag_CPU_unaligned_access},
75375b3e 640@code{Tag_FP_HP_extension}, @code{Tag_ABI_FP_16bit_format},
cd21e546 641@code{Tag_MPextension_use}, @code{Tag_DIV_use},
4a6bc624
NS
642@code{Tag_nodefaults}, @code{Tag_also_compatible_with},
643@code{Tag_conformance}, @code{Tag_T2EE_use},
cd21e546 644@code{Tag_Virtualization_use}
4a6bc624
NS
645
646The @var{value} is either a @code{number}, @code{"string"}, or
647@code{number, "string"} depending on the tag.
648
75375b3e
MGD
649Note - the following legacy values are also accepted by @var{tag}:
650@code{Tag_VFP_arch}, @code{Tag_ABI_align8_needed},
651@code{Tag_ABI_align8_preserved}, @code{Tag_VFP_HP_extension},
652
4a6bc624
NS
653@cindex @code{.even} directive, ARM
654@item .even
655This directive aligns to an even-numbered address.
656
657@cindex @code{.extend} directive, ARM
658@cindex @code{.ldouble} directive, ARM
659@item .extend @var{expression} [, @var{expression}]*
660@itemx .ldouble @var{expression} [, @var{expression}]*
661These directives write 12byte long double floating-point values to the
662output section. These are not compatible with current ARM processors
663or ABIs.
664
665@c FFFFFFFFFFFFFFFFFFFFFFFFFF
666
667@anchor{arm_fnend}
668@cindex @code{.fnend} directive, ARM
669@item .fnend
670Marks the end of a function with an unwind table entry. The unwind index
671table entry is created when this directive is processed.
252b5132 672
4a6bc624
NS
673If no personality routine has been specified then standard personality
674routine 0 or 1 will be used, depending on the number of unwind opcodes
675required.
676
677@anchor{arm_fnstart}
678@cindex @code{.fnstart} directive, ARM
679@item .fnstart
680Marks the start of a function with an unwind table entry.
681
682@cindex @code{.force_thumb} directive, ARM
252b5132
RH
683@item .force_thumb
684This directive forces the selection of Thumb instructions, even if the
685target processor does not support those instructions
686
4a6bc624
NS
687@cindex @code{.fpu} directive, ARM
688@item .fpu @var{name}
689Select the floating-point unit to assemble for. Valid values for @var{name}
690are the same as for the @option{-mfpu} commandline option.
252b5132 691
4a6bc624
NS
692@c GGGGGGGGGGGGGGGGGGGGGGGGGG
693@c HHHHHHHHHHHHHHHHHHHHHHHHHH
e1da3f5b 694
4a6bc624
NS
695@cindex @code{.handlerdata} directive, ARM
696@item .handlerdata
697Marks the end of the current function, and the start of the exception table
698entry for that function. Anything between this directive and the
699@code{.fnend} directive will be added to the exception table entry.
700
701Must be preceded by a @code{.personality} or @code{.personalityindex}
702directive.
703
704@c IIIIIIIIIIIIIIIIIIIIIIIIII
c921be7d
NC
705
706@cindex @code{.inst} directive, ARM
707@item .inst @var{opcode} [ , @dots{} ]
1f9bb1ca
AS
708@itemx .inst.n @var{opcode} [ , @dots{} ]
709@itemx .inst.w @var{opcode} [ , @dots{} ]
c921be7d
NC
710Generates the instruction corresponding to the numerical value @var{opcode}.
711@code{.inst.n} and @code{.inst.w} allow the Thumb instruction size to be
712specified explicitly, overriding the normal encoding rules.
713
4a6bc624
NS
714@c JJJJJJJJJJJJJJJJJJJJJJJJJJ
715@c KKKKKKKKKKKKKKKKKKKKKKKKKK
716@c LLLLLLLLLLLLLLLLLLLLLLLLLL
717
718@item .ldouble @var{expression} [, @var{expression}]*
719See @code{.extend}.
5395a469 720
252b5132
RH
721@cindex @code{.ltorg} directive, ARM
722@item .ltorg
723This directive causes the current contents of the literal pool to be
724dumped into the current section (which is assumed to be the .text
725section) at the current location (aligned to a word boundary).
3d0c9500
NC
726@code{GAS} maintains a separate literal pool for each section and each
727sub-section. The @code{.ltorg} directive will only affect the literal
728pool of the current section and sub-section. At the end of assembly
729all remaining, un-empty literal pools will automatically be dumped.
730
731Note - older versions of @code{GAS} would dump the current literal
732pool any time a section change occurred. This is no longer done, since
733it prevents accurate control of the placement of literal pools.
252b5132 734
4a6bc624 735@c MMMMMMMMMMMMMMMMMMMMMMMMMM
252b5132 736
4a6bc624
NS
737@cindex @code{.movsp} directive, ARM
738@item .movsp @var{reg} [, #@var{offset}]
739Tell the unwinder that @var{reg} contains an offset from the current
740stack pointer. If @var{offset} is not specified then it is assumed to be
741zero.
7ed4c4c5 742
4a6bc624
NS
743@c NNNNNNNNNNNNNNNNNNNNNNNNNN
744@c OOOOOOOOOOOOOOOOOOOOOOOOOO
7ed4c4c5 745
4a6bc624
NS
746@cindex @code{.object_arch} directive, ARM
747@item .object_arch @var{name}
748Override the architecture recorded in the EABI object attribute section.
749Valid values for @var{name} are the same as for the @code{.arch} directive.
750Typically this is useful when code uses runtime detection of CPU features.
7ed4c4c5 751
4a6bc624
NS
752@c PPPPPPPPPPPPPPPPPPPPPPPPPP
753
754@cindex @code{.packed} directive, ARM
755@item .packed @var{expression} [, @var{expression}]*
756This directive writes 12-byte packed floating-point values to the
757output section. These are not compatible with current ARM processors
758or ABIs.
759
760@cindex @code{.pad} directive, ARM
761@item .pad #@var{count}
762Generate unwinder annotations for a stack adjustment of @var{count} bytes.
763A positive value indicates the function prologue allocated stack space by
764decrementing the stack pointer.
7ed4c4c5
NC
765
766@cindex @code{.personality} directive, ARM
767@item .personality @var{name}
768Sets the personality routine for the current function to @var{name}.
769
770@cindex @code{.personalityindex} directive, ARM
771@item .personalityindex @var{index}
772Sets the personality routine for the current function to the EABI standard
773routine number @var{index}
774
4a6bc624
NS
775@cindex @code{.pool} directive, ARM
776@item .pool
777This is a synonym for .ltorg.
7ed4c4c5 778
4a6bc624
NS
779@c QQQQQQQQQQQQQQQQQQQQQQQQQQ
780@c RRRRRRRRRRRRRRRRRRRRRRRRRR
781
782@cindex @code{.req} directive, ARM
783@item @var{name} .req @var{register name}
784This creates an alias for @var{register name} called @var{name}. For
785example:
786
787@smallexample
788 foo .req r0
789@end smallexample
790
791@c SSSSSSSSSSSSSSSSSSSSSSSSSS
7ed4c4c5 792
7da4f750 793@anchor{arm_save}
7ed4c4c5
NC
794@cindex @code{.save} directive, ARM
795@item .save @var{reglist}
796Generate unwinder annotations to restore the registers in @var{reglist}.
797The format of @var{reglist} is the same as the corresponding store-multiple
798instruction.
799
800@smallexample
801@exdent @emph{core registers}
802 .save @{r4, r5, r6, lr@}
803 stmfd sp!, @{r4, r5, r6, lr@}
804@exdent @emph{FPA registers}
805 .save f4, 2
806 sfmfd f4, 2, [sp]!
807@exdent @emph{VFP registers}
808 .save @{d8, d9, d10@}
fa073d69 809 fstmdx sp!, @{d8, d9, d10@}
7ed4c4c5
NC
810@exdent @emph{iWMMXt registers}
811 .save @{wr10, wr11@}
812 wstrd wr11, [sp, #-8]!
813 wstrd wr10, [sp, #-8]!
814or
815 .save wr11
816 wstrd wr11, [sp, #-8]!
817 .save wr10
818 wstrd wr10, [sp, #-8]!
819@end smallexample
820
7da4f750 821@anchor{arm_setfp}
7ed4c4c5
NC
822@cindex @code{.setfp} directive, ARM
823@item .setfp @var{fpreg}, @var{spreg} [, #@var{offset}]
4a6bc624 824Make all unwinder annotations relative to a frame pointer. Without this
7ed4c4c5
NC
825the unwinder will use offsets from the stack pointer.
826
a5b82cbe 827The syntax of this directive is the same as the @code{add} or @code{mov}
7ed4c4c5
NC
828instruction used to set the frame pointer. @var{spreg} must be either
829@code{sp} or mentioned in a previous @code{.movsp} directive.
830
831@smallexample
832.movsp ip
833mov ip, sp
834@dots{}
835.setfp fp, ip, #4
a5b82cbe 836add fp, ip, #4
7ed4c4c5
NC
837@end smallexample
838
4a6bc624
NS
839@cindex @code{.secrel32} directive, ARM
840@item .secrel32 @var{expression} [, @var{expression}]*
841This directive emits relocations that evaluate to the section-relative
842offset of each expression's symbol. This directive is only supported
843for PE targets.
844
cab7e4d9
NC
845@cindex @code{.syntax} directive, ARM
846@item .syntax [@code{unified} | @code{divided}]
847This directive sets the Instruction Set Syntax as described in the
848@ref{ARM-Instruction-Set} section.
849
4a6bc624
NS
850@c TTTTTTTTTTTTTTTTTTTTTTTTTT
851
852@cindex @code{.thumb} directive, ARM
853@item .thumb
854This performs the same action as @var{.code 16}.
855
856@cindex @code{.thumb_func} directive, ARM
857@item .thumb_func
858This directive specifies that the following symbol is the name of a
859Thumb encoded function. This information is necessary in order to allow
860the assembler and linker to generate correct code for interworking
861between Arm and Thumb instructions and should be used even if
862interworking is not going to be performed. The presence of this
863directive also implies @code{.thumb}
864
865This directive is not neccessary when generating EABI objects. On these
866targets the encoding is implicit when generating Thumb code.
867
868@cindex @code{.thumb_set} directive, ARM
869@item .thumb_set
870This performs the equivalent of a @code{.set} directive in that it
871creates a symbol which is an alias for another symbol (possibly not yet
872defined). This directive also has the added property in that it marks
873the aliased symbol as being a thumb function entry point, in the same
874way that the @code{.thumb_func} directive does.
875
0855e32b
NS
876@cindex @code{.tlsdescseq} directive, ARM
877@item .tlsdescseq @var{tls-variable}
878This directive is used to annotate parts of an inlined TLS descriptor
879trampoline. Normally the trampoline is provided by the linker, and
880this directive is not needed.
881
4a6bc624
NS
882@c UUUUUUUUUUUUUUUUUUUUUUUUUU
883
884@cindex @code{.unreq} directive, ARM
885@item .unreq @var{alias-name}
886This undefines a register alias which was previously defined using the
887@code{req}, @code{dn} or @code{qn} directives. For example:
888
889@smallexample
890 foo .req r0
891 .unreq foo
892@end smallexample
893
894An error occurs if the name is undefined. Note - this pseudo op can
895be used to delete builtin in register name aliases (eg 'r0'). This
896should only be done if it is really necessary.
897
7ed4c4c5 898@cindex @code{.unwind_raw} directive, ARM
4a6bc624 899@item .unwind_raw @var{offset}, @var{byte1}, @dots{}
7ed4c4c5
NC
900Insert one of more arbitary unwind opcode bytes, which are known to adjust
901the stack pointer by @var{offset} bytes.
902
903For example @code{.unwind_raw 4, 0xb1, 0x01} is equivalent to
904@code{.save @{r0@}}
905
4a6bc624 906@c VVVVVVVVVVVVVVVVVVVVVVVVVV
ee065d83 907
4a6bc624
NS
908@cindex @code{.vsave} directive, ARM
909@item .vsave @var{vfp-reglist}
910Generate unwinder annotations to restore the VFP registers in @var{vfp-reglist}
911using FLDMD. Also works for VFPv3 registers
912that are to be restored using VLDM.
913The format of @var{vfp-reglist} is the same as the corresponding store-multiple
914instruction.
ee065d83 915
4a6bc624
NS
916@smallexample
917@exdent @emph{VFP registers}
918 .vsave @{d8, d9, d10@}
919 fstmdd sp!, @{d8, d9, d10@}
920@exdent @emph{VFPv3 registers}
921 .vsave @{d15, d16, d17@}
922 vstm sp!, @{d15, d16, d17@}
923@end smallexample
e04befd0 924
4a6bc624
NS
925Since FLDMX and FSTMX are now deprecated, this directive should be
926used in favour of @code{.save} for saving VFP registers for ARMv6 and above.
e04befd0 927
4a6bc624
NS
928@c WWWWWWWWWWWWWWWWWWWWWWWWWW
929@c XXXXXXXXXXXXXXXXXXXXXXXXXX
930@c YYYYYYYYYYYYYYYYYYYYYYYYYY
931@c ZZZZZZZZZZZZZZZZZZZZZZZZZZ
ee065d83 932
252b5132
RH
933@end table
934
935@node ARM Opcodes
936@section Opcodes
937
938@cindex ARM opcodes
939@cindex opcodes for ARM
49a5575c
NC
940@code{@value{AS}} implements all the standard ARM opcodes. It also
941implements several pseudo opcodes, including several synthetic load
942instructions.
252b5132 943
49a5575c
NC
944@table @code
945
946@cindex @code{NOP} pseudo op, ARM
947@item NOP
948@smallexample
949 nop
950@end smallexample
252b5132 951
49a5575c
NC
952This pseudo op will always evaluate to a legal ARM instruction that does
953nothing. Currently it will evaluate to MOV r0, r0.
252b5132 954
49a5575c
NC
955@cindex @code{LDR reg,=<label>} pseudo op, ARM
956@item LDR
252b5132
RH
957@smallexample
958 ldr <register> , = <expression>
959@end smallexample
960
961If expression evaluates to a numeric constant then a MOV or MVN
962instruction will be used in place of the LDR instruction, if the
963constant can be generated by either of these instructions. Otherwise
964the constant will be placed into the nearest literal pool (if it not
965already there) and a PC relative LDR instruction will be generated.
966
49a5575c
NC
967@cindex @code{ADR reg,<label>} pseudo op, ARM
968@item ADR
969@smallexample
970 adr <register> <label>
971@end smallexample
972
973This instruction will load the address of @var{label} into the indicated
974register. The instruction will evaluate to a PC relative ADD or SUB
975instruction depending upon where the label is located. If the label is
976out of range, or if it is not defined in the same file (and section) as
977the ADR instruction, then an error will be generated. This instruction
978will not make use of the literal pool.
979
980@cindex @code{ADRL reg,<label>} pseudo op, ARM
981@item ADRL
982@smallexample
983 adrl <register> <label>
984@end smallexample
985
986This instruction will load the address of @var{label} into the indicated
a349d9dd 987register. The instruction will evaluate to one or two PC relative ADD
49a5575c
NC
988or SUB instructions depending upon where the label is located. If a
989second instruction is not needed a NOP instruction will be generated in
990its place, so that this instruction is always 8 bytes long.
991
992If the label is out of range, or if it is not defined in the same file
993(and section) as the ADRL instruction, then an error will be generated.
994This instruction will not make use of the literal pool.
995
996@end table
997
252b5132
RH
998For information on the ARM or Thumb instruction sets, see @cite{ARM
999Software Development Toolkit Reference Manual}, Advanced RISC Machines
1000Ltd.
1001
6057a28f
NC
1002@node ARM Mapping Symbols
1003@section Mapping Symbols
1004
1005The ARM ELF specification requires that special symbols be inserted
1006into object files to mark certain features:
1007
1008@table @code
1009
1010@cindex @code{$a}
1011@item $a
1012At the start of a region of code containing ARM instructions.
1013
1014@cindex @code{$t}
1015@item $t
1016At the start of a region of code containing THUMB instructions.
1017
1018@cindex @code{$d}
1019@item $d
1020At the start of a region of data.
1021
1022@end table
1023
1024The assembler will automatically insert these symbols for you - there
1025is no need to code them yourself. Support for tagging symbols ($b,
1026$f, $p and $m) which is also mentioned in the current ARM ELF
1027specification is not implemented. This is because they have been
1028dropped from the new EABI and so tools cannot rely upon their
1029presence.
1030
7da4f750
MM
1031@node ARM Unwinding Tutorial
1032@section Unwinding
1033
1034The ABI for the ARM Architecture specifies a standard format for
1035exception unwind information. This information is used when an
1036exception is thrown to determine where control should be transferred.
1037In particular, the unwind information is used to determine which
1038function called the function that threw the exception, and which
1039function called that one, and so forth. This information is also used
1040to restore the values of callee-saved registers in the function
1041catching the exception.
1042
1043If you are writing functions in assembly code, and those functions
1044call other functions that throw exceptions, you must use assembly
1045pseudo ops to ensure that appropriate exception unwind information is
1046generated. Otherwise, if one of the functions called by your assembly
1047code throws an exception, the run-time library will be unable to
1048unwind the stack through your assembly code and your program will not
1049behave correctly.
1050
1051To illustrate the use of these pseudo ops, we will examine the code
1052that G++ generates for the following C++ input:
1053
1054@verbatim
1055void callee (int *);
1056
1057int
1058caller ()
1059{
1060 int i;
1061 callee (&i);
1062 return i;
1063}
1064@end verbatim
1065
1066This example does not show how to throw or catch an exception from
1067assembly code. That is a much more complex operation and should
1068always be done in a high-level language, such as C++, that directly
1069supports exceptions.
1070
1071The code generated by one particular version of G++ when compiling the
1072example above is:
1073
1074@verbatim
1075_Z6callerv:
1076 .fnstart
1077.LFB2:
1078 @ Function supports interworking.
1079 @ args = 0, pretend = 0, frame = 8
1080 @ frame_needed = 1, uses_anonymous_args = 0
1081 stmfd sp!, {fp, lr}
1082 .save {fp, lr}
1083.LCFI0:
1084 .setfp fp, sp, #4
1085 add fp, sp, #4
1086.LCFI1:
1087 .pad #8
1088 sub sp, sp, #8
1089.LCFI2:
1090 sub r3, fp, #8
1091 mov r0, r3
1092 bl _Z6calleePi
1093 ldr r3, [fp, #-8]
1094 mov r0, r3
1095 sub sp, fp, #4
1096 ldmfd sp!, {fp, lr}
1097 bx lr
1098.LFE2:
1099 .fnend
1100@end verbatim
1101
1102Of course, the sequence of instructions varies based on the options
1103you pass to GCC and on the version of GCC in use. The exact
1104instructions are not important since we are focusing on the pseudo ops
1105that are used to generate unwind information.
1106
1107An important assumption made by the unwinder is that the stack frame
1108does not change during the body of the function. In particular, since
1109we assume that the assembly code does not itself throw an exception,
1110the only point where an exception can be thrown is from a call, such
1111as the @code{bl} instruction above. At each call site, the same saved
1112registers (including @code{lr}, which indicates the return address)
1113must be located in the same locations relative to the frame pointer.
1114
1115The @code{.fnstart} (@pxref{arm_fnstart,,.fnstart pseudo op}) pseudo
1116op appears immediately before the first instruction of the function
1117while the @code{.fnend} (@pxref{arm_fnend,,.fnend pseudo op}) pseudo
1118op appears immediately after the last instruction of the function.
1119These pseudo ops specify the range of the function.
1120
1121Only the order of the other pseudos ops (e.g., @code{.setfp} or
1122@code{.pad}) matters; their exact locations are irrelevant. In the
1123example above, the compiler emits the pseudo ops with particular
1124instructions. That makes it easier to understand the code, but it is
1125not required for correctness. It would work just as well to emit all
1126of the pseudo ops other than @code{.fnend} in the same order, but
1127immediately after @code{.fnstart}.
1128
1129The @code{.save} (@pxref{arm_save,,.save pseudo op}) pseudo op
1130indicates registers that have been saved to the stack so that they can
1131be restored before the function returns. The argument to the
1132@code{.save} pseudo op is a list of registers to save. If a register
1133is ``callee-saved'' (as specified by the ABI) and is modified by the
1134function you are writing, then your code must save the value before it
1135is modified and restore the original value before the function
1136returns. If an exception is thrown, the run-time library restores the
1137values of these registers from their locations on the stack before
1138returning control to the exception handler. (Of course, if an
1139exception is not thrown, the function that contains the @code{.save}
1140pseudo op restores these registers in the function epilogue, as is
1141done with the @code{ldmfd} instruction above.)
1142
1143You do not have to save callee-saved registers at the very beginning
1144of the function and you do not need to use the @code{.save} pseudo op
1145immediately following the point at which the registers are saved.
1146However, if you modify a callee-saved register, you must save it on
1147the stack before modifying it and before calling any functions which
1148might throw an exception. And, you must use the @code{.save} pseudo
1149op to indicate that you have done so.
1150
1151The @code{.pad} (@pxref{arm_pad,,.pad}) pseudo op indicates a
1152modification of the stack pointer that does not save any registers.
1153The argument is the number of bytes (in decimal) that are subtracted
1154from the stack pointer. (On ARM CPUs, the stack grows downwards, so
1155subtracting from the stack pointer increases the size of the stack.)
1156
1157The @code{.setfp} (@pxref{arm_setfp,,.setfp pseudo op}) pseudo op
1158indicates the register that contains the frame pointer. The first
1159argument is the register that is set, which is typically @code{fp}.
1160The second argument indicates the register from which the frame
1161pointer takes its value. The third argument, if present, is the value
1162(in decimal) added to the register specified by the second argument to
1163compute the value of the frame pointer. You should not modify the
1164frame pointer in the body of the function.
1165
1166If you do not use a frame pointer, then you should not use the
1167@code{.setfp} pseudo op. If you do not use a frame pointer, then you
1168should avoid modifying the stack pointer outside of the function
1169prologue. Otherwise, the run-time library will be unable to find
1170saved registers when it is unwinding the stack.
1171
1172The pseudo ops described above are sufficient for writing assembly
1173code that calls functions which may throw exceptions. If you need to
1174know more about the object-file format used to represent unwind
1175information, you may consult the @cite{Exception Handling ABI for the
1176ARM Architecture} available from @uref{http://infocenter.arm.com}.
This page took 0.516011 seconds and 4 git commands to generate.