* value.c (show_convenience): Tweak comment.
[deliverable/binutils-gdb.git] / gas / doc / c-arm.texi
CommitLineData
aa820537 1@c Copyright 1996, 1997, 1998, 1999, 2000, 2001, 2002, 2003, 2004, 2005,
7c31ae13 2@c 2006, 2007, 2008, 2009, 2010, 2011 Free Software Foundation, Inc.
252b5132
RH
3@c This is part of the GAS manual.
4@c For copying conditions, see the file as.texinfo.
5
6@ifset GENERIC
7@page
8@node ARM-Dependent
9@chapter ARM Dependent Features
10@end ifset
11
12@ifclear GENERIC
13@node Machine Dependencies
14@chapter ARM Dependent Features
15@end ifclear
16
17@cindex ARM support
18@cindex Thumb support
19@menu
20* ARM Options:: Options
21* ARM Syntax:: Syntax
22* ARM Floating Point:: Floating Point
23* ARM Directives:: ARM Machine Directives
24* ARM Opcodes:: Opcodes
6057a28f 25* ARM Mapping Symbols:: Mapping Symbols
7da4f750 26* ARM Unwinding Tutorial:: Unwinding
252b5132
RH
27@end menu
28
29@node ARM Options
30@section Options
31@cindex ARM options (none)
32@cindex options for ARM (none)
adcf07e6 33
252b5132 34@table @code
adcf07e6 35
03b1477f 36@cindex @code{-mcpu=} command line option, ARM
92081f48 37@item -mcpu=@var{processor}[+@var{extension}@dots{}]
252b5132
RH
38This option specifies the target processor. The assembler will issue an
39error message if an attempt is made to assemble an instruction which
03b1477f
RE
40will not execute on the target processor. The following processor names are
41recognized:
42@code{arm1},
43@code{arm2},
44@code{arm250},
45@code{arm3},
46@code{arm6},
47@code{arm60},
48@code{arm600},
49@code{arm610},
50@code{arm620},
51@code{arm7},
52@code{arm7m},
53@code{arm7d},
54@code{arm7dm},
55@code{arm7di},
56@code{arm7dmi},
57@code{arm70},
58@code{arm700},
59@code{arm700i},
60@code{arm710},
61@code{arm710t},
62@code{arm720},
63@code{arm720t},
64@code{arm740t},
65@code{arm710c},
66@code{arm7100},
67@code{arm7500},
68@code{arm7500fe},
69@code{arm7t},
70@code{arm7tdmi},
1ff4677c 71@code{arm7tdmi-s},
03b1477f
RE
72@code{arm8},
73@code{arm810},
74@code{strongarm},
75@code{strongarm1},
76@code{strongarm110},
77@code{strongarm1100},
78@code{strongarm1110},
79@code{arm9},
80@code{arm920},
81@code{arm920t},
82@code{arm922t},
83@code{arm940t},
84@code{arm9tdmi},
7fac0536
NC
85@code{fa526} (Faraday FA526 processor),
86@code{fa626} (Faraday FA626 processor),
03b1477f 87@code{arm9e},
7de9afa2 88@code{arm926e},
1ff4677c 89@code{arm926ej-s},
03b1477f
RE
90@code{arm946e-r0},
91@code{arm946e},
db8ac8f9 92@code{arm946e-s},
03b1477f
RE
93@code{arm966e-r0},
94@code{arm966e},
db8ac8f9
PB
95@code{arm966e-s},
96@code{arm968e-s},
03b1477f 97@code{arm10t},
db8ac8f9 98@code{arm10tdmi},
03b1477f
RE
99@code{arm10e},
100@code{arm1020},
101@code{arm1020t},
7de9afa2 102@code{arm1020e},
db8ac8f9 103@code{arm1022e},
1ff4677c 104@code{arm1026ej-s},
4a58c4bd
NC
105@code{fa606te} (Faraday FA606TE processor),
106@code{fa616te} (Faraday FA616TE processor),
7fac0536 107@code{fa626te} (Faraday FA626TE processor),
4a58c4bd 108@code{fmp626} (Faraday FMP626 processor),
7fac0536 109@code{fa726te} (Faraday FA726TE processor),
1ff4677c
RE
110@code{arm1136j-s},
111@code{arm1136jf-s},
db8ac8f9
PB
112@code{arm1156t2-s},
113@code{arm1156t2f-s},
0dd132b6
NC
114@code{arm1176jz-s},
115@code{arm1176jzf-s},
116@code{mpcore},
117@code{mpcorenovfp},
b38f9f31 118@code{cortex-a5},
c90460e4 119@code{cortex-a7},
62b3e311 120@code{cortex-a8},
15290f0a 121@code{cortex-a9},
dbb1f804 122@code{cortex-a15},
62b3e311 123@code{cortex-r4},
307c948d 124@code{cortex-r4f},
7ef07ba0 125@code{cortex-m4},
62b3e311 126@code{cortex-m3},
5b19eaba
NC
127@code{cortex-m1},
128@code{cortex-m0},
ce32bd10 129@code{cortex-m0plus},
03b1477f
RE
130@code{ep9312} (ARM920 with Cirrus Maverick coprocessor),
131@code{i80200} (Intel XScale processor)
e16bb312 132@code{iwmmxt} (Intel(r) XScale processor with Wireless MMX(tm) technology coprocessor)
03b1477f
RE
133and
134@code{xscale}.
135The special name @code{all} may be used to allow the
136assembler to accept instructions valid for any ARM processor.
137
138In addition to the basic instruction set, the assembler can be told to
139accept various extension mnemonics that extend the processor using the
140co-processor instruction space. For example, @code{-mcpu=arm920+maverick}
69133863
MGD
141is equivalent to specifying @code{-mcpu=ep9312}.
142
143Multiple extensions may be specified, separated by a @code{+}. The
144extensions should be specified in ascending alphabetical order.
145
60e5ef9f
MGD
146Some extensions may be restricted to particular architectures; this is
147documented in the list of extensions below.
148
69133863
MGD
149Extension mnemonics may also be removed from those the assembler accepts.
150This is done be prepending @code{no} to the option that adds the extension.
151Extensions that are removed should be listed after all extensions which have
152been added, again in ascending alphabetical order. For example,
153@code{-mcpu=ep9312+nomaverick} is equivalent to specifying @code{-mcpu=arm920}.
154
155
eea54501 156The following extensions are currently supported:
3b2f0793 157@code{idiv}, (Integer Divide Extensions for v7-A and v7-R architectures),
69133863
MGD
158@code{iwmmxt},
159@code{iwmmxt2},
160@code{maverick},
60e5ef9f 161@code{mp} (Multiprocessing Extensions for v7-A and v7-R architectures),
b2a5fbdc 162@code{os} (Operating System for v6M architecture),
f4c65163 163@code{sec} (Security Extensions for v6K and v7-A architectures),
90ec0d68
MGD
164@code{virt} (Virtualization Extensions for v7-A architecture, implies
165@code{idiv}),
03b1477f 166and
69133863 167@code{xscale}.
03b1477f
RE
168
169@cindex @code{-march=} command line option, ARM
92081f48 170@item -march=@var{architecture}[+@var{extension}@dots{}]
252b5132
RH
171This option specifies the target architecture. The assembler will issue
172an error message if an attempt is made to assemble an instruction which
03b1477f
RE
173will not execute on the target architecture. The following architecture
174names are recognized:
175@code{armv1},
176@code{armv2},
177@code{armv2a},
178@code{armv2s},
179@code{armv3},
180@code{armv3m},
181@code{armv4},
182@code{armv4xm},
183@code{armv4t},
184@code{armv4txm},
185@code{armv5},
186@code{armv5t},
187@code{armv5txm},
188@code{armv5te},
09d92015 189@code{armv5texp},
c5f98204 190@code{armv6},
1ddd7f43 191@code{armv6j},
0dd132b6
NC
192@code{armv6k},
193@code{armv6z},
194@code{armv6zk},
b2a5fbdc
MGD
195@code{armv6-m},
196@code{armv6s-m},
62b3e311 197@code{armv7},
c450d570
PB
198@code{armv7-a},
199@code{armv7-r},
200@code{armv7-m},
9e3c6df6 201@code{armv7e-m},
e16bb312 202@code{iwmmxt}
03b1477f
RE
203and
204@code{xscale}.
205If both @code{-mcpu} and
206@code{-march} are specified, the assembler will use
207the setting for @code{-mcpu}.
208
209The architecture option can be extended with the same instruction set
210extension options as the @code{-mcpu} option.
211
212@cindex @code{-mfpu=} command line option, ARM
213@item -mfpu=@var{floating-point-format}
214
215This option specifies the floating point format to assemble for. The
216assembler will issue an error message if an attempt is made to assemble
217an instruction which will not execute on the target floating point unit.
218The following format options are recognized:
219@code{softfpa},
220@code{fpe},
bc89618b
RE
221@code{fpe2},
222@code{fpe3},
03b1477f
RE
223@code{fpa},
224@code{fpa10},
225@code{fpa11},
226@code{arm7500fe},
227@code{softvfp},
228@code{softvfp+vfp},
229@code{vfp},
230@code{vfp10},
231@code{vfp10-r0},
232@code{vfp9},
233@code{vfpxd},
62f3b8c8
PB
234@code{vfpv2},
235@code{vfpv3},
236@code{vfpv3-fp16},
237@code{vfpv3-d16},
238@code{vfpv3-d16-fp16},
239@code{vfpv3xd},
240@code{vfpv3xd-d16},
241@code{vfpv4},
242@code{vfpv4-d16},
f0cd0667 243@code{fpv4-sp-d16},
09d92015
MM
244@code{arm1020t},
245@code{arm1020e},
b1cc4aeb 246@code{arm1136jf-s},
62f3b8c8
PB
247@code{maverick},
248@code{neon},
03b1477f 249and
62f3b8c8 250@code{neon-vfpv4}.
03b1477f
RE
251
252In addition to determining which instructions are assembled, this option
253also affects the way in which the @code{.double} assembler directive behaves
254when assembling little-endian code.
255
256The default is dependent on the processor selected. For Architecture 5 or
257later, the default is to assembler for VFP instructions; for earlier
258architectures the default is to assemble for FPA instructions.
adcf07e6 259
252b5132
RH
260@cindex @code{-mthumb} command line option, ARM
261@item -mthumb
03b1477f
RE
262This option specifies that the assembler should start assembling Thumb
263instructions; that is, it should behave as though the file starts with a
264@code{.code 16} directive.
adcf07e6 265
252b5132
RH
266@cindex @code{-mthumb-interwork} command line option, ARM
267@item -mthumb-interwork
268This option specifies that the output generated by the assembler should
269be marked as supporting interworking.
adcf07e6 270
52970753
NC
271@cindex @code{-mimplicit-it} command line option, ARM
272@item -mimplicit-it=never
273@itemx -mimplicit-it=always
274@itemx -mimplicit-it=arm
275@itemx -mimplicit-it=thumb
276The @code{-mimplicit-it} option controls the behavior of the assembler when
277conditional instructions are not enclosed in IT blocks.
278There are four possible behaviors.
279If @code{never} is specified, such constructs cause a warning in ARM
280code and an error in Thumb-2 code.
281If @code{always} is specified, such constructs are accepted in both
282ARM and Thumb-2 code, where the IT instruction is added implicitly.
283If @code{arm} is specified, such constructs are accepted in ARM code
284and cause an error in Thumb-2 code.
285If @code{thumb} is specified, such constructs cause a warning in ARM
286code and are accepted in Thumb-2 code. If you omit this option, the
287behavior is equivalent to @code{-mimplicit-it=arm}.
e07e6e58 288
5a5829dd
NS
289@cindex @code{-mapcs-26} command line option, ARM
290@cindex @code{-mapcs-32} command line option, ARM
291@item -mapcs-26
292@itemx -mapcs-32
293These options specify that the output generated by the assembler should
252b5132
RH
294be marked as supporting the indicated version of the Arm Procedure.
295Calling Standard.
adcf07e6 296
077b8428
NC
297@cindex @code{-matpcs} command line option, ARM
298@item -matpcs
299This option specifies that the output generated by the assembler should
300be marked as supporting the Arm/Thumb Procedure Calling Standard. If
301enabled this option will cause the assembler to create an empty
302debugging section in the object file called .arm.atpcs. Debuggers can
303use this to determine the ABI being used by.
304
adcf07e6 305@cindex @code{-mapcs-float} command line option, ARM
252b5132 306@item -mapcs-float
1be59579 307This indicates the floating point variant of the APCS should be
252b5132 308used. In this variant floating point arguments are passed in FP
550262c4 309registers rather than integer registers.
adcf07e6
NC
310
311@cindex @code{-mapcs-reentrant} command line option, ARM
252b5132
RH
312@item -mapcs-reentrant
313This indicates that the reentrant variant of the APCS should be used.
314This variant supports position independent code.
adcf07e6 315
33a392fb
PB
316@cindex @code{-mfloat-abi=} command line option, ARM
317@item -mfloat-abi=@var{abi}
318This option specifies that the output generated by the assembler should be
319marked as using specified floating point ABI.
320The following values are recognized:
321@code{soft},
322@code{softfp}
323and
324@code{hard}.
325
d507cf36
PB
326@cindex @code{-eabi=} command line option, ARM
327@item -meabi=@var{ver}
328This option specifies which EABI version the produced object files should
329conform to.
b45619c0 330The following values are recognized:
3a4a14e9
PB
331@code{gnu},
332@code{4}
d507cf36 333and
3a4a14e9 334@code{5}.
d507cf36 335
252b5132
RH
336@cindex @code{-EB} command line option, ARM
337@item -EB
338This option specifies that the output generated by the assembler should
339be marked as being encoded for a big-endian processor.
adcf07e6 340
252b5132
RH
341@cindex @code{-EL} command line option, ARM
342@item -EL
343This option specifies that the output generated by the assembler should
344be marked as being encoded for a little-endian processor.
adcf07e6 345
252b5132
RH
346@cindex @code{-k} command line option, ARM
347@cindex PIC code generation for ARM
348@item -k
a349d9dd
PB
349This option specifies that the output of the assembler should be marked
350as position-independent code (PIC).
adcf07e6 351
845b51d6
PB
352@cindex @code{--fix-v4bx} command line option, ARM
353@item --fix-v4bx
354Allow @code{BX} instructions in ARMv4 code. This is intended for use with
355the linker option of the same name.
356
278df34e
NS
357@cindex @code{-mwarn-deprecated} command line option, ARM
358@item -mwarn-deprecated
359@itemx -mno-warn-deprecated
360Enable or disable warnings about using deprecated options or
361features. The default is to warn.
362
252b5132
RH
363@end table
364
365
366@node ARM Syntax
367@section Syntax
368@menu
cab7e4d9 369* ARM-Instruction-Set:: Instruction Set
252b5132
RH
370* ARM-Chars:: Special Characters
371* ARM-Regs:: Register Names
b6895b4f 372* ARM-Relocations:: Relocations
99f1a7a7 373* ARM-Neon-Alignment:: NEON Alignment Specifiers
252b5132
RH
374@end menu
375
cab7e4d9
NC
376@node ARM-Instruction-Set
377@subsection Instruction Set Syntax
378Two slightly different syntaxes are support for ARM and THUMB
379instructions. The default, @code{divided}, uses the old style where
380ARM and THUMB instructions had their own, separate syntaxes. The new,
381@code{unified} syntax, which can be selected via the @code{.syntax}
382directive, and has the following main features:
383
384@table @bullet
385@item
386Immediate operands do not require a @code{#} prefix.
387
388@item
389The @code{IT} instruction may appear, and if it does it is validated
390against subsequent conditional affixes. In ARM mode it does not
391generate machine code, in THUMB mode it does.
392
393@item
394For ARM instructions the conditional affixes always appear at the end
395of the instruction. For THUMB instructions conditional affixes can be
396used, but only inside the scope of an @code{IT} instruction.
397
398@item
399All of the instructions new to the V6T2 architecture (and later) are
400available. (Only a few such instructions can be written in the
401@code{divided} syntax).
402
403@item
404The @code{.N} and @code{.W} suffixes are recognized and honored.
405
406@item
407All instructions set the flags if and only if they have an @code{s}
408affix.
409@end table
410
252b5132
RH
411@node ARM-Chars
412@subsection Special Characters
413
414@cindex line comment character, ARM
415@cindex ARM line comment character
7c31ae13
NC
416The presence of a @samp{@@} anywhere on a line indicates the start of
417a comment that extends to the end of that line.
418
419If a @samp{#} appears as the first character of a line then the whole
420line is treated as a comment, but in this case the line could also be
421a logical line number directive (@pxref{Comments}) or a preprocessor
422control command (@pxref{Preprocessing}).
550262c4
NC
423
424@cindex line separator, ARM
425@cindex statement separator, ARM
426@cindex ARM line separator
a349d9dd
PB
427The @samp{;} character can be used instead of a newline to separate
428statements.
550262c4
NC
429
430@cindex immediate character, ARM
431@cindex ARM immediate character
432Either @samp{#} or @samp{$} can be used to indicate immediate operands.
252b5132
RH
433
434@cindex identifiers, ARM
435@cindex ARM identifiers
436*TODO* Explain about /data modifier on symbols.
437
438@node ARM-Regs
439@subsection Register Names
440
441@cindex ARM register names
442@cindex register names, ARM
443*TODO* Explain about ARM register naming, and the predefined names.
444
99f1a7a7
DG
445@node ARM-Neon-Alignment
446@subsection NEON Alignment Specifiers
447
448@cindex alignment for NEON instructions
449Some NEON load/store instructions allow an optional address
450alignment qualifier.
451The ARM documentation specifies that this is indicated by
452@samp{@@ @var{align}}. However GAS already interprets
453the @samp{@@} character as a "line comment" start,
454so @samp{: @var{align}} is used instead. For example:
455
456@smallexample
457 vld1.8 @{q0@}, [r0, :128]
458@end smallexample
459
252b5132
RH
460@node ARM Floating Point
461@section Floating Point
462
463@cindex floating point, ARM (@sc{ieee})
464@cindex ARM floating point (@sc{ieee})
465The ARM family uses @sc{ieee} floating-point numbers.
466
b6895b4f
PB
467@node ARM-Relocations
468@subsection ARM relocation generation
469
470@cindex data relocations, ARM
471@cindex ARM data relocations
472Specific data relocations can be generated by putting the relocation name
473in parentheses after the symbol name. For example:
474
475@smallexample
476 .word foo(TARGET1)
477@end smallexample
478
479This will generate an @samp{R_ARM_TARGET1} relocation against the symbol
480@var{foo}.
481The following relocations are supported:
482@code{GOT},
483@code{GOTOFF},
484@code{TARGET1},
485@code{TARGET2},
486@code{SBREL},
487@code{TLSGD},
488@code{TLSLDM},
489@code{TLSLDO},
0855e32b
NS
490@code{TLSDESC},
491@code{TLSCALL},
b43420e6
NC
492@code{GOTTPOFF},
493@code{GOT_PREL}
b6895b4f
PB
494and
495@code{TPOFF}.
496
497For compatibility with older toolchains the assembler also accepts
3da1d841
NC
498@code{(PLT)} after branch targets. On legacy targets this will
499generate the deprecated @samp{R_ARM_PLT32} relocation. On EABI
500targets it will encode either the @samp{R_ARM_CALL} or
501@samp{R_ARM_JUMP24} relocation, as appropriate.
b6895b4f
PB
502
503@cindex MOVW and MOVT relocations, ARM
504Relocations for @samp{MOVW} and @samp{MOVT} instructions can be generated
505by prefixing the value with @samp{#:lower16:} and @samp{#:upper16}
b45619c0 506respectively. For example to load the 32-bit address of foo into r0:
252b5132 507
b6895b4f
PB
508@smallexample
509 MOVW r0, #:lower16:foo
510 MOVT r0, #:upper16:foo
511@end smallexample
252b5132
RH
512
513@node ARM Directives
514@section ARM Machine Directives
515
516@cindex machine directives, ARM
517@cindex ARM machine directives
518@table @code
519
4a6bc624
NS
520@c AAAAAAAAAAAAAAAAAAAAAAAAA
521
522@cindex @code{.2byte} directive, ARM
523@cindex @code{.4byte} directive, ARM
524@cindex @code{.8byte} directive, ARM
525@item .2byte @var{expression} [, @var{expression}]*
526@itemx .4byte @var{expression} [, @var{expression}]*
527@itemx .8byte @var{expression} [, @var{expression}]*
528These directives write 2, 4 or 8 byte values to the output section.
529
530@cindex @code{.align} directive, ARM
adcf07e6
NC
531@item .align @var{expression} [, @var{expression}]
532This is the generic @var{.align} directive. For the ARM however if the
533first argument is zero (ie no alignment is needed) the assembler will
534behave as if the argument had been 2 (ie pad to the next four byte
062b7c0c 535boundary). This is for compatibility with ARM's own assembler.
adcf07e6 536
4a6bc624
NS
537@cindex @code{.arch} directive, ARM
538@item .arch @var{name}
539Select the target architecture. Valid values for @var{name} are the same as
540for the @option{-march} commandline option.
252b5132 541
69133863
MGD
542Specifying @code{.arch} clears any previously selected architecture
543extensions.
544
545@cindex @code{.arch_extension} directive, ARM
546@item .arch_extension @var{name}
547Add or remove an architecture extension to the target architecture. Valid
548values for @var{name} are the same as those accepted as architectural
549extensions by the @option{-mcpu} commandline option.
550
551@code{.arch_extension} may be used multiple times to add or remove extensions
552incrementally to the architecture being compiled for.
553
4a6bc624
NS
554@cindex @code{.arm} directive, ARM
555@item .arm
556This performs the same action as @var{.code 32}.
252b5132 557
4a6bc624
NS
558@anchor{arm_pad}
559@cindex @code{.pad} directive, ARM
560@item .pad #@var{count}
561Generate unwinder annotations for a stack adjustment of @var{count} bytes.
562A positive value indicates the function prologue allocated stack space by
563decrementing the stack pointer.
0bbf2aa4 564
4a6bc624 565@c BBBBBBBBBBBBBBBBBBBBBBBBBB
0bbf2aa4 566
4a6bc624
NS
567@cindex @code{.bss} directive, ARM
568@item .bss
569This directive switches to the @code{.bss} section.
0bbf2aa4 570
4a6bc624
NS
571@c CCCCCCCCCCCCCCCCCCCCCCCCCC
572
573@cindex @code{.cantunwind} directive, ARM
574@item .cantunwind
575Prevents unwinding through the current function. No personality routine
576or exception table data is required or permitted.
577
578@cindex @code{.code} directive, ARM
579@item .code @code{[16|32]}
580This directive selects the instruction set being generated. The value 16
581selects Thumb, with the value 32 selecting ARM.
582
583@cindex @code{.cpu} directive, ARM
584@item .cpu @var{name}
585Select the target processor. Valid values for @var{name} are the same as
586for the @option{-mcpu} commandline option.
587
69133863
MGD
588Specifying @code{.cpu} clears any previously selected architecture
589extensions.
590
4a6bc624
NS
591@c DDDDDDDDDDDDDDDDDDDDDDDDDD
592
593@cindex @code{.dn} and @code{.qn} directives, ARM
f467aa98 594@item @var{name} .dn @var{register name} [@var{.type}] [[@var{index}]]
1f9bb1ca 595@itemx @var{name} .qn @var{register name} [@var{.type}] [[@var{index}]]
23753660
JB
596
597The @code{dn} and @code{qn} directives are used to create typed
598and/or indexed register aliases for use in Advanced SIMD Extension
599(Neon) instructions. The former should be used to create aliases
600of double-precision registers, and the latter to create aliases of
601quad-precision registers.
602
603If these directives are used to create typed aliases, those aliases can
604be used in Neon instructions instead of writing types after the mnemonic
605or after each operand. For example:
606
607@smallexample
608 x .dn d2.f32
609 y .dn d3.f32
610 z .dn d4.f32[1]
611 vmul x,y,z
612@end smallexample
613
614This is equivalent to writing the following:
615
616@smallexample
617 vmul.f32 d2,d3,d4[1]
618@end smallexample
619
620Aliases created using @code{dn} or @code{qn} can be destroyed using
621@code{unreq}.
622
4a6bc624 623@c EEEEEEEEEEEEEEEEEEEEEEEEEE
252b5132 624
4a6bc624
NS
625@cindex @code{.eabi_attribute} directive, ARM
626@item .eabi_attribute @var{tag}, @var{value}
627Set the EABI object attribute @var{tag} to @var{value}.
252b5132 628
4a6bc624
NS
629The @var{tag} is either an attribute number, or one of the following:
630@code{Tag_CPU_raw_name}, @code{Tag_CPU_name}, @code{Tag_CPU_arch},
631@code{Tag_CPU_arch_profile}, @code{Tag_ARM_ISA_use},
75375b3e 632@code{Tag_THUMB_ISA_use}, @code{Tag_FP_arch}, @code{Tag_WMMX_arch},
4a6bc624
NS
633@code{Tag_Advanced_SIMD_arch}, @code{Tag_PCS_config},
634@code{Tag_ABI_PCS_R9_use}, @code{Tag_ABI_PCS_RW_data},
635@code{Tag_ABI_PCS_RO_data}, @code{Tag_ABI_PCS_GOT_use},
636@code{Tag_ABI_PCS_wchar_t}, @code{Tag_ABI_FP_rounding},
637@code{Tag_ABI_FP_denormal}, @code{Tag_ABI_FP_exceptions},
638@code{Tag_ABI_FP_user_exceptions}, @code{Tag_ABI_FP_number_model},
75375b3e 639@code{Tag_ABI_align_needed}, @code{Tag_ABI_align_preserved},
4a6bc624
NS
640@code{Tag_ABI_enum_size}, @code{Tag_ABI_HardFP_use},
641@code{Tag_ABI_VFP_args}, @code{Tag_ABI_WMMX_args},
642@code{Tag_ABI_optimization_goals}, @code{Tag_ABI_FP_optimization_goals},
643@code{Tag_compatibility}, @code{Tag_CPU_unaligned_access},
75375b3e 644@code{Tag_FP_HP_extension}, @code{Tag_ABI_FP_16bit_format},
cd21e546 645@code{Tag_MPextension_use}, @code{Tag_DIV_use},
4a6bc624
NS
646@code{Tag_nodefaults}, @code{Tag_also_compatible_with},
647@code{Tag_conformance}, @code{Tag_T2EE_use},
cd21e546 648@code{Tag_Virtualization_use}
4a6bc624
NS
649
650The @var{value} is either a @code{number}, @code{"string"}, or
651@code{number, "string"} depending on the tag.
652
75375b3e
MGD
653Note - the following legacy values are also accepted by @var{tag}:
654@code{Tag_VFP_arch}, @code{Tag_ABI_align8_needed},
655@code{Tag_ABI_align8_preserved}, @code{Tag_VFP_HP_extension},
656
4a6bc624
NS
657@cindex @code{.even} directive, ARM
658@item .even
659This directive aligns to an even-numbered address.
660
661@cindex @code{.extend} directive, ARM
662@cindex @code{.ldouble} directive, ARM
663@item .extend @var{expression} [, @var{expression}]*
664@itemx .ldouble @var{expression} [, @var{expression}]*
665These directives write 12byte long double floating-point values to the
666output section. These are not compatible with current ARM processors
667or ABIs.
668
669@c FFFFFFFFFFFFFFFFFFFFFFFFFF
670
671@anchor{arm_fnend}
672@cindex @code{.fnend} directive, ARM
673@item .fnend
674Marks the end of a function with an unwind table entry. The unwind index
675table entry is created when this directive is processed.
252b5132 676
4a6bc624
NS
677If no personality routine has been specified then standard personality
678routine 0 or 1 will be used, depending on the number of unwind opcodes
679required.
680
681@anchor{arm_fnstart}
682@cindex @code{.fnstart} directive, ARM
683@item .fnstart
684Marks the start of a function with an unwind table entry.
685
686@cindex @code{.force_thumb} directive, ARM
252b5132
RH
687@item .force_thumb
688This directive forces the selection of Thumb instructions, even if the
689target processor does not support those instructions
690
4a6bc624
NS
691@cindex @code{.fpu} directive, ARM
692@item .fpu @var{name}
693Select the floating-point unit to assemble for. Valid values for @var{name}
694are the same as for the @option{-mfpu} commandline option.
252b5132 695
4a6bc624
NS
696@c GGGGGGGGGGGGGGGGGGGGGGGGGG
697@c HHHHHHHHHHHHHHHHHHHHHHHHHH
e1da3f5b 698
4a6bc624
NS
699@cindex @code{.handlerdata} directive, ARM
700@item .handlerdata
701Marks the end of the current function, and the start of the exception table
702entry for that function. Anything between this directive and the
703@code{.fnend} directive will be added to the exception table entry.
704
705Must be preceded by a @code{.personality} or @code{.personalityindex}
706directive.
707
708@c IIIIIIIIIIIIIIIIIIIIIIIIII
c921be7d
NC
709
710@cindex @code{.inst} directive, ARM
711@item .inst @var{opcode} [ , @dots{} ]
1f9bb1ca
AS
712@itemx .inst.n @var{opcode} [ , @dots{} ]
713@itemx .inst.w @var{opcode} [ , @dots{} ]
c921be7d
NC
714Generates the instruction corresponding to the numerical value @var{opcode}.
715@code{.inst.n} and @code{.inst.w} allow the Thumb instruction size to be
716specified explicitly, overriding the normal encoding rules.
717
4a6bc624
NS
718@c JJJJJJJJJJJJJJJJJJJJJJJJJJ
719@c KKKKKKKKKKKKKKKKKKKKKKKKKK
720@c LLLLLLLLLLLLLLLLLLLLLLLLLL
721
722@item .ldouble @var{expression} [, @var{expression}]*
723See @code{.extend}.
5395a469 724
252b5132
RH
725@cindex @code{.ltorg} directive, ARM
726@item .ltorg
727This directive causes the current contents of the literal pool to be
728dumped into the current section (which is assumed to be the .text
729section) at the current location (aligned to a word boundary).
3d0c9500
NC
730@code{GAS} maintains a separate literal pool for each section and each
731sub-section. The @code{.ltorg} directive will only affect the literal
732pool of the current section and sub-section. At the end of assembly
733all remaining, un-empty literal pools will automatically be dumped.
734
735Note - older versions of @code{GAS} would dump the current literal
736pool any time a section change occurred. This is no longer done, since
737it prevents accurate control of the placement of literal pools.
252b5132 738
4a6bc624 739@c MMMMMMMMMMMMMMMMMMMMMMMMMM
252b5132 740
4a6bc624
NS
741@cindex @code{.movsp} directive, ARM
742@item .movsp @var{reg} [, #@var{offset}]
743Tell the unwinder that @var{reg} contains an offset from the current
744stack pointer. If @var{offset} is not specified then it is assumed to be
745zero.
7ed4c4c5 746
4a6bc624
NS
747@c NNNNNNNNNNNNNNNNNNNNNNNNNN
748@c OOOOOOOOOOOOOOOOOOOOOOOOOO
7ed4c4c5 749
4a6bc624
NS
750@cindex @code{.object_arch} directive, ARM
751@item .object_arch @var{name}
752Override the architecture recorded in the EABI object attribute section.
753Valid values for @var{name} are the same as for the @code{.arch} directive.
754Typically this is useful when code uses runtime detection of CPU features.
7ed4c4c5 755
4a6bc624
NS
756@c PPPPPPPPPPPPPPPPPPPPPPPPPP
757
758@cindex @code{.packed} directive, ARM
759@item .packed @var{expression} [, @var{expression}]*
760This directive writes 12-byte packed floating-point values to the
761output section. These are not compatible with current ARM processors
762or ABIs.
763
764@cindex @code{.pad} directive, ARM
765@item .pad #@var{count}
766Generate unwinder annotations for a stack adjustment of @var{count} bytes.
767A positive value indicates the function prologue allocated stack space by
768decrementing the stack pointer.
7ed4c4c5
NC
769
770@cindex @code{.personality} directive, ARM
771@item .personality @var{name}
772Sets the personality routine for the current function to @var{name}.
773
774@cindex @code{.personalityindex} directive, ARM
775@item .personalityindex @var{index}
776Sets the personality routine for the current function to the EABI standard
777routine number @var{index}
778
4a6bc624
NS
779@cindex @code{.pool} directive, ARM
780@item .pool
781This is a synonym for .ltorg.
7ed4c4c5 782
4a6bc624
NS
783@c QQQQQQQQQQQQQQQQQQQQQQQQQQ
784@c RRRRRRRRRRRRRRRRRRRRRRRRRR
785
786@cindex @code{.req} directive, ARM
787@item @var{name} .req @var{register name}
788This creates an alias for @var{register name} called @var{name}. For
789example:
790
791@smallexample
792 foo .req r0
793@end smallexample
794
795@c SSSSSSSSSSSSSSSSSSSSSSSSSS
7ed4c4c5 796
7da4f750 797@anchor{arm_save}
7ed4c4c5
NC
798@cindex @code{.save} directive, ARM
799@item .save @var{reglist}
800Generate unwinder annotations to restore the registers in @var{reglist}.
801The format of @var{reglist} is the same as the corresponding store-multiple
802instruction.
803
804@smallexample
805@exdent @emph{core registers}
806 .save @{r4, r5, r6, lr@}
807 stmfd sp!, @{r4, r5, r6, lr@}
808@exdent @emph{FPA registers}
809 .save f4, 2
810 sfmfd f4, 2, [sp]!
811@exdent @emph{VFP registers}
812 .save @{d8, d9, d10@}
fa073d69 813 fstmdx sp!, @{d8, d9, d10@}
7ed4c4c5
NC
814@exdent @emph{iWMMXt registers}
815 .save @{wr10, wr11@}
816 wstrd wr11, [sp, #-8]!
817 wstrd wr10, [sp, #-8]!
818or
819 .save wr11
820 wstrd wr11, [sp, #-8]!
821 .save wr10
822 wstrd wr10, [sp, #-8]!
823@end smallexample
824
7da4f750 825@anchor{arm_setfp}
7ed4c4c5
NC
826@cindex @code{.setfp} directive, ARM
827@item .setfp @var{fpreg}, @var{spreg} [, #@var{offset}]
4a6bc624 828Make all unwinder annotations relative to a frame pointer. Without this
7ed4c4c5
NC
829the unwinder will use offsets from the stack pointer.
830
a5b82cbe 831The syntax of this directive is the same as the @code{add} or @code{mov}
7ed4c4c5
NC
832instruction used to set the frame pointer. @var{spreg} must be either
833@code{sp} or mentioned in a previous @code{.movsp} directive.
834
835@smallexample
836.movsp ip
837mov ip, sp
838@dots{}
839.setfp fp, ip, #4
a5b82cbe 840add fp, ip, #4
7ed4c4c5
NC
841@end smallexample
842
4a6bc624
NS
843@cindex @code{.secrel32} directive, ARM
844@item .secrel32 @var{expression} [, @var{expression}]*
845This directive emits relocations that evaluate to the section-relative
846offset of each expression's symbol. This directive is only supported
847for PE targets.
848
cab7e4d9
NC
849@cindex @code{.syntax} directive, ARM
850@item .syntax [@code{unified} | @code{divided}]
851This directive sets the Instruction Set Syntax as described in the
852@ref{ARM-Instruction-Set} section.
853
4a6bc624
NS
854@c TTTTTTTTTTTTTTTTTTTTTTTTTT
855
856@cindex @code{.thumb} directive, ARM
857@item .thumb
858This performs the same action as @var{.code 16}.
859
860@cindex @code{.thumb_func} directive, ARM
861@item .thumb_func
862This directive specifies that the following symbol is the name of a
863Thumb encoded function. This information is necessary in order to allow
864the assembler and linker to generate correct code for interworking
865between Arm and Thumb instructions and should be used even if
866interworking is not going to be performed. The presence of this
867directive also implies @code{.thumb}
868
869This directive is not neccessary when generating EABI objects. On these
870targets the encoding is implicit when generating Thumb code.
871
872@cindex @code{.thumb_set} directive, ARM
873@item .thumb_set
874This performs the equivalent of a @code{.set} directive in that it
875creates a symbol which is an alias for another symbol (possibly not yet
876defined). This directive also has the added property in that it marks
877the aliased symbol as being a thumb function entry point, in the same
878way that the @code{.thumb_func} directive does.
879
0855e32b
NS
880@cindex @code{.tlsdescseq} directive, ARM
881@item .tlsdescseq @var{tls-variable}
882This directive is used to annotate parts of an inlined TLS descriptor
883trampoline. Normally the trampoline is provided by the linker, and
884this directive is not needed.
885
4a6bc624
NS
886@c UUUUUUUUUUUUUUUUUUUUUUUUUU
887
888@cindex @code{.unreq} directive, ARM
889@item .unreq @var{alias-name}
890This undefines a register alias which was previously defined using the
891@code{req}, @code{dn} or @code{qn} directives. For example:
892
893@smallexample
894 foo .req r0
895 .unreq foo
896@end smallexample
897
898An error occurs if the name is undefined. Note - this pseudo op can
899be used to delete builtin in register name aliases (eg 'r0'). This
900should only be done if it is really necessary.
901
7ed4c4c5 902@cindex @code{.unwind_raw} directive, ARM
4a6bc624 903@item .unwind_raw @var{offset}, @var{byte1}, @dots{}
7ed4c4c5
NC
904Insert one of more arbitary unwind opcode bytes, which are known to adjust
905the stack pointer by @var{offset} bytes.
906
907For example @code{.unwind_raw 4, 0xb1, 0x01} is equivalent to
908@code{.save @{r0@}}
909
4a6bc624 910@c VVVVVVVVVVVVVVVVVVVVVVVVVV
ee065d83 911
4a6bc624
NS
912@cindex @code{.vsave} directive, ARM
913@item .vsave @var{vfp-reglist}
914Generate unwinder annotations to restore the VFP registers in @var{vfp-reglist}
915using FLDMD. Also works for VFPv3 registers
916that are to be restored using VLDM.
917The format of @var{vfp-reglist} is the same as the corresponding store-multiple
918instruction.
ee065d83 919
4a6bc624
NS
920@smallexample
921@exdent @emph{VFP registers}
922 .vsave @{d8, d9, d10@}
923 fstmdd sp!, @{d8, d9, d10@}
924@exdent @emph{VFPv3 registers}
925 .vsave @{d15, d16, d17@}
926 vstm sp!, @{d15, d16, d17@}
927@end smallexample
e04befd0 928
4a6bc624
NS
929Since FLDMX and FSTMX are now deprecated, this directive should be
930used in favour of @code{.save} for saving VFP registers for ARMv6 and above.
e04befd0 931
4a6bc624
NS
932@c WWWWWWWWWWWWWWWWWWWWWWWWWW
933@c XXXXXXXXXXXXXXXXXXXXXXXXXX
934@c YYYYYYYYYYYYYYYYYYYYYYYYYY
935@c ZZZZZZZZZZZZZZZZZZZZZZZZZZ
ee065d83 936
252b5132
RH
937@end table
938
939@node ARM Opcodes
940@section Opcodes
941
942@cindex ARM opcodes
943@cindex opcodes for ARM
49a5575c
NC
944@code{@value{AS}} implements all the standard ARM opcodes. It also
945implements several pseudo opcodes, including several synthetic load
946instructions.
252b5132 947
49a5575c
NC
948@table @code
949
950@cindex @code{NOP} pseudo op, ARM
951@item NOP
952@smallexample
953 nop
954@end smallexample
252b5132 955
49a5575c
NC
956This pseudo op will always evaluate to a legal ARM instruction that does
957nothing. Currently it will evaluate to MOV r0, r0.
252b5132 958
49a5575c
NC
959@cindex @code{LDR reg,=<label>} pseudo op, ARM
960@item LDR
252b5132
RH
961@smallexample
962 ldr <register> , = <expression>
963@end smallexample
964
965If expression evaluates to a numeric constant then a MOV or MVN
966instruction will be used in place of the LDR instruction, if the
967constant can be generated by either of these instructions. Otherwise
968the constant will be placed into the nearest literal pool (if it not
969already there) and a PC relative LDR instruction will be generated.
970
49a5575c
NC
971@cindex @code{ADR reg,<label>} pseudo op, ARM
972@item ADR
973@smallexample
974 adr <register> <label>
975@end smallexample
976
977This instruction will load the address of @var{label} into the indicated
978register. The instruction will evaluate to a PC relative ADD or SUB
979instruction depending upon where the label is located. If the label is
980out of range, or if it is not defined in the same file (and section) as
981the ADR instruction, then an error will be generated. This instruction
982will not make use of the literal pool.
983
984@cindex @code{ADRL reg,<label>} pseudo op, ARM
985@item ADRL
986@smallexample
987 adrl <register> <label>
988@end smallexample
989
990This instruction will load the address of @var{label} into the indicated
a349d9dd 991register. The instruction will evaluate to one or two PC relative ADD
49a5575c
NC
992or SUB instructions depending upon where the label is located. If a
993second instruction is not needed a NOP instruction will be generated in
994its place, so that this instruction is always 8 bytes long.
995
996If the label is out of range, or if it is not defined in the same file
997(and section) as the ADRL instruction, then an error will be generated.
998This instruction will not make use of the literal pool.
999
1000@end table
1001
252b5132
RH
1002For information on the ARM or Thumb instruction sets, see @cite{ARM
1003Software Development Toolkit Reference Manual}, Advanced RISC Machines
1004Ltd.
1005
6057a28f
NC
1006@node ARM Mapping Symbols
1007@section Mapping Symbols
1008
1009The ARM ELF specification requires that special symbols be inserted
1010into object files to mark certain features:
1011
1012@table @code
1013
1014@cindex @code{$a}
1015@item $a
1016At the start of a region of code containing ARM instructions.
1017
1018@cindex @code{$t}
1019@item $t
1020At the start of a region of code containing THUMB instructions.
1021
1022@cindex @code{$d}
1023@item $d
1024At the start of a region of data.
1025
1026@end table
1027
1028The assembler will automatically insert these symbols for you - there
1029is no need to code them yourself. Support for tagging symbols ($b,
1030$f, $p and $m) which is also mentioned in the current ARM ELF
1031specification is not implemented. This is because they have been
1032dropped from the new EABI and so tools cannot rely upon their
1033presence.
1034
7da4f750
MM
1035@node ARM Unwinding Tutorial
1036@section Unwinding
1037
1038The ABI for the ARM Architecture specifies a standard format for
1039exception unwind information. This information is used when an
1040exception is thrown to determine where control should be transferred.
1041In particular, the unwind information is used to determine which
1042function called the function that threw the exception, and which
1043function called that one, and so forth. This information is also used
1044to restore the values of callee-saved registers in the function
1045catching the exception.
1046
1047If you are writing functions in assembly code, and those functions
1048call other functions that throw exceptions, you must use assembly
1049pseudo ops to ensure that appropriate exception unwind information is
1050generated. Otherwise, if one of the functions called by your assembly
1051code throws an exception, the run-time library will be unable to
1052unwind the stack through your assembly code and your program will not
1053behave correctly.
1054
1055To illustrate the use of these pseudo ops, we will examine the code
1056that G++ generates for the following C++ input:
1057
1058@verbatim
1059void callee (int *);
1060
1061int
1062caller ()
1063{
1064 int i;
1065 callee (&i);
1066 return i;
1067}
1068@end verbatim
1069
1070This example does not show how to throw or catch an exception from
1071assembly code. That is a much more complex operation and should
1072always be done in a high-level language, such as C++, that directly
1073supports exceptions.
1074
1075The code generated by one particular version of G++ when compiling the
1076example above is:
1077
1078@verbatim
1079_Z6callerv:
1080 .fnstart
1081.LFB2:
1082 @ Function supports interworking.
1083 @ args = 0, pretend = 0, frame = 8
1084 @ frame_needed = 1, uses_anonymous_args = 0
1085 stmfd sp!, {fp, lr}
1086 .save {fp, lr}
1087.LCFI0:
1088 .setfp fp, sp, #4
1089 add fp, sp, #4
1090.LCFI1:
1091 .pad #8
1092 sub sp, sp, #8
1093.LCFI2:
1094 sub r3, fp, #8
1095 mov r0, r3
1096 bl _Z6calleePi
1097 ldr r3, [fp, #-8]
1098 mov r0, r3
1099 sub sp, fp, #4
1100 ldmfd sp!, {fp, lr}
1101 bx lr
1102.LFE2:
1103 .fnend
1104@end verbatim
1105
1106Of course, the sequence of instructions varies based on the options
1107you pass to GCC and on the version of GCC in use. The exact
1108instructions are not important since we are focusing on the pseudo ops
1109that are used to generate unwind information.
1110
1111An important assumption made by the unwinder is that the stack frame
1112does not change during the body of the function. In particular, since
1113we assume that the assembly code does not itself throw an exception,
1114the only point where an exception can be thrown is from a call, such
1115as the @code{bl} instruction above. At each call site, the same saved
1116registers (including @code{lr}, which indicates the return address)
1117must be located in the same locations relative to the frame pointer.
1118
1119The @code{.fnstart} (@pxref{arm_fnstart,,.fnstart pseudo op}) pseudo
1120op appears immediately before the first instruction of the function
1121while the @code{.fnend} (@pxref{arm_fnend,,.fnend pseudo op}) pseudo
1122op appears immediately after the last instruction of the function.
1123These pseudo ops specify the range of the function.
1124
1125Only the order of the other pseudos ops (e.g., @code{.setfp} or
1126@code{.pad}) matters; their exact locations are irrelevant. In the
1127example above, the compiler emits the pseudo ops with particular
1128instructions. That makes it easier to understand the code, but it is
1129not required for correctness. It would work just as well to emit all
1130of the pseudo ops other than @code{.fnend} in the same order, but
1131immediately after @code{.fnstart}.
1132
1133The @code{.save} (@pxref{arm_save,,.save pseudo op}) pseudo op
1134indicates registers that have been saved to the stack so that they can
1135be restored before the function returns. The argument to the
1136@code{.save} pseudo op is a list of registers to save. If a register
1137is ``callee-saved'' (as specified by the ABI) and is modified by the
1138function you are writing, then your code must save the value before it
1139is modified and restore the original value before the function
1140returns. If an exception is thrown, the run-time library restores the
1141values of these registers from their locations on the stack before
1142returning control to the exception handler. (Of course, if an
1143exception is not thrown, the function that contains the @code{.save}
1144pseudo op restores these registers in the function epilogue, as is
1145done with the @code{ldmfd} instruction above.)
1146
1147You do not have to save callee-saved registers at the very beginning
1148of the function and you do not need to use the @code{.save} pseudo op
1149immediately following the point at which the registers are saved.
1150However, if you modify a callee-saved register, you must save it on
1151the stack before modifying it and before calling any functions which
1152might throw an exception. And, you must use the @code{.save} pseudo
1153op to indicate that you have done so.
1154
1155The @code{.pad} (@pxref{arm_pad,,.pad}) pseudo op indicates a
1156modification of the stack pointer that does not save any registers.
1157The argument is the number of bytes (in decimal) that are subtracted
1158from the stack pointer. (On ARM CPUs, the stack grows downwards, so
1159subtracting from the stack pointer increases the size of the stack.)
1160
1161The @code{.setfp} (@pxref{arm_setfp,,.setfp pseudo op}) pseudo op
1162indicates the register that contains the frame pointer. The first
1163argument is the register that is set, which is typically @code{fp}.
1164The second argument indicates the register from which the frame
1165pointer takes its value. The third argument, if present, is the value
1166(in decimal) added to the register specified by the second argument to
1167compute the value of the frame pointer. You should not modify the
1168frame pointer in the body of the function.
1169
1170If you do not use a frame pointer, then you should not use the
1171@code{.setfp} pseudo op. If you do not use a frame pointer, then you
1172should avoid modifying the stack pointer outside of the function
1173prologue. Otherwise, the run-time library will be unable to find
1174saved registers when it is unwinding the stack.
1175
1176The pseudo ops described above are sufficient for writing assembly
1177code that calls functions which may throw exceptions. If you need to
1178know more about the object-file format used to represent unwind
1179information, you may consult the @cite{Exception Handling ABI for the
1180ARM Architecture} available from @uref{http://infocenter.arm.com}.
This page took 0.554611 seconds and 4 git commands to generate.