Add generic and ARM specific support for half-precision IEEE 754 floating point numbe...
[deliverable/binutils-gdb.git] / gas / doc / c-arm.texi
CommitLineData
82704155 1@c Copyright (C) 1996-2019 Free Software Foundation, Inc.
252b5132
RH
2@c This is part of the GAS manual.
3@c For copying conditions, see the file as.texinfo.
4
5@ifset GENERIC
6@page
7@node ARM-Dependent
8@chapter ARM Dependent Features
9@end ifset
10
11@ifclear GENERIC
12@node Machine Dependencies
13@chapter ARM Dependent Features
14@end ifclear
15
16@cindex ARM support
17@cindex Thumb support
18@menu
19* ARM Options:: Options
20* ARM Syntax:: Syntax
21* ARM Floating Point:: Floating Point
22* ARM Directives:: ARM Machine Directives
23* ARM Opcodes:: Opcodes
6057a28f 24* ARM Mapping Symbols:: Mapping Symbols
7da4f750 25* ARM Unwinding Tutorial:: Unwinding
252b5132
RH
26@end menu
27
28@node ARM Options
29@section Options
30@cindex ARM options (none)
31@cindex options for ARM (none)
adcf07e6 32
252b5132 33@table @code
adcf07e6 34
a05a5b64 35@cindex @code{-mcpu=} command-line option, ARM
92081f48 36@item -mcpu=@var{processor}[+@var{extension}@dots{}]
252b5132
RH
37This option specifies the target processor. The assembler will issue an
38error message if an attempt is made to assemble an instruction which
03b1477f 39will not execute on the target processor. The following processor names are
34bca508 40recognized:
03b1477f
RE
41@code{arm1},
42@code{arm2},
43@code{arm250},
44@code{arm3},
45@code{arm6},
46@code{arm60},
47@code{arm600},
48@code{arm610},
49@code{arm620},
50@code{arm7},
51@code{arm7m},
52@code{arm7d},
53@code{arm7dm},
54@code{arm7di},
55@code{arm7dmi},
56@code{arm70},
57@code{arm700},
58@code{arm700i},
59@code{arm710},
60@code{arm710t},
61@code{arm720},
62@code{arm720t},
63@code{arm740t},
64@code{arm710c},
65@code{arm7100},
66@code{arm7500},
67@code{arm7500fe},
68@code{arm7t},
69@code{arm7tdmi},
1ff4677c 70@code{arm7tdmi-s},
03b1477f
RE
71@code{arm8},
72@code{arm810},
73@code{strongarm},
74@code{strongarm1},
75@code{strongarm110},
76@code{strongarm1100},
77@code{strongarm1110},
78@code{arm9},
79@code{arm920},
80@code{arm920t},
81@code{arm922t},
82@code{arm940t},
83@code{arm9tdmi},
7fac0536
NC
84@code{fa526} (Faraday FA526 processor),
85@code{fa626} (Faraday FA626 processor),
03b1477f 86@code{arm9e},
7de9afa2 87@code{arm926e},
1ff4677c 88@code{arm926ej-s},
03b1477f
RE
89@code{arm946e-r0},
90@code{arm946e},
db8ac8f9 91@code{arm946e-s},
03b1477f
RE
92@code{arm966e-r0},
93@code{arm966e},
db8ac8f9
PB
94@code{arm966e-s},
95@code{arm968e-s},
03b1477f 96@code{arm10t},
db8ac8f9 97@code{arm10tdmi},
03b1477f
RE
98@code{arm10e},
99@code{arm1020},
100@code{arm1020t},
7de9afa2 101@code{arm1020e},
db8ac8f9 102@code{arm1022e},
1ff4677c 103@code{arm1026ej-s},
4a58c4bd
NC
104@code{fa606te} (Faraday FA606TE processor),
105@code{fa616te} (Faraday FA616TE processor),
7fac0536 106@code{fa626te} (Faraday FA626TE processor),
4a58c4bd 107@code{fmp626} (Faraday FMP626 processor),
7fac0536 108@code{fa726te} (Faraday FA726TE processor),
1ff4677c
RE
109@code{arm1136j-s},
110@code{arm1136jf-s},
db8ac8f9
PB
111@code{arm1156t2-s},
112@code{arm1156t2f-s},
0dd132b6
NC
113@code{arm1176jz-s},
114@code{arm1176jzf-s},
115@code{mpcore},
116@code{mpcorenovfp},
b38f9f31 117@code{cortex-a5},
c90460e4 118@code{cortex-a7},
62b3e311 119@code{cortex-a8},
15290f0a 120@code{cortex-a9},
dbb1f804 121@code{cortex-a15},
ed5491b9 122@code{cortex-a17},
6735952f 123@code{cortex-a32},
43cdc0a8 124@code{cortex-a35},
4469186b 125@code{cortex-a53},
15a7695f 126@code{cortex-a55},
4469186b
KT
127@code{cortex-a57},
128@code{cortex-a72},
362a3eba 129@code{cortex-a73},
15a7695f 130@code{cortex-a75},
7ebd1359 131@code{cortex-a76},
ef8df4ca 132@code{ares},
62b3e311 133@code{cortex-r4},
307c948d 134@code{cortex-r4f},
70a8bc5b 135@code{cortex-r5},
136@code{cortex-r7},
5f474010 137@code{cortex-r8},
0cda1e19 138@code{cortex-r52},
b19ea8d2 139@code{cortex-m33},
ce1b0a45 140@code{cortex-m23},
a715796b 141@code{cortex-m7},
7ef07ba0 142@code{cortex-m4},
62b3e311 143@code{cortex-m3},
5b19eaba
NC
144@code{cortex-m1},
145@code{cortex-m0},
ce32bd10 146@code{cortex-m0plus},
246496bb 147@code{exynos-m1},
ea0d6bb9
PT
148@code{marvell-pj4},
149@code{marvell-whitney},
83f43c83 150@code{neoverse-n1},
ea0d6bb9
PT
151@code{xgene1},
152@code{xgene2},
03b1477f
RE
153@code{ep9312} (ARM920 with Cirrus Maverick coprocessor),
154@code{i80200} (Intel XScale processor)
334fe02b 155@code{iwmmxt} (Intel XScale processor with Wireless MMX technology coprocessor)
03b1477f 156and
34bca508 157@code{xscale}.
03b1477f
RE
158The special name @code{all} may be used to allow the
159assembler to accept instructions valid for any ARM processor.
160
34bca508
L
161In addition to the basic instruction set, the assembler can be told to
162accept various extension mnemonics that extend the processor using the
03b1477f 163co-processor instruction space. For example, @code{-mcpu=arm920+maverick}
34bca508 164is equivalent to specifying @code{-mcpu=ep9312}.
69133863 165
34bca508 166Multiple extensions may be specified, separated by a @code{+}. The
69133863
MGD
167extensions should be specified in ascending alphabetical order.
168
34bca508 169Some extensions may be restricted to particular architectures; this is
60e5ef9f
MGD
170documented in the list of extensions below.
171
34bca508
L
172Extension mnemonics may also be removed from those the assembler accepts.
173This is done be prepending @code{no} to the option that adds the extension.
174Extensions that are removed should be listed after all extensions which have
175been added, again in ascending alphabetical order. For example,
69133863
MGD
176@code{-mcpu=ep9312+nomaverick} is equivalent to specifying @code{-mcpu=arm920}.
177
178
eea54501 179The following extensions are currently supported:
ea0d6bb9 180@code{crc}
bca38921 181@code{crypto} (Cryptography Extensions for v8-A architecture, implies @code{fp+simd}),
c604a79a 182@code{dotprod} (Dot Product Extensions for v8.2-A architecture, implies @code{fp+simd}),
bca38921 183@code{fp} (Floating Point Extensions for v8-A architecture),
01f48020
TC
184@code{fp16} (FP16 Extensions for v8.2-A architecture, implies @code{fp}),
185@code{fp16fml} (FP16 Floating Point Multiplication Variant Extensions for v8.2-A architecture, implies @code{fp16}),
bca38921 186@code{idiv} (Integer Divide Extensions for v7-A and v7-R architectures),
69133863
MGD
187@code{iwmmxt},
188@code{iwmmxt2},
ea0d6bb9 189@code{xscale},
69133863 190@code{maverick},
ea0d6bb9
PT
191@code{mp} (Multiprocessing Extensions for v7-A and v7-R
192architectures),
b2a5fbdc 193@code{os} (Operating System for v6M architecture),
dad0c3bf
SD
194@code{predres} (Execution and Data Prediction Restriction Instruction for
195v8-A architectures, added by default from v8.5-A),
7fadb25d
SD
196@code{sb} (Speculation Barrier Instruction for v8-A architectures, added by
197default from v8.5-A),
f4c65163 198@code{sec} (Security Extensions for v6K and v7-A architectures),
bca38921 199@code{simd} (Advanced SIMD Extensions for v8-A architecture, implies @code{fp}),
34bca508 200@code{virt} (Virtualization Extensions for v7-A architecture, implies
90ec0d68 201@code{idiv}),
33eaf5de 202@code{pan} (Privileged Access Never Extensions for v8-A architecture),
4d1464f2
MW
203@code{ras} (Reliability, Availability and Serviceability extensions
204for v8-A architecture),
d6b4b13e
MW
205@code{rdma} (ARMv8.1 Advanced SIMD extensions for v8-A architecture, implies
206@code{simd})
03b1477f 207and
69133863 208@code{xscale}.
03b1477f 209
a05a5b64 210@cindex @code{-march=} command-line option, ARM
92081f48 211@item -march=@var{architecture}[+@var{extension}@dots{}]
252b5132
RH
212This option specifies the target architecture. The assembler will issue
213an error message if an attempt is made to assemble an instruction which
34bca508
L
214will not execute on the target architecture. The following architecture
215names are recognized:
03b1477f
RE
216@code{armv1},
217@code{armv2},
218@code{armv2a},
219@code{armv2s},
220@code{armv3},
221@code{armv3m},
222@code{armv4},
223@code{armv4xm},
224@code{armv4t},
225@code{armv4txm},
226@code{armv5},
227@code{armv5t},
228@code{armv5txm},
229@code{armv5te},
09d92015 230@code{armv5texp},
c5f98204 231@code{armv6},
1ddd7f43 232@code{armv6j},
0dd132b6
NC
233@code{armv6k},
234@code{armv6z},
f33026a9 235@code{armv6kz},
b2a5fbdc
MGD
236@code{armv6-m},
237@code{armv6s-m},
62b3e311 238@code{armv7},
c450d570 239@code{armv7-a},
c9fb6e58 240@code{armv7ve},
c450d570
PB
241@code{armv7-r},
242@code{armv7-m},
9e3c6df6 243@code{armv7e-m},
bca38921 244@code{armv8-a},
a5932920 245@code{armv8.1-a},
56a1b672 246@code{armv8.2-a},
a12fd8e1 247@code{armv8.3-a},
ced40572 248@code{armv8-r},
dec41383 249@code{armv8.4-a},
23f233a5 250@code{armv8.5-a},
34ef62f4
AV
251@code{armv8-m.base},
252@code{armv8-m.main},
e0991585 253@code{armv8.1-m.main},
34ef62f4 254@code{iwmmxt},
ea0d6bb9 255@code{iwmmxt2}
03b1477f
RE
256and
257@code{xscale}.
258If both @code{-mcpu} and
259@code{-march} are specified, the assembler will use
260the setting for @code{-mcpu}.
261
34ef62f4
AV
262The architecture option can be extended with a set extension options. These
263extensions are context sensitive, i.e. the same extension may mean different
264things when used with different architectures. When used together with a
265@code{-mfpu} option, the union of both feature enablement is taken.
266See their availability and meaning below:
267
268For @code{armv5te}, @code{armv5texp}, @code{armv5tej}, @code{armv6}, @code{armv6j}, @code{armv6k}, @code{armv6z}, @code{armv6kz}, @code{armv6zk}, @code{armv6t2}, @code{armv6kt2} and @code{armv6zt2}:
269
270@code{+fp}: Enables VFPv2 instructions.
271@code{+nofp}: Disables all FPU instrunctions.
272
273For @code{armv7}:
274
275@code{+fp}: Enables VFPv3 instructions with 16 double-word registers.
276@code{+nofp}: Disables all FPU instructions.
277
278For @code{armv7-a}:
279
280@code{+fp}: Enables VFPv3 instructions with 16 double-word registers.
281@code{+vfpv3-d16}: Alias for @code{+fp}.
282@code{+vfpv3}: Enables VFPv3 instructions with 32 double-word registers.
283@code{+vfpv3-d16-fp16}: Enables VFPv3 with half precision floating-point
284conversion instructions and 16 double-word registers.
285@code{+vfpv3-fp16}: Enables VFPv3 with half precision floating-point conversion
286instructions and 32 double-word registers.
287@code{+vfpv4-d16}: Enables VFPv4 instructions with 16 double-word registers.
288@code{+vfpv4}: Enables VFPv4 instructions with 32 double-word registers.
289@code{+simd}: Enables VFPv3 and NEONv1 instructions with 32 double-word
290registers.
291@code{+neon}: Alias for @code{+simd}.
292@code{+neon-vfpv3}: Alias for @code{+simd}.
293@code{+neon-fp16}: Enables VFPv3, half precision floating-point conversion and
294NEONv1 instructions with 32 double-word registers.
295@code{+neon-vfpv4}: Enables VFPv4 and NEONv1 with Fused-MAC instructions and 32
296double-word registers.
297@code{+mp}: Enables Multiprocessing Extensions.
298@code{+sec}: Enables Security Extensions.
299@code{+nofp}: Disables all FPU and NEON instructions.
300@code{+nosimd}: Disables all NEON instructions.
301
302For @code{armv7ve}:
303
304@code{+fp}: Enables VFPv4 instructions with 16 double-word registers.
305@code{+vfpv4-d16}: Alias for @code{+fp}.
306@code{+vfpv3-d16}: Enables VFPv3 instructions with 16 double-word registers.
307@code{+vfpv3}: Enables VFPv3 instructions with 32 double-word registers.
308@code{+vfpv3-d16-fp16}: Enables VFPv3 with half precision floating-point
309conversion instructions and 16 double-word registers.
310@code{+vfpv3-fp16}: Enables VFPv3 with half precision floating-point conversion
311instructions and 32 double-word registers.
312@code{+vfpv4}: Enables VFPv4 instructions with 32 double-word registers.
313@code{+simd}: Enables VFPv4 and NEONv1 with Fused-MAC instructions and 32
314double-word registers.
315@code{+neon-vfpv4}: Alias for @code{+simd}.
316@code{+neon}: Enables VFPv3 and NEONv1 instructions with 32 double-word
317registers.
318@code{+neon-vfpv3}: Alias for @code{+neon}.
319@code{+neon-fp16}: Enables VFPv3, half precision floating-point conversion and
320NEONv1 instructions with 32 double-word registers.
321double-word registers.
322@code{+nofp}: Disables all FPU and NEON instructions.
323@code{+nosimd}: Disables all NEON instructions.
324
325For @code{armv7-r}:
326
327@code{+fp.sp}: Enables single-precision only VFPv3 instructions with 16
328double-word registers.
329@code{+vfpv3xd}: Alias for @code{+fp.sp}.
330@code{+fp}: Enables VFPv3 instructions with 16 double-word registers.
331@code{+vfpv3-d16}: Alias for @code{+fp}.
332@code{+vfpv3xd-fp16}: Enables single-precision only VFPv3 and half
333floating-point conversion instructions with 16 double-word registers.
334@code{+vfpv3-d16-fp16}: Enables VFPv3 and half precision floating-point
335conversion instructions with 16 double-word registers.
336@code{+idiv}: Enables integer division instructions in ARM mode.
337@code{+nofp}: Disables all FPU instructions.
338
339For @code{armv7e-m}:
340
341@code{+fp}: Enables single-precision only VFPv4 instructions with 16
342double-word registers.
343@code{+vfpvf4-sp-d16}: Alias for @code{+fp}.
344@code{+fpv5}: Enables single-precision only VFPv5 instructions with 16
345double-word registers.
346@code{+fp.dp}: Enables VFPv5 instructions with 16 double-word registers.
347@code{+fpv5-d16"}: Alias for @code{+fp.dp}.
348@code{+nofp}: Disables all FPU instructions.
349
350For @code{armv8-m.main}:
351
352@code{+dsp}: Enables DSP Extension.
353@code{+fp}: Enables single-precision only VFPv5 instructions with 16
354double-word registers.
355@code{+fp.dp}: Enables VFPv5 instructions with 16 double-word registers.
356@code{+nofp}: Disables all FPU instructions.
357@code{+nodsp}: Disables DSP Extension.
358
e0991585
AV
359For @code{armv8.1-m.main}:
360
361@code{+dsp}: Enables DSP Extension.
362@code{+fp}: Enables single and half precision scalar Floating Point Extensions
363for Armv8.1-M Mainline with 16 double-word registers.
364@code{+fp.dp}: Enables double precision scalar Floating Point Extensions for
365Armv8.1-M Mainline, implies @code{+fp}.
a7ad558c
AV
366@code{+mve}: Enables integer only M-profile Vector Extension for
367Armv8.1-M Mainline, implies @code{+dsp}.
368@code{+mve.fp}: Enables Floating Point M-profile Vector Extension for
369Armv8.1-M Mainline, implies @code{+mve} and @code{+fp}.
e0991585
AV
370@code{+nofp}: Disables all FPU instructions.
371@code{+nodsp}: Disables DSP Extension.
a7ad558c 372@code{+nomve}: Disables all M-profile Vector Extensions.
e0991585 373
34ef62f4
AV
374For @code{armv8-a}:
375
376@code{+crc}: Enables CRC32 Extension.
377@code{+simd}: Enables VFP and NEON for Armv8-A.
378@code{+crypto}: Enables Cryptography Extensions for Armv8-A, implies
379@code{+simd}.
380@code{+sb}: Enables Speculation Barrier Instruction for Armv8-A.
381@code{+predres}: Enables Execution and Data Prediction Restriction Instruction
382for Armv8-A.
383@code{+nofp}: Disables all FPU, NEON and Cryptography Extensions.
384@code{+nocrypto}: Disables Cryptography Extensions.
385
386For @code{armv8.1-a}:
387
388@code{+simd}: Enables VFP and NEON for Armv8.1-A.
389@code{+crypto}: Enables Cryptography Extensions for Armv8-A, implies
390@code{+simd}.
391@code{+sb}: Enables Speculation Barrier Instruction for Armv8-A.
392@code{+predres}: Enables Execution and Data Prediction Restriction Instruction
393for Armv8-A.
394@code{+nofp}: Disables all FPU, NEON and Cryptography Extensions.
395@code{+nocrypto}: Disables Cryptography Extensions.
396
397For @code{armv8.2-a} and @code{armv8.3-a}:
398
399@code{+simd}: Enables VFP and NEON for Armv8.1-A.
400@code{+fp16}: Enables FP16 Extension for Armv8.2-A, implies @code{+simd}.
401@code{+fp16fml}: Enables FP16 Floating Point Multiplication Variant Extensions
402for Armv8.2-A, implies @code{+fp16}.
403@code{+crypto}: Enables Cryptography Extensions for Armv8-A, implies
404@code{+simd}.
405@code{+dotprod}: Enables Dot Product Extensions for Armv8.2-A, implies
406@code{+simd}.
407@code{+sb}: Enables Speculation Barrier Instruction for Armv8-A.
408@code{+predres}: Enables Execution and Data Prediction Restriction Instruction
409for Armv8-A.
410@code{+nofp}: Disables all FPU, NEON, Cryptography and Dot Product Extensions.
411@code{+nocrypto}: Disables Cryptography Extensions.
412
413For @code{armv8.4-a}:
414
415@code{+simd}: Enables VFP and NEON for Armv8.1-A and Dot Product Extensions for
416Armv8.2-A.
417@code{+fp16}: Enables FP16 Floating Point and Floating Point Multiplication
418Variant Extensions for Armv8.2-A, implies @code{+simd}.
419@code{+crypto}: Enables Cryptography Extensions for Armv8-A, implies
420@code{+simd}.
421@code{+sb}: Enables Speculation Barrier Instruction for Armv8-A.
422@code{+predres}: Enables Execution and Data Prediction Restriction Instruction
423for Armv8-A.
424@code{+nofp}: Disables all FPU, NEON, Cryptography and Dot Product Extensions.
425@code{+nocryptp}: Disables Cryptography Extensions.
426
427For @code{armv8.5-a}:
428
429@code{+simd}: Enables VFP and NEON for Armv8.1-A and Dot Product Extensions for
430Armv8.2-A.
431@code{+fp16}: Enables FP16 Floating Point and Floating Point Multiplication
432Variant Extensions for Armv8.2-A, implies @code{+simd}.
433@code{+crypto}: Enables Cryptography Extensions for Armv8-A, implies
434@code{+simd}.
435@code{+nofp}: Disables all FPU, NEON, Cryptography and Dot Product Extensions.
436@code{+nocryptp}: Disables Cryptography Extensions.
437
03b1477f 438
a05a5b64 439@cindex @code{-mfpu=} command-line option, ARM
03b1477f
RE
440@item -mfpu=@var{floating-point-format}
441
442This option specifies the floating point format to assemble for. The
443assembler will issue an error message if an attempt is made to assemble
34bca508 444an instruction which will not execute on the target floating point unit.
03b1477f
RE
445The following format options are recognized:
446@code{softfpa},
447@code{fpe},
bc89618b
RE
448@code{fpe2},
449@code{fpe3},
03b1477f
RE
450@code{fpa},
451@code{fpa10},
452@code{fpa11},
453@code{arm7500fe},
454@code{softvfp},
455@code{softvfp+vfp},
456@code{vfp},
457@code{vfp10},
458@code{vfp10-r0},
459@code{vfp9},
460@code{vfpxd},
62f3b8c8
PB
461@code{vfpv2},
462@code{vfpv3},
463@code{vfpv3-fp16},
464@code{vfpv3-d16},
465@code{vfpv3-d16-fp16},
466@code{vfpv3xd},
467@code{vfpv3xd-d16},
468@code{vfpv4},
469@code{vfpv4-d16},
f0cd0667 470@code{fpv4-sp-d16},
a715796b
TG
471@code{fpv5-sp-d16},
472@code{fpv5-d16},
bca38921 473@code{fp-armv8},
09d92015
MM
474@code{arm1020t},
475@code{arm1020e},
b1cc4aeb 476@code{arm1136jf-s},
62f3b8c8
PB
477@code{maverick},
478@code{neon},
d5e0ba9c
RE
479@code{neon-vfpv3},
480@code{neon-fp16},
bca38921
MGD
481@code{neon-vfpv4},
482@code{neon-fp-armv8},
081e4c7d
MW
483@code{crypto-neon-fp-armv8},
484@code{neon-fp-armv8.1}
d6b4b13e 485and
081e4c7d 486@code{crypto-neon-fp-armv8.1}.
03b1477f
RE
487
488In addition to determining which instructions are assembled, this option
489also affects the way in which the @code{.double} assembler directive behaves
490when assembling little-endian code.
491
34bca508 492The default is dependent on the processor selected. For Architecture 5 or
d5e0ba9c 493later, the default is to assemble for VFP instructions; for earlier
03b1477f 494architectures the default is to assemble for FPA instructions.
adcf07e6 495
5312fe52
BW
496@cindex @code{-mfp16-format=} command-line option
497@item -mfp16-format=@var{format}
498This option specifies the half-precision floating point format to use
499when assembling floating point numbers emitted by the @code{.float16}
500directive.
501The following format options are recognized:
502@code{ieee},
503@code{alternative}.
504If @code{ieee} is specified then the IEEE 754-2008 half-precision floating
505point format is used, if @code{alternative} is specified then the Arm
506alternative half-precision format is used. If this option is set on the
507command line then the format is fixed and cannot be changed with
508the @code{float16_format} directive. If this value is not set then
509the IEEE 754-2008 format is used until the format is explicitly set with
510the @code{float16_format} directive.
511
a05a5b64 512@cindex @code{-mthumb} command-line option, ARM
252b5132 513@item -mthumb
03b1477f 514This option specifies that the assembler should start assembling Thumb
34bca508 515instructions; that is, it should behave as though the file starts with a
03b1477f 516@code{.code 16} directive.
adcf07e6 517
a05a5b64 518@cindex @code{-mthumb-interwork} command-line option, ARM
252b5132
RH
519@item -mthumb-interwork
520This option specifies that the output generated by the assembler should
fc6141f0
NC
521be marked as supporting interworking. It also affects the behaviour
522of the @code{ADR} and @code{ADRL} pseudo opcodes.
adcf07e6 523
a05a5b64 524@cindex @code{-mimplicit-it} command-line option, ARM
52970753
NC
525@item -mimplicit-it=never
526@itemx -mimplicit-it=always
527@itemx -mimplicit-it=arm
528@itemx -mimplicit-it=thumb
529The @code{-mimplicit-it} option controls the behavior of the assembler when
530conditional instructions are not enclosed in IT blocks.
531There are four possible behaviors.
532If @code{never} is specified, such constructs cause a warning in ARM
533code and an error in Thumb-2 code.
534If @code{always} is specified, such constructs are accepted in both
535ARM and Thumb-2 code, where the IT instruction is added implicitly.
536If @code{arm} is specified, such constructs are accepted in ARM code
537and cause an error in Thumb-2 code.
538If @code{thumb} is specified, such constructs cause a warning in ARM
539code and are accepted in Thumb-2 code. If you omit this option, the
540behavior is equivalent to @code{-mimplicit-it=arm}.
e07e6e58 541
a05a5b64
TP
542@cindex @code{-mapcs-26} command-line option, ARM
543@cindex @code{-mapcs-32} command-line option, ARM
5a5829dd
NS
544@item -mapcs-26
545@itemx -mapcs-32
546These options specify that the output generated by the assembler should
252b5132
RH
547be marked as supporting the indicated version of the Arm Procedure.
548Calling Standard.
adcf07e6 549
a05a5b64 550@cindex @code{-matpcs} command-line option, ARM
077b8428 551@item -matpcs
34bca508 552This option specifies that the output generated by the assembler should
077b8428
NC
553be marked as supporting the Arm/Thumb Procedure Calling Standard. If
554enabled this option will cause the assembler to create an empty
555debugging section in the object file called .arm.atpcs. Debuggers can
556use this to determine the ABI being used by.
557
a05a5b64 558@cindex @code{-mapcs-float} command-line option, ARM
252b5132 559@item -mapcs-float
1be59579 560This indicates the floating point variant of the APCS should be
252b5132 561used. In this variant floating point arguments are passed in FP
550262c4 562registers rather than integer registers.
adcf07e6 563
a05a5b64 564@cindex @code{-mapcs-reentrant} command-line option, ARM
252b5132
RH
565@item -mapcs-reentrant
566This indicates that the reentrant variant of the APCS should be used.
567This variant supports position independent code.
adcf07e6 568
a05a5b64 569@cindex @code{-mfloat-abi=} command-line option, ARM
33a392fb
PB
570@item -mfloat-abi=@var{abi}
571This option specifies that the output generated by the assembler should be
572marked as using specified floating point ABI.
573The following values are recognized:
574@code{soft},
575@code{softfp}
576and
577@code{hard}.
578
a05a5b64 579@cindex @code{-eabi=} command-line option, ARM
d507cf36
PB
580@item -meabi=@var{ver}
581This option specifies which EABI version the produced object files should
582conform to.
b45619c0 583The following values are recognized:
3a4a14e9
PB
584@code{gnu},
585@code{4}
d507cf36 586and
3a4a14e9 587@code{5}.
d507cf36 588
a05a5b64 589@cindex @code{-EB} command-line option, ARM
252b5132
RH
590@item -EB
591This option specifies that the output generated by the assembler should
592be marked as being encoded for a big-endian processor.
adcf07e6 593
080bb7bb
NC
594Note: If a program is being built for a system with big-endian data
595and little-endian instructions then it should be assembled with the
596@option{-EB} option, (all of it, code and data) and then linked with
597the @option{--be8} option. This will reverse the endianness of the
598instructions back to little-endian, but leave the data as big-endian.
599
a05a5b64 600@cindex @code{-EL} command-line option, ARM
252b5132
RH
601@item -EL
602This option specifies that the output generated by the assembler should
603be marked as being encoded for a little-endian processor.
adcf07e6 604
a05a5b64 605@cindex @code{-k} command-line option, ARM
252b5132
RH
606@cindex PIC code generation for ARM
607@item -k
a349d9dd
PB
608This option specifies that the output of the assembler should be marked
609as position-independent code (PIC).
adcf07e6 610
a05a5b64 611@cindex @code{--fix-v4bx} command-line option, ARM
845b51d6
PB
612@item --fix-v4bx
613Allow @code{BX} instructions in ARMv4 code. This is intended for use with
614the linker option of the same name.
615
a05a5b64 616@cindex @code{-mwarn-deprecated} command-line option, ARM
278df34e
NS
617@item -mwarn-deprecated
618@itemx -mno-warn-deprecated
619Enable or disable warnings about using deprecated options or
620features. The default is to warn.
621
a05a5b64 622@cindex @code{-mccs} command-line option, ARM
2e6976a8
DG
623@item -mccs
624Turns on CodeComposer Studio assembly syntax compatibility mode.
625
a05a5b64 626@cindex @code{-mwarn-syms} command-line option, ARM
8b2d793c
NC
627@item -mwarn-syms
628@itemx -mno-warn-syms
629Enable or disable warnings about symbols that match the names of ARM
630instructions. The default is to warn.
631
252b5132
RH
632@end table
633
634
635@node ARM Syntax
636@section Syntax
637@menu
cab7e4d9 638* ARM-Instruction-Set:: Instruction Set
252b5132
RH
639* ARM-Chars:: Special Characters
640* ARM-Regs:: Register Names
b6895b4f 641* ARM-Relocations:: Relocations
99f1a7a7 642* ARM-Neon-Alignment:: NEON Alignment Specifiers
252b5132
RH
643@end menu
644
cab7e4d9
NC
645@node ARM-Instruction-Set
646@subsection Instruction Set Syntax
647Two slightly different syntaxes are support for ARM and THUMB
648instructions. The default, @code{divided}, uses the old style where
649ARM and THUMB instructions had their own, separate syntaxes. The new,
650@code{unified} syntax, which can be selected via the @code{.syntax}
651directive, and has the following main features:
652
9e6f3811
AS
653@itemize @bullet
654@item
cab7e4d9
NC
655Immediate operands do not require a @code{#} prefix.
656
9e6f3811 657@item
cab7e4d9
NC
658The @code{IT} instruction may appear, and if it does it is validated
659against subsequent conditional affixes. In ARM mode it does not
660generate machine code, in THUMB mode it does.
661
9e6f3811 662@item
cab7e4d9
NC
663For ARM instructions the conditional affixes always appear at the end
664of the instruction. For THUMB instructions conditional affixes can be
665used, but only inside the scope of an @code{IT} instruction.
666
9e6f3811 667@item
cab7e4d9
NC
668All of the instructions new to the V6T2 architecture (and later) are
669available. (Only a few such instructions can be written in the
670@code{divided} syntax).
671
9e6f3811 672@item
cab7e4d9
NC
673The @code{.N} and @code{.W} suffixes are recognized and honored.
674
9e6f3811 675@item
cab7e4d9
NC
676All instructions set the flags if and only if they have an @code{s}
677affix.
9e6f3811 678@end itemize
cab7e4d9 679
252b5132
RH
680@node ARM-Chars
681@subsection Special Characters
682
683@cindex line comment character, ARM
684@cindex ARM line comment character
7c31ae13
NC
685The presence of a @samp{@@} anywhere on a line indicates the start of
686a comment that extends to the end of that line.
687
688If a @samp{#} appears as the first character of a line then the whole
689line is treated as a comment, but in this case the line could also be
690a logical line number directive (@pxref{Comments}) or a preprocessor
691control command (@pxref{Preprocessing}).
550262c4
NC
692
693@cindex line separator, ARM
694@cindex statement separator, ARM
695@cindex ARM line separator
a349d9dd
PB
696The @samp{;} character can be used instead of a newline to separate
697statements.
550262c4
NC
698
699@cindex immediate character, ARM
700@cindex ARM immediate character
701Either @samp{#} or @samp{$} can be used to indicate immediate operands.
252b5132
RH
702
703@cindex identifiers, ARM
704@cindex ARM identifiers
705*TODO* Explain about /data modifier on symbols.
706
707@node ARM-Regs
708@subsection Register Names
709
710@cindex ARM register names
711@cindex register names, ARM
712*TODO* Explain about ARM register naming, and the predefined names.
713
b6895b4f
PB
714@node ARM-Relocations
715@subsection ARM relocation generation
716
717@cindex data relocations, ARM
718@cindex ARM data relocations
719Specific data relocations can be generated by putting the relocation name
720in parentheses after the symbol name. For example:
721
722@smallexample
723 .word foo(TARGET1)
724@end smallexample
725
726This will generate an @samp{R_ARM_TARGET1} relocation against the symbol
727@var{foo}.
728The following relocations are supported:
729@code{GOT},
730@code{GOTOFF},
731@code{TARGET1},
732@code{TARGET2},
733@code{SBREL},
734@code{TLSGD},
735@code{TLSLDM},
736@code{TLSLDO},
0855e32b
NS
737@code{TLSDESC},
738@code{TLSCALL},
b43420e6
NC
739@code{GOTTPOFF},
740@code{GOT_PREL}
b6895b4f
PB
741and
742@code{TPOFF}.
743
744For compatibility with older toolchains the assembler also accepts
3da1d841
NC
745@code{(PLT)} after branch targets. On legacy targets this will
746generate the deprecated @samp{R_ARM_PLT32} relocation. On EABI
747targets it will encode either the @samp{R_ARM_CALL} or
748@samp{R_ARM_JUMP24} relocation, as appropriate.
b6895b4f
PB
749
750@cindex MOVW and MOVT relocations, ARM
751Relocations for @samp{MOVW} and @samp{MOVT} instructions can be generated
752by prefixing the value with @samp{#:lower16:} and @samp{#:upper16}
b45619c0 753respectively. For example to load the 32-bit address of foo into r0:
252b5132 754
b6895b4f
PB
755@smallexample
756 MOVW r0, #:lower16:foo
757 MOVT r0, #:upper16:foo
758@end smallexample
252b5132 759
72d98d16
MG
760Relocations @samp{R_ARM_THM_ALU_ABS_G0_NC}, @samp{R_ARM_THM_ALU_ABS_G1_NC},
761@samp{R_ARM_THM_ALU_ABS_G2_NC} and @samp{R_ARM_THM_ALU_ABS_G3_NC} can be
762generated by prefixing the value with @samp{#:lower0_7:#},
763@samp{#:lower8_15:#}, @samp{#:upper0_7:#} and @samp{#:upper8_15:#}
764respectively. For example to load the 32-bit address of foo into r0:
765
766@smallexample
767 MOVS r0, #:upper8_15:#foo
768 LSLS r0, r0, #8
769 ADDS r0, #:upper0_7:#foo
770 LSLS r0, r0, #8
771 ADDS r0, #:lower8_15:#foo
772 LSLS r0, r0, #8
773 ADDS r0, #:lower0_7:#foo
774@end smallexample
775
ba724cfc
NC
776@node ARM-Neon-Alignment
777@subsection NEON Alignment Specifiers
778
779@cindex alignment for NEON instructions
780Some NEON load/store instructions allow an optional address
781alignment qualifier.
782The ARM documentation specifies that this is indicated by
783@samp{@@ @var{align}}. However GAS already interprets
784the @samp{@@} character as a "line comment" start,
785so @samp{: @var{align}} is used instead. For example:
786
787@smallexample
788 vld1.8 @{q0@}, [r0, :128]
789@end smallexample
790
791@node ARM Floating Point
792@section Floating Point
793
794@cindex floating point, ARM (@sc{ieee})
795@cindex ARM floating point (@sc{ieee})
796The ARM family uses @sc{ieee} floating-point numbers.
797
252b5132
RH
798@node ARM Directives
799@section ARM Machine Directives
800
801@cindex machine directives, ARM
802@cindex ARM machine directives
803@table @code
804
4a6bc624
NS
805@c AAAAAAAAAAAAAAAAAAAAAAAAA
806
2b841ec2 807@ifclear ELF
4a6bc624
NS
808@cindex @code{.2byte} directive, ARM
809@cindex @code{.4byte} directive, ARM
810@cindex @code{.8byte} directive, ARM
811@item .2byte @var{expression} [, @var{expression}]*
812@itemx .4byte @var{expression} [, @var{expression}]*
813@itemx .8byte @var{expression} [, @var{expression}]*
814These directives write 2, 4 or 8 byte values to the output section.
2b841ec2 815@end ifclear
4a6bc624
NS
816
817@cindex @code{.align} directive, ARM
adcf07e6
NC
818@item .align @var{expression} [, @var{expression}]
819This is the generic @var{.align} directive. For the ARM however if the
820first argument is zero (ie no alignment is needed) the assembler will
821behave as if the argument had been 2 (ie pad to the next four byte
062b7c0c 822boundary). This is for compatibility with ARM's own assembler.
adcf07e6 823
4a6bc624
NS
824@cindex @code{.arch} directive, ARM
825@item .arch @var{name}
826Select the target architecture. Valid values for @var{name} are the same as
54691107
TP
827for the @option{-march} command-line option without the instruction set
828extension.
252b5132 829
34bca508 830Specifying @code{.arch} clears any previously selected architecture
69133863
MGD
831extensions.
832
833@cindex @code{.arch_extension} directive, ARM
834@item .arch_extension @var{name}
34bca508
L
835Add or remove an architecture extension to the target architecture. Valid
836values for @var{name} are the same as those accepted as architectural
a05a5b64 837extensions by the @option{-mcpu} and @option{-march} command-line options.
69133863
MGD
838
839@code{.arch_extension} may be used multiple times to add or remove extensions
840incrementally to the architecture being compiled for.
841
4a6bc624
NS
842@cindex @code{.arm} directive, ARM
843@item .arm
844This performs the same action as @var{.code 32}.
252b5132 845
4a6bc624 846@c BBBBBBBBBBBBBBBBBBBBBBBBBB
0bbf2aa4 847
4a6bc624
NS
848@cindex @code{.bss} directive, ARM
849@item .bss
850This directive switches to the @code{.bss} section.
0bbf2aa4 851
4a6bc624
NS
852@c CCCCCCCCCCCCCCCCCCCCCCCCCC
853
854@cindex @code{.cantunwind} directive, ARM
855@item .cantunwind
856Prevents unwinding through the current function. No personality routine
857or exception table data is required or permitted.
858
859@cindex @code{.code} directive, ARM
860@item .code @code{[16|32]}
861This directive selects the instruction set being generated. The value 16
862selects Thumb, with the value 32 selecting ARM.
863
864@cindex @code{.cpu} directive, ARM
865@item .cpu @var{name}
866Select the target processor. Valid values for @var{name} are the same as
54691107
TP
867for the @option{-mcpu} command-line option without the instruction set
868extension.
4a6bc624 869
34bca508 870Specifying @code{.cpu} clears any previously selected architecture
69133863
MGD
871extensions.
872
4a6bc624
NS
873@c DDDDDDDDDDDDDDDDDDDDDDDDDD
874
875@cindex @code{.dn} and @code{.qn} directives, ARM
f467aa98 876@item @var{name} .dn @var{register name} [@var{.type}] [[@var{index}]]
1f9bb1ca 877@itemx @var{name} .qn @var{register name} [@var{.type}] [[@var{index}]]
23753660
JB
878
879The @code{dn} and @code{qn} directives are used to create typed
880and/or indexed register aliases for use in Advanced SIMD Extension
881(Neon) instructions. The former should be used to create aliases
882of double-precision registers, and the latter to create aliases of
883quad-precision registers.
884
885If these directives are used to create typed aliases, those aliases can
886be used in Neon instructions instead of writing types after the mnemonic
887or after each operand. For example:
888
889@smallexample
890 x .dn d2.f32
891 y .dn d3.f32
892 z .dn d4.f32[1]
893 vmul x,y,z
894@end smallexample
895
896This is equivalent to writing the following:
897
898@smallexample
899 vmul.f32 d2,d3,d4[1]
900@end smallexample
901
902Aliases created using @code{dn} or @code{qn} can be destroyed using
903@code{unreq}.
904
4a6bc624 905@c EEEEEEEEEEEEEEEEEEEEEEEEEE
252b5132 906
4a6bc624
NS
907@cindex @code{.eabi_attribute} directive, ARM
908@item .eabi_attribute @var{tag}, @var{value}
909Set the EABI object attribute @var{tag} to @var{value}.
252b5132 910
4a6bc624
NS
911The @var{tag} is either an attribute number, or one of the following:
912@code{Tag_CPU_raw_name}, @code{Tag_CPU_name}, @code{Tag_CPU_arch},
913@code{Tag_CPU_arch_profile}, @code{Tag_ARM_ISA_use},
75375b3e 914@code{Tag_THUMB_ISA_use}, @code{Tag_FP_arch}, @code{Tag_WMMX_arch},
a7ad558c 915@code{Tag_Advanced_SIMD_arch}, @code{Tag_MVE_arch}, @code{Tag_PCS_config},
4a6bc624
NS
916@code{Tag_ABI_PCS_R9_use}, @code{Tag_ABI_PCS_RW_data},
917@code{Tag_ABI_PCS_RO_data}, @code{Tag_ABI_PCS_GOT_use},
918@code{Tag_ABI_PCS_wchar_t}, @code{Tag_ABI_FP_rounding},
919@code{Tag_ABI_FP_denormal}, @code{Tag_ABI_FP_exceptions},
920@code{Tag_ABI_FP_user_exceptions}, @code{Tag_ABI_FP_number_model},
75375b3e 921@code{Tag_ABI_align_needed}, @code{Tag_ABI_align_preserved},
4a6bc624
NS
922@code{Tag_ABI_enum_size}, @code{Tag_ABI_HardFP_use},
923@code{Tag_ABI_VFP_args}, @code{Tag_ABI_WMMX_args},
924@code{Tag_ABI_optimization_goals}, @code{Tag_ABI_FP_optimization_goals},
925@code{Tag_compatibility}, @code{Tag_CPU_unaligned_access},
75375b3e 926@code{Tag_FP_HP_extension}, @code{Tag_ABI_FP_16bit_format},
cd21e546 927@code{Tag_MPextension_use}, @code{Tag_DIV_use},
4a6bc624
NS
928@code{Tag_nodefaults}, @code{Tag_also_compatible_with},
929@code{Tag_conformance}, @code{Tag_T2EE_use},
cd21e546 930@code{Tag_Virtualization_use}
4a6bc624
NS
931
932The @var{value} is either a @code{number}, @code{"string"}, or
933@code{number, "string"} depending on the tag.
934
75375b3e 935Note - the following legacy values are also accepted by @var{tag}:
34bca508 936@code{Tag_VFP_arch}, @code{Tag_ABI_align8_needed},
75375b3e
MGD
937@code{Tag_ABI_align8_preserved}, @code{Tag_VFP_HP_extension},
938
4a6bc624
NS
939@cindex @code{.even} directive, ARM
940@item .even
941This directive aligns to an even-numbered address.
942
943@cindex @code{.extend} directive, ARM
944@cindex @code{.ldouble} directive, ARM
945@item .extend @var{expression} [, @var{expression}]*
946@itemx .ldouble @var{expression} [, @var{expression}]*
947These directives write 12byte long double floating-point values to the
948output section. These are not compatible with current ARM processors
949or ABIs.
950
951@c FFFFFFFFFFFFFFFFFFFFFFFFFF
952
5312fe52
BW
953@cindex @code{.float16} directive, ARM
954@item .float16 @var{value [,...,value_n]}
955Place the half precision floating point representation of one or more
956floating-point values into the current section. The exact format of the
957encoding is specified by @code{.float16_format}. If the format has not
958been explicitly set yet (either via the @code{.float16_format} directive or
959the command line option) then the IEEE 754-2008 format is used.
960
961@cindex @code{.float16_format} directive, ARM
962@item .float16_format @var{format}
963Set the format to use when encoding float16 values emitted by
964the @code{.float16} directive.
965Once the format has been set it cannot be changed.
966@code{format} should be one of the following: @code{ieee} (encode in
967the IEEE 754-2008 half precision format) or @code{alternative} (encode in
968the Arm alternative half precision format).
969
4a6bc624
NS
970@anchor{arm_fnend}
971@cindex @code{.fnend} directive, ARM
972@item .fnend
973Marks the end of a function with an unwind table entry. The unwind index
974table entry is created when this directive is processed.
252b5132 975
4a6bc624
NS
976If no personality routine has been specified then standard personality
977routine 0 or 1 will be used, depending on the number of unwind opcodes
978required.
979
980@anchor{arm_fnstart}
981@cindex @code{.fnstart} directive, ARM
982@item .fnstart
983Marks the start of a function with an unwind table entry.
984
985@cindex @code{.force_thumb} directive, ARM
252b5132
RH
986@item .force_thumb
987This directive forces the selection of Thumb instructions, even if the
988target processor does not support those instructions
989
4a6bc624
NS
990@cindex @code{.fpu} directive, ARM
991@item .fpu @var{name}
992Select the floating-point unit to assemble for. Valid values for @var{name}
a05a5b64 993are the same as for the @option{-mfpu} command-line option.
252b5132 994
4a6bc624
NS
995@c GGGGGGGGGGGGGGGGGGGGGGGGGG
996@c HHHHHHHHHHHHHHHHHHHHHHHHHH
e1da3f5b 997
4a6bc624
NS
998@cindex @code{.handlerdata} directive, ARM
999@item .handlerdata
1000Marks the end of the current function, and the start of the exception table
1001entry for that function. Anything between this directive and the
1002@code{.fnend} directive will be added to the exception table entry.
1003
1004Must be preceded by a @code{.personality} or @code{.personalityindex}
1005directive.
1006
1007@c IIIIIIIIIIIIIIIIIIIIIIIIII
c921be7d
NC
1008
1009@cindex @code{.inst} directive, ARM
1010@item .inst @var{opcode} [ , @dots{} ]
1f9bb1ca
AS
1011@itemx .inst.n @var{opcode} [ , @dots{} ]
1012@itemx .inst.w @var{opcode} [ , @dots{} ]
c921be7d
NC
1013Generates the instruction corresponding to the numerical value @var{opcode}.
1014@code{.inst.n} and @code{.inst.w} allow the Thumb instruction size to be
1015specified explicitly, overriding the normal encoding rules.
1016
4a6bc624
NS
1017@c JJJJJJJJJJJJJJJJJJJJJJJJJJ
1018@c KKKKKKKKKKKKKKKKKKKKKKKKKK
1019@c LLLLLLLLLLLLLLLLLLLLLLLLLL
1020
1021@item .ldouble @var{expression} [, @var{expression}]*
1022See @code{.extend}.
5395a469 1023
252b5132
RH
1024@cindex @code{.ltorg} directive, ARM
1025@item .ltorg
1026This directive causes the current contents of the literal pool to be
1027dumped into the current section (which is assumed to be the .text
1028section) at the current location (aligned to a word boundary).
3d0c9500
NC
1029@code{GAS} maintains a separate literal pool for each section and each
1030sub-section. The @code{.ltorg} directive will only affect the literal
1031pool of the current section and sub-section. At the end of assembly
1032all remaining, un-empty literal pools will automatically be dumped.
1033
1034Note - older versions of @code{GAS} would dump the current literal
1035pool any time a section change occurred. This is no longer done, since
1036it prevents accurate control of the placement of literal pools.
252b5132 1037
4a6bc624 1038@c MMMMMMMMMMMMMMMMMMMMMMMMMM
252b5132 1039
4a6bc624
NS
1040@cindex @code{.movsp} directive, ARM
1041@item .movsp @var{reg} [, #@var{offset}]
1042Tell the unwinder that @var{reg} contains an offset from the current
1043stack pointer. If @var{offset} is not specified then it is assumed to be
1044zero.
7ed4c4c5 1045
4a6bc624
NS
1046@c NNNNNNNNNNNNNNNNNNNNNNNNNN
1047@c OOOOOOOOOOOOOOOOOOOOOOOOOO
7ed4c4c5 1048
4a6bc624
NS
1049@cindex @code{.object_arch} directive, ARM
1050@item .object_arch @var{name}
1051Override the architecture recorded in the EABI object attribute section.
1052Valid values for @var{name} are the same as for the @code{.arch} directive.
1053Typically this is useful when code uses runtime detection of CPU features.
7ed4c4c5 1054
4a6bc624
NS
1055@c PPPPPPPPPPPPPPPPPPPPPPPPPP
1056
1057@cindex @code{.packed} directive, ARM
1058@item .packed @var{expression} [, @var{expression}]*
1059This directive writes 12-byte packed floating-point values to the
1060output section. These are not compatible with current ARM processors
1061or ABIs.
1062
ea4cff4f 1063@anchor{arm_pad}
4a6bc624
NS
1064@cindex @code{.pad} directive, ARM
1065@item .pad #@var{count}
1066Generate unwinder annotations for a stack adjustment of @var{count} bytes.
1067A positive value indicates the function prologue allocated stack space by
1068decrementing the stack pointer.
7ed4c4c5
NC
1069
1070@cindex @code{.personality} directive, ARM
1071@item .personality @var{name}
1072Sets the personality routine for the current function to @var{name}.
1073
1074@cindex @code{.personalityindex} directive, ARM
1075@item .personalityindex @var{index}
1076Sets the personality routine for the current function to the EABI standard
1077routine number @var{index}
1078
4a6bc624
NS
1079@cindex @code{.pool} directive, ARM
1080@item .pool
1081This is a synonym for .ltorg.
7ed4c4c5 1082
4a6bc624
NS
1083@c QQQQQQQQQQQQQQQQQQQQQQQQQQ
1084@c RRRRRRRRRRRRRRRRRRRRRRRRRR
1085
1086@cindex @code{.req} directive, ARM
1087@item @var{name} .req @var{register name}
1088This creates an alias for @var{register name} called @var{name}. For
1089example:
1090
1091@smallexample
1092 foo .req r0
1093@end smallexample
1094
1095@c SSSSSSSSSSSSSSSSSSSSSSSSSS
7ed4c4c5 1096
7da4f750 1097@anchor{arm_save}
7ed4c4c5
NC
1098@cindex @code{.save} directive, ARM
1099@item .save @var{reglist}
1100Generate unwinder annotations to restore the registers in @var{reglist}.
1101The format of @var{reglist} is the same as the corresponding store-multiple
1102instruction.
1103
1104@smallexample
1105@exdent @emph{core registers}
1106 .save @{r4, r5, r6, lr@}
1107 stmfd sp!, @{r4, r5, r6, lr@}
1108@exdent @emph{FPA registers}
1109 .save f4, 2
1110 sfmfd f4, 2, [sp]!
1111@exdent @emph{VFP registers}
1112 .save @{d8, d9, d10@}
fa073d69 1113 fstmdx sp!, @{d8, d9, d10@}
7ed4c4c5
NC
1114@exdent @emph{iWMMXt registers}
1115 .save @{wr10, wr11@}
1116 wstrd wr11, [sp, #-8]!
1117 wstrd wr10, [sp, #-8]!
1118or
1119 .save wr11
1120 wstrd wr11, [sp, #-8]!
1121 .save wr10
1122 wstrd wr10, [sp, #-8]!
1123@end smallexample
1124
7da4f750 1125@anchor{arm_setfp}
7ed4c4c5
NC
1126@cindex @code{.setfp} directive, ARM
1127@item .setfp @var{fpreg}, @var{spreg} [, #@var{offset}]
4a6bc624 1128Make all unwinder annotations relative to a frame pointer. Without this
7ed4c4c5
NC
1129the unwinder will use offsets from the stack pointer.
1130
a5b82cbe 1131The syntax of this directive is the same as the @code{add} or @code{mov}
7ed4c4c5
NC
1132instruction used to set the frame pointer. @var{spreg} must be either
1133@code{sp} or mentioned in a previous @code{.movsp} directive.
1134
1135@smallexample
1136.movsp ip
1137mov ip, sp
1138@dots{}
1139.setfp fp, ip, #4
a5b82cbe 1140add fp, ip, #4
7ed4c4c5
NC
1141@end smallexample
1142
4a6bc624
NS
1143@cindex @code{.secrel32} directive, ARM
1144@item .secrel32 @var{expression} [, @var{expression}]*
1145This directive emits relocations that evaluate to the section-relative
1146offset of each expression's symbol. This directive is only supported
1147for PE targets.
1148
cab7e4d9
NC
1149@cindex @code{.syntax} directive, ARM
1150@item .syntax [@code{unified} | @code{divided}]
1151This directive sets the Instruction Set Syntax as described in the
1152@ref{ARM-Instruction-Set} section.
1153
4a6bc624
NS
1154@c TTTTTTTTTTTTTTTTTTTTTTTTTT
1155
1156@cindex @code{.thumb} directive, ARM
1157@item .thumb
1158This performs the same action as @var{.code 16}.
1159
1160@cindex @code{.thumb_func} directive, ARM
1161@item .thumb_func
1162This directive specifies that the following symbol is the name of a
1163Thumb encoded function. This information is necessary in order to allow
1164the assembler and linker to generate correct code for interworking
1165between Arm and Thumb instructions and should be used even if
1166interworking is not going to be performed. The presence of this
1167directive also implies @code{.thumb}
1168
33eaf5de 1169This directive is not necessary when generating EABI objects. On these
4a6bc624
NS
1170targets the encoding is implicit when generating Thumb code.
1171
1172@cindex @code{.thumb_set} directive, ARM
1173@item .thumb_set
1174This performs the equivalent of a @code{.set} directive in that it
1175creates a symbol which is an alias for another symbol (possibly not yet
1176defined). This directive also has the added property in that it marks
1177the aliased symbol as being a thumb function entry point, in the same
1178way that the @code{.thumb_func} directive does.
1179
0855e32b
NS
1180@cindex @code{.tlsdescseq} directive, ARM
1181@item .tlsdescseq @var{tls-variable}
1182This directive is used to annotate parts of an inlined TLS descriptor
1183trampoline. Normally the trampoline is provided by the linker, and
1184this directive is not needed.
1185
4a6bc624
NS
1186@c UUUUUUUUUUUUUUUUUUUUUUUUUU
1187
1188@cindex @code{.unreq} directive, ARM
1189@item .unreq @var{alias-name}
1190This undefines a register alias which was previously defined using the
1191@code{req}, @code{dn} or @code{qn} directives. For example:
1192
1193@smallexample
1194 foo .req r0
1195 .unreq foo
1196@end smallexample
1197
1198An error occurs if the name is undefined. Note - this pseudo op can
1199be used to delete builtin in register name aliases (eg 'r0'). This
1200should only be done if it is really necessary.
1201
7ed4c4c5 1202@cindex @code{.unwind_raw} directive, ARM
4a6bc624 1203@item .unwind_raw @var{offset}, @var{byte1}, @dots{}
33eaf5de 1204Insert one of more arbitrary unwind opcode bytes, which are known to adjust
7ed4c4c5
NC
1205the stack pointer by @var{offset} bytes.
1206
1207For example @code{.unwind_raw 4, 0xb1, 0x01} is equivalent to
1208@code{.save @{r0@}}
1209
4a6bc624 1210@c VVVVVVVVVVVVVVVVVVVVVVVVVV
ee065d83 1211
4a6bc624
NS
1212@cindex @code{.vsave} directive, ARM
1213@item .vsave @var{vfp-reglist}
1214Generate unwinder annotations to restore the VFP registers in @var{vfp-reglist}
1215using FLDMD. Also works for VFPv3 registers
1216that are to be restored using VLDM.
1217The format of @var{vfp-reglist} is the same as the corresponding store-multiple
1218instruction.
ee065d83 1219
4a6bc624
NS
1220@smallexample
1221@exdent @emph{VFP registers}
1222 .vsave @{d8, d9, d10@}
1223 fstmdd sp!, @{d8, d9, d10@}
1224@exdent @emph{VFPv3 registers}
1225 .vsave @{d15, d16, d17@}
1226 vstm sp!, @{d15, d16, d17@}
1227@end smallexample
e04befd0 1228
4a6bc624
NS
1229Since FLDMX and FSTMX are now deprecated, this directive should be
1230used in favour of @code{.save} for saving VFP registers for ARMv6 and above.
e04befd0 1231
4a6bc624
NS
1232@c WWWWWWWWWWWWWWWWWWWWWWWWWW
1233@c XXXXXXXXXXXXXXXXXXXXXXXXXX
1234@c YYYYYYYYYYYYYYYYYYYYYYYYYY
1235@c ZZZZZZZZZZZZZZZZZZZZZZZZZZ
ee065d83 1236
252b5132
RH
1237@end table
1238
1239@node ARM Opcodes
1240@section Opcodes
1241
1242@cindex ARM opcodes
1243@cindex opcodes for ARM
49a5575c
NC
1244@code{@value{AS}} implements all the standard ARM opcodes. It also
1245implements several pseudo opcodes, including several synthetic load
34bca508 1246instructions.
252b5132 1247
49a5575c
NC
1248@table @code
1249
1250@cindex @code{NOP} pseudo op, ARM
1251@item NOP
1252@smallexample
1253 nop
1254@end smallexample
252b5132 1255
49a5575c
NC
1256This pseudo op will always evaluate to a legal ARM instruction that does
1257nothing. Currently it will evaluate to MOV r0, r0.
252b5132 1258
49a5575c 1259@cindex @code{LDR reg,=<label>} pseudo op, ARM
34bca508 1260@item LDR
252b5132
RH
1261@smallexample
1262 ldr <register> , = <expression>
1263@end smallexample
1264
1265If expression evaluates to a numeric constant then a MOV or MVN
1266instruction will be used in place of the LDR instruction, if the
1267constant can be generated by either of these instructions. Otherwise
1268the constant will be placed into the nearest literal pool (if it not
1269already there) and a PC relative LDR instruction will be generated.
1270
49a5575c
NC
1271@cindex @code{ADR reg,<label>} pseudo op, ARM
1272@item ADR
1273@smallexample
1274 adr <register> <label>
1275@end smallexample
1276
1277This instruction will load the address of @var{label} into the indicated
1278register. The instruction will evaluate to a PC relative ADD or SUB
1279instruction depending upon where the label is located. If the label is
1280out of range, or if it is not defined in the same file (and section) as
1281the ADR instruction, then an error will be generated. This instruction
1282will not make use of the literal pool.
1283
fc6141f0
NC
1284If @var{label} is a thumb function symbol, and thumb interworking has
1285been enabled via the @option{-mthumb-interwork} option then the bottom
1286bit of the value stored into @var{register} will be set. This allows
1287the following sequence to work as expected:
1288
1289@smallexample
1290 adr r0, thumb_function
1291 blx r0
1292@end smallexample
1293
49a5575c 1294@cindex @code{ADRL reg,<label>} pseudo op, ARM
34bca508 1295@item ADRL
49a5575c
NC
1296@smallexample
1297 adrl <register> <label>
1298@end smallexample
1299
1300This instruction will load the address of @var{label} into the indicated
a349d9dd 1301register. The instruction will evaluate to one or two PC relative ADD
49a5575c
NC
1302or SUB instructions depending upon where the label is located. If a
1303second instruction is not needed a NOP instruction will be generated in
1304its place, so that this instruction is always 8 bytes long.
1305
1306If the label is out of range, or if it is not defined in the same file
1307(and section) as the ADRL instruction, then an error will be generated.
1308This instruction will not make use of the literal pool.
1309
fc6141f0
NC
1310If @var{label} is a thumb function symbol, and thumb interworking has
1311been enabled via the @option{-mthumb-interwork} option then the bottom
1312bit of the value stored into @var{register} will be set.
1313
49a5575c
NC
1314@end table
1315
252b5132
RH
1316For information on the ARM or Thumb instruction sets, see @cite{ARM
1317Software Development Toolkit Reference Manual}, Advanced RISC Machines
1318Ltd.
1319
6057a28f
NC
1320@node ARM Mapping Symbols
1321@section Mapping Symbols
1322
1323The ARM ELF specification requires that special symbols be inserted
1324into object files to mark certain features:
1325
1326@table @code
1327
1328@cindex @code{$a}
1329@item $a
1330At the start of a region of code containing ARM instructions.
1331
1332@cindex @code{$t}
1333@item $t
1334At the start of a region of code containing THUMB instructions.
1335
1336@cindex @code{$d}
1337@item $d
1338At the start of a region of data.
1339
1340@end table
1341
1342The assembler will automatically insert these symbols for you - there
1343is no need to code them yourself. Support for tagging symbols ($b,
1344$f, $p and $m) which is also mentioned in the current ARM ELF
1345specification is not implemented. This is because they have been
1346dropped from the new EABI and so tools cannot rely upon their
1347presence.
1348
7da4f750
MM
1349@node ARM Unwinding Tutorial
1350@section Unwinding
1351
1352The ABI for the ARM Architecture specifies a standard format for
1353exception unwind information. This information is used when an
1354exception is thrown to determine where control should be transferred.
1355In particular, the unwind information is used to determine which
1356function called the function that threw the exception, and which
1357function called that one, and so forth. This information is also used
1358to restore the values of callee-saved registers in the function
1359catching the exception.
1360
1361If you are writing functions in assembly code, and those functions
1362call other functions that throw exceptions, you must use assembly
1363pseudo ops to ensure that appropriate exception unwind information is
1364generated. Otherwise, if one of the functions called by your assembly
1365code throws an exception, the run-time library will be unable to
1366unwind the stack through your assembly code and your program will not
1367behave correctly.
1368
1369To illustrate the use of these pseudo ops, we will examine the code
1370that G++ generates for the following C++ input:
1371
1372@verbatim
1373void callee (int *);
1374
34bca508
L
1375int
1376caller ()
7da4f750
MM
1377{
1378 int i;
1379 callee (&i);
34bca508 1380 return i;
7da4f750
MM
1381}
1382@end verbatim
1383
1384This example does not show how to throw or catch an exception from
1385assembly code. That is a much more complex operation and should
1386always be done in a high-level language, such as C++, that directly
1387supports exceptions.
1388
1389The code generated by one particular version of G++ when compiling the
1390example above is:
1391
1392@verbatim
1393_Z6callerv:
1394 .fnstart
1395.LFB2:
1396 @ Function supports interworking.
1397 @ args = 0, pretend = 0, frame = 8
1398 @ frame_needed = 1, uses_anonymous_args = 0
1399 stmfd sp!, {fp, lr}
1400 .save {fp, lr}
1401.LCFI0:
1402 .setfp fp, sp, #4
1403 add fp, sp, #4
1404.LCFI1:
1405 .pad #8
1406 sub sp, sp, #8
1407.LCFI2:
1408 sub r3, fp, #8
1409 mov r0, r3
1410 bl _Z6calleePi
1411 ldr r3, [fp, #-8]
1412 mov r0, r3
1413 sub sp, fp, #4
1414 ldmfd sp!, {fp, lr}
1415 bx lr
1416.LFE2:
1417 .fnend
1418@end verbatim
1419
1420Of course, the sequence of instructions varies based on the options
1421you pass to GCC and on the version of GCC in use. The exact
1422instructions are not important since we are focusing on the pseudo ops
1423that are used to generate unwind information.
1424
1425An important assumption made by the unwinder is that the stack frame
1426does not change during the body of the function. In particular, since
1427we assume that the assembly code does not itself throw an exception,
1428the only point where an exception can be thrown is from a call, such
1429as the @code{bl} instruction above. At each call site, the same saved
1430registers (including @code{lr}, which indicates the return address)
1431must be located in the same locations relative to the frame pointer.
1432
1433The @code{.fnstart} (@pxref{arm_fnstart,,.fnstart pseudo op}) pseudo
1434op appears immediately before the first instruction of the function
1435while the @code{.fnend} (@pxref{arm_fnend,,.fnend pseudo op}) pseudo
1436op appears immediately after the last instruction of the function.
34bca508 1437These pseudo ops specify the range of the function.
7da4f750
MM
1438
1439Only the order of the other pseudos ops (e.g., @code{.setfp} or
1440@code{.pad}) matters; their exact locations are irrelevant. In the
1441example above, the compiler emits the pseudo ops with particular
1442instructions. That makes it easier to understand the code, but it is
1443not required for correctness. It would work just as well to emit all
1444of the pseudo ops other than @code{.fnend} in the same order, but
1445immediately after @code{.fnstart}.
1446
1447The @code{.save} (@pxref{arm_save,,.save pseudo op}) pseudo op
1448indicates registers that have been saved to the stack so that they can
1449be restored before the function returns. The argument to the
1450@code{.save} pseudo op is a list of registers to save. If a register
1451is ``callee-saved'' (as specified by the ABI) and is modified by the
1452function you are writing, then your code must save the value before it
1453is modified and restore the original value before the function
1454returns. If an exception is thrown, the run-time library restores the
1455values of these registers from their locations on the stack before
1456returning control to the exception handler. (Of course, if an
1457exception is not thrown, the function that contains the @code{.save}
1458pseudo op restores these registers in the function epilogue, as is
1459done with the @code{ldmfd} instruction above.)
1460
1461You do not have to save callee-saved registers at the very beginning
1462of the function and you do not need to use the @code{.save} pseudo op
1463immediately following the point at which the registers are saved.
1464However, if you modify a callee-saved register, you must save it on
1465the stack before modifying it and before calling any functions which
1466might throw an exception. And, you must use the @code{.save} pseudo
1467op to indicate that you have done so.
1468
1469The @code{.pad} (@pxref{arm_pad,,.pad}) pseudo op indicates a
1470modification of the stack pointer that does not save any registers.
1471The argument is the number of bytes (in decimal) that are subtracted
1472from the stack pointer. (On ARM CPUs, the stack grows downwards, so
1473subtracting from the stack pointer increases the size of the stack.)
1474
1475The @code{.setfp} (@pxref{arm_setfp,,.setfp pseudo op}) pseudo op
1476indicates the register that contains the frame pointer. The first
1477argument is the register that is set, which is typically @code{fp}.
1478The second argument indicates the register from which the frame
1479pointer takes its value. The third argument, if present, is the value
1480(in decimal) added to the register specified by the second argument to
1481compute the value of the frame pointer. You should not modify the
1482frame pointer in the body of the function.
1483
1484If you do not use a frame pointer, then you should not use the
1485@code{.setfp} pseudo op. If you do not use a frame pointer, then you
1486should avoid modifying the stack pointer outside of the function
1487prologue. Otherwise, the run-time library will be unable to find
1488saved registers when it is unwinding the stack.
1489
1490The pseudo ops described above are sufficient for writing assembly
1491code that calls functions which may throw exceptions. If you need to
1492know more about the object-file format used to represent unwind
1493information, you may consult the @cite{Exception Handling ABI for the
1494ARM Architecture} available from @uref{http://infocenter.arm.com}.
91f68a68 1495
This page took 0.916949 seconds and 4 git commands to generate.