[ARM] Make human parsing of "processor does not support instruction in mode" error...
[deliverable/binutils-gdb.git] / gas / doc / c-arm.texi
CommitLineData
b90efa5b 1@c Copyright (C) 1996-2015 Free Software Foundation, Inc.
252b5132
RH
2@c This is part of the GAS manual.
3@c For copying conditions, see the file as.texinfo.
4
5@ifset GENERIC
6@page
7@node ARM-Dependent
8@chapter ARM Dependent Features
9@end ifset
10
11@ifclear GENERIC
12@node Machine Dependencies
13@chapter ARM Dependent Features
14@end ifclear
15
16@cindex ARM support
17@cindex Thumb support
18@menu
19* ARM Options:: Options
20* ARM Syntax:: Syntax
21* ARM Floating Point:: Floating Point
22* ARM Directives:: ARM Machine Directives
23* ARM Opcodes:: Opcodes
6057a28f 24* ARM Mapping Symbols:: Mapping Symbols
7da4f750 25* ARM Unwinding Tutorial:: Unwinding
252b5132
RH
26@end menu
27
28@node ARM Options
29@section Options
30@cindex ARM options (none)
31@cindex options for ARM (none)
adcf07e6 32
252b5132 33@table @code
adcf07e6 34
03b1477f 35@cindex @code{-mcpu=} command line option, ARM
92081f48 36@item -mcpu=@var{processor}[+@var{extension}@dots{}]
252b5132
RH
37This option specifies the target processor. The assembler will issue an
38error message if an attempt is made to assemble an instruction which
03b1477f 39will not execute on the target processor. The following processor names are
34bca508 40recognized:
03b1477f
RE
41@code{arm1},
42@code{arm2},
43@code{arm250},
44@code{arm3},
45@code{arm6},
46@code{arm60},
47@code{arm600},
48@code{arm610},
49@code{arm620},
50@code{arm7},
51@code{arm7m},
52@code{arm7d},
53@code{arm7dm},
54@code{arm7di},
55@code{arm7dmi},
56@code{arm70},
57@code{arm700},
58@code{arm700i},
59@code{arm710},
60@code{arm710t},
61@code{arm720},
62@code{arm720t},
63@code{arm740t},
64@code{arm710c},
65@code{arm7100},
66@code{arm7500},
67@code{arm7500fe},
68@code{arm7t},
69@code{arm7tdmi},
1ff4677c 70@code{arm7tdmi-s},
03b1477f
RE
71@code{arm8},
72@code{arm810},
73@code{strongarm},
74@code{strongarm1},
75@code{strongarm110},
76@code{strongarm1100},
77@code{strongarm1110},
78@code{arm9},
79@code{arm920},
80@code{arm920t},
81@code{arm922t},
82@code{arm940t},
83@code{arm9tdmi},
7fac0536
NC
84@code{fa526} (Faraday FA526 processor),
85@code{fa626} (Faraday FA626 processor),
03b1477f 86@code{arm9e},
7de9afa2 87@code{arm926e},
1ff4677c 88@code{arm926ej-s},
03b1477f
RE
89@code{arm946e-r0},
90@code{arm946e},
db8ac8f9 91@code{arm946e-s},
03b1477f
RE
92@code{arm966e-r0},
93@code{arm966e},
db8ac8f9
PB
94@code{arm966e-s},
95@code{arm968e-s},
03b1477f 96@code{arm10t},
db8ac8f9 97@code{arm10tdmi},
03b1477f
RE
98@code{arm10e},
99@code{arm1020},
100@code{arm1020t},
7de9afa2 101@code{arm1020e},
db8ac8f9 102@code{arm1022e},
1ff4677c 103@code{arm1026ej-s},
4a58c4bd
NC
104@code{fa606te} (Faraday FA606TE processor),
105@code{fa616te} (Faraday FA616TE processor),
7fac0536 106@code{fa626te} (Faraday FA626TE processor),
4a58c4bd 107@code{fmp626} (Faraday FMP626 processor),
7fac0536 108@code{fa726te} (Faraday FA726TE processor),
1ff4677c
RE
109@code{arm1136j-s},
110@code{arm1136jf-s},
db8ac8f9
PB
111@code{arm1156t2-s},
112@code{arm1156t2f-s},
0dd132b6
NC
113@code{arm1176jz-s},
114@code{arm1176jzf-s},
115@code{mpcore},
116@code{mpcorenovfp},
b38f9f31 117@code{cortex-a5},
c90460e4 118@code{cortex-a7},
62b3e311 119@code{cortex-a8},
15290f0a 120@code{cortex-a9},
dbb1f804 121@code{cortex-a15},
4469186b
KT
122@code{cortex-a53},
123@code{cortex-a57},
124@code{cortex-a72},
62b3e311 125@code{cortex-r4},
307c948d 126@code{cortex-r4f},
70a8bc5b 127@code{cortex-r5},
128@code{cortex-r7},
a715796b 129@code{cortex-m7},
7ef07ba0 130@code{cortex-m4},
62b3e311 131@code{cortex-m3},
5b19eaba
NC
132@code{cortex-m1},
133@code{cortex-m0},
ce32bd10 134@code{cortex-m0plus},
246496bb 135@code{exynos-m1},
ea0d6bb9
PT
136@code{marvell-pj4},
137@code{marvell-whitney},
138@code{xgene1},
139@code{xgene2},
03b1477f
RE
140@code{ep9312} (ARM920 with Cirrus Maverick coprocessor),
141@code{i80200} (Intel XScale processor)
e16bb312 142@code{iwmmxt} (Intel(r) XScale processor with Wireless MMX(tm) technology coprocessor)
03b1477f 143and
34bca508 144@code{xscale}.
03b1477f
RE
145The special name @code{all} may be used to allow the
146assembler to accept instructions valid for any ARM processor.
147
34bca508
L
148In addition to the basic instruction set, the assembler can be told to
149accept various extension mnemonics that extend the processor using the
03b1477f 150co-processor instruction space. For example, @code{-mcpu=arm920+maverick}
34bca508 151is equivalent to specifying @code{-mcpu=ep9312}.
69133863 152
34bca508 153Multiple extensions may be specified, separated by a @code{+}. The
69133863
MGD
154extensions should be specified in ascending alphabetical order.
155
34bca508 156Some extensions may be restricted to particular architectures; this is
60e5ef9f
MGD
157documented in the list of extensions below.
158
34bca508
L
159Extension mnemonics may also be removed from those the assembler accepts.
160This is done be prepending @code{no} to the option that adds the extension.
161Extensions that are removed should be listed after all extensions which have
162been added, again in ascending alphabetical order. For example,
69133863
MGD
163@code{-mcpu=ep9312+nomaverick} is equivalent to specifying @code{-mcpu=arm920}.
164
165
eea54501 166The following extensions are currently supported:
ea0d6bb9 167@code{crc}
bca38921
MGD
168@code{crypto} (Cryptography Extensions for v8-A architecture, implies @code{fp+simd}),
169@code{fp} (Floating Point Extensions for v8-A architecture),
170@code{idiv} (Integer Divide Extensions for v7-A and v7-R architectures),
69133863
MGD
171@code{iwmmxt},
172@code{iwmmxt2},
ea0d6bb9 173@code{xscale},
69133863 174@code{maverick},
ea0d6bb9
PT
175@code{mp} (Multiprocessing Extensions for v7-A and v7-R
176architectures),
b2a5fbdc 177@code{os} (Operating System for v6M architecture),
f4c65163 178@code{sec} (Security Extensions for v6K and v7-A architectures),
bca38921 179@code{simd} (Advanced SIMD Extensions for v8-A architecture, implies @code{fp}),
34bca508 180@code{virt} (Virtualization Extensions for v7-A architecture, implies
90ec0d68 181@code{idiv}),
d6b4b13e
MW
182@code{pan} (Priviliged Access Never Extensions for v8-A architecture),
183@code{rdma} (ARMv8.1 Advanced SIMD extensions for v8-A architecture, implies
184@code{simd})
03b1477f 185and
69133863 186@code{xscale}.
03b1477f
RE
187
188@cindex @code{-march=} command line option, ARM
92081f48 189@item -march=@var{architecture}[+@var{extension}@dots{}]
252b5132
RH
190This option specifies the target architecture. The assembler will issue
191an error message if an attempt is made to assemble an instruction which
34bca508
L
192will not execute on the target architecture. The following architecture
193names are recognized:
03b1477f
RE
194@code{armv1},
195@code{armv2},
196@code{armv2a},
197@code{armv2s},
198@code{armv3},
199@code{armv3m},
200@code{armv4},
201@code{armv4xm},
202@code{armv4t},
203@code{armv4txm},
204@code{armv5},
205@code{armv5t},
206@code{armv5txm},
207@code{armv5te},
09d92015 208@code{armv5texp},
c5f98204 209@code{armv6},
1ddd7f43 210@code{armv6j},
0dd132b6
NC
211@code{armv6k},
212@code{armv6z},
213@code{armv6zk},
b2a5fbdc
MGD
214@code{armv6-m},
215@code{armv6s-m},
62b3e311 216@code{armv7},
c450d570 217@code{armv7-a},
c9fb6e58 218@code{armv7ve},
c450d570
PB
219@code{armv7-r},
220@code{armv7-m},
9e3c6df6 221@code{armv7e-m},
bca38921 222@code{armv8-a},
a5932920 223@code{armv8.1-a},
e16bb312 224@code{iwmmxt}
ea0d6bb9 225@code{iwmmxt2}
03b1477f
RE
226and
227@code{xscale}.
228If both @code{-mcpu} and
229@code{-march} are specified, the assembler will use
230the setting for @code{-mcpu}.
231
232The architecture option can be extended with the same instruction set
233extension options as the @code{-mcpu} option.
234
235@cindex @code{-mfpu=} command line option, ARM
236@item -mfpu=@var{floating-point-format}
237
238This option specifies the floating point format to assemble for. The
239assembler will issue an error message if an attempt is made to assemble
34bca508 240an instruction which will not execute on the target floating point unit.
03b1477f
RE
241The following format options are recognized:
242@code{softfpa},
243@code{fpe},
bc89618b
RE
244@code{fpe2},
245@code{fpe3},
03b1477f
RE
246@code{fpa},
247@code{fpa10},
248@code{fpa11},
249@code{arm7500fe},
250@code{softvfp},
251@code{softvfp+vfp},
252@code{vfp},
253@code{vfp10},
254@code{vfp10-r0},
255@code{vfp9},
256@code{vfpxd},
62f3b8c8
PB
257@code{vfpv2},
258@code{vfpv3},
259@code{vfpv3-fp16},
260@code{vfpv3-d16},
261@code{vfpv3-d16-fp16},
262@code{vfpv3xd},
263@code{vfpv3xd-d16},
264@code{vfpv4},
265@code{vfpv4-d16},
f0cd0667 266@code{fpv4-sp-d16},
a715796b
TG
267@code{fpv5-sp-d16},
268@code{fpv5-d16},
bca38921 269@code{fp-armv8},
09d92015
MM
270@code{arm1020t},
271@code{arm1020e},
b1cc4aeb 272@code{arm1136jf-s},
62f3b8c8
PB
273@code{maverick},
274@code{neon},
bca38921
MGD
275@code{neon-vfpv4},
276@code{neon-fp-armv8},
bca38921 277@code{crypto-neon-fp-armv8}.
d6b4b13e
MW
278and
279@code{neon-fp-armv8-1},
03b1477f
RE
280
281In addition to determining which instructions are assembled, this option
282also affects the way in which the @code{.double} assembler directive behaves
283when assembling little-endian code.
284
34bca508
L
285The default is dependent on the processor selected. For Architecture 5 or
286later, the default is to assembler for VFP instructions; for earlier
03b1477f 287architectures the default is to assemble for FPA instructions.
adcf07e6 288
252b5132
RH
289@cindex @code{-mthumb} command line option, ARM
290@item -mthumb
03b1477f 291This option specifies that the assembler should start assembling Thumb
34bca508 292instructions; that is, it should behave as though the file starts with a
03b1477f 293@code{.code 16} directive.
adcf07e6 294
252b5132
RH
295@cindex @code{-mthumb-interwork} command line option, ARM
296@item -mthumb-interwork
297This option specifies that the output generated by the assembler should
298be marked as supporting interworking.
adcf07e6 299
52970753
NC
300@cindex @code{-mimplicit-it} command line option, ARM
301@item -mimplicit-it=never
302@itemx -mimplicit-it=always
303@itemx -mimplicit-it=arm
304@itemx -mimplicit-it=thumb
305The @code{-mimplicit-it} option controls the behavior of the assembler when
306conditional instructions are not enclosed in IT blocks.
307There are four possible behaviors.
308If @code{never} is specified, such constructs cause a warning in ARM
309code and an error in Thumb-2 code.
310If @code{always} is specified, such constructs are accepted in both
311ARM and Thumb-2 code, where the IT instruction is added implicitly.
312If @code{arm} is specified, such constructs are accepted in ARM code
313and cause an error in Thumb-2 code.
314If @code{thumb} is specified, such constructs cause a warning in ARM
315code and are accepted in Thumb-2 code. If you omit this option, the
316behavior is equivalent to @code{-mimplicit-it=arm}.
e07e6e58 317
5a5829dd
NS
318@cindex @code{-mapcs-26} command line option, ARM
319@cindex @code{-mapcs-32} command line option, ARM
320@item -mapcs-26
321@itemx -mapcs-32
322These options specify that the output generated by the assembler should
252b5132
RH
323be marked as supporting the indicated version of the Arm Procedure.
324Calling Standard.
adcf07e6 325
077b8428
NC
326@cindex @code{-matpcs} command line option, ARM
327@item -matpcs
34bca508 328This option specifies that the output generated by the assembler should
077b8428
NC
329be marked as supporting the Arm/Thumb Procedure Calling Standard. If
330enabled this option will cause the assembler to create an empty
331debugging section in the object file called .arm.atpcs. Debuggers can
332use this to determine the ABI being used by.
333
adcf07e6 334@cindex @code{-mapcs-float} command line option, ARM
252b5132 335@item -mapcs-float
1be59579 336This indicates the floating point variant of the APCS should be
252b5132 337used. In this variant floating point arguments are passed in FP
550262c4 338registers rather than integer registers.
adcf07e6
NC
339
340@cindex @code{-mapcs-reentrant} command line option, ARM
252b5132
RH
341@item -mapcs-reentrant
342This indicates that the reentrant variant of the APCS should be used.
343This variant supports position independent code.
adcf07e6 344
33a392fb
PB
345@cindex @code{-mfloat-abi=} command line option, ARM
346@item -mfloat-abi=@var{abi}
347This option specifies that the output generated by the assembler should be
348marked as using specified floating point ABI.
349The following values are recognized:
350@code{soft},
351@code{softfp}
352and
353@code{hard}.
354
d507cf36
PB
355@cindex @code{-eabi=} command line option, ARM
356@item -meabi=@var{ver}
357This option specifies which EABI version the produced object files should
358conform to.
b45619c0 359The following values are recognized:
3a4a14e9
PB
360@code{gnu},
361@code{4}
d507cf36 362and
3a4a14e9 363@code{5}.
d507cf36 364
252b5132
RH
365@cindex @code{-EB} command line option, ARM
366@item -EB
367This option specifies that the output generated by the assembler should
368be marked as being encoded for a big-endian processor.
adcf07e6 369
080bb7bb
NC
370Note: If a program is being built for a system with big-endian data
371and little-endian instructions then it should be assembled with the
372@option{-EB} option, (all of it, code and data) and then linked with
373the @option{--be8} option. This will reverse the endianness of the
374instructions back to little-endian, but leave the data as big-endian.
375
252b5132
RH
376@cindex @code{-EL} command line option, ARM
377@item -EL
378This option specifies that the output generated by the assembler should
379be marked as being encoded for a little-endian processor.
adcf07e6 380
252b5132
RH
381@cindex @code{-k} command line option, ARM
382@cindex PIC code generation for ARM
383@item -k
a349d9dd
PB
384This option specifies that the output of the assembler should be marked
385as position-independent code (PIC).
adcf07e6 386
845b51d6
PB
387@cindex @code{--fix-v4bx} command line option, ARM
388@item --fix-v4bx
389Allow @code{BX} instructions in ARMv4 code. This is intended for use with
390the linker option of the same name.
391
278df34e
NS
392@cindex @code{-mwarn-deprecated} command line option, ARM
393@item -mwarn-deprecated
394@itemx -mno-warn-deprecated
395Enable or disable warnings about using deprecated options or
396features. The default is to warn.
397
2e6976a8
DG
398@cindex @code{-mccs} command line option, ARM
399@item -mccs
400Turns on CodeComposer Studio assembly syntax compatibility mode.
401
8b2d793c
NC
402@cindex @code{-mwarn-syms} command line option, ARM
403@item -mwarn-syms
404@itemx -mno-warn-syms
405Enable or disable warnings about symbols that match the names of ARM
406instructions. The default is to warn.
407
252b5132
RH
408@end table
409
410
411@node ARM Syntax
412@section Syntax
413@menu
cab7e4d9 414* ARM-Instruction-Set:: Instruction Set
252b5132
RH
415* ARM-Chars:: Special Characters
416* ARM-Regs:: Register Names
b6895b4f 417* ARM-Relocations:: Relocations
99f1a7a7 418* ARM-Neon-Alignment:: NEON Alignment Specifiers
252b5132
RH
419@end menu
420
cab7e4d9
NC
421@node ARM-Instruction-Set
422@subsection Instruction Set Syntax
423Two slightly different syntaxes are support for ARM and THUMB
424instructions. The default, @code{divided}, uses the old style where
425ARM and THUMB instructions had their own, separate syntaxes. The new,
426@code{unified} syntax, which can be selected via the @code{.syntax}
427directive, and has the following main features:
428
9e6f3811
AS
429@itemize @bullet
430@item
cab7e4d9
NC
431Immediate operands do not require a @code{#} prefix.
432
9e6f3811 433@item
cab7e4d9
NC
434The @code{IT} instruction may appear, and if it does it is validated
435against subsequent conditional affixes. In ARM mode it does not
436generate machine code, in THUMB mode it does.
437
9e6f3811 438@item
cab7e4d9
NC
439For ARM instructions the conditional affixes always appear at the end
440of the instruction. For THUMB instructions conditional affixes can be
441used, but only inside the scope of an @code{IT} instruction.
442
9e6f3811 443@item
cab7e4d9
NC
444All of the instructions new to the V6T2 architecture (and later) are
445available. (Only a few such instructions can be written in the
446@code{divided} syntax).
447
9e6f3811 448@item
cab7e4d9
NC
449The @code{.N} and @code{.W} suffixes are recognized and honored.
450
9e6f3811 451@item
cab7e4d9
NC
452All instructions set the flags if and only if they have an @code{s}
453affix.
9e6f3811 454@end itemize
cab7e4d9 455
252b5132
RH
456@node ARM-Chars
457@subsection Special Characters
458
459@cindex line comment character, ARM
460@cindex ARM line comment character
7c31ae13
NC
461The presence of a @samp{@@} anywhere on a line indicates the start of
462a comment that extends to the end of that line.
463
464If a @samp{#} appears as the first character of a line then the whole
465line is treated as a comment, but in this case the line could also be
466a logical line number directive (@pxref{Comments}) or a preprocessor
467control command (@pxref{Preprocessing}).
550262c4
NC
468
469@cindex line separator, ARM
470@cindex statement separator, ARM
471@cindex ARM line separator
a349d9dd
PB
472The @samp{;} character can be used instead of a newline to separate
473statements.
550262c4
NC
474
475@cindex immediate character, ARM
476@cindex ARM immediate character
477Either @samp{#} or @samp{$} can be used to indicate immediate operands.
252b5132
RH
478
479@cindex identifiers, ARM
480@cindex ARM identifiers
481*TODO* Explain about /data modifier on symbols.
482
483@node ARM-Regs
484@subsection Register Names
485
486@cindex ARM register names
487@cindex register names, ARM
488*TODO* Explain about ARM register naming, and the predefined names.
489
b6895b4f
PB
490@node ARM-Relocations
491@subsection ARM relocation generation
492
493@cindex data relocations, ARM
494@cindex ARM data relocations
495Specific data relocations can be generated by putting the relocation name
496in parentheses after the symbol name. For example:
497
498@smallexample
499 .word foo(TARGET1)
500@end smallexample
501
502This will generate an @samp{R_ARM_TARGET1} relocation against the symbol
503@var{foo}.
504The following relocations are supported:
505@code{GOT},
506@code{GOTOFF},
507@code{TARGET1},
508@code{TARGET2},
509@code{SBREL},
510@code{TLSGD},
511@code{TLSLDM},
512@code{TLSLDO},
0855e32b
NS
513@code{TLSDESC},
514@code{TLSCALL},
b43420e6
NC
515@code{GOTTPOFF},
516@code{GOT_PREL}
b6895b4f
PB
517and
518@code{TPOFF}.
519
520For compatibility with older toolchains the assembler also accepts
3da1d841
NC
521@code{(PLT)} after branch targets. On legacy targets this will
522generate the deprecated @samp{R_ARM_PLT32} relocation. On EABI
523targets it will encode either the @samp{R_ARM_CALL} or
524@samp{R_ARM_JUMP24} relocation, as appropriate.
b6895b4f
PB
525
526@cindex MOVW and MOVT relocations, ARM
527Relocations for @samp{MOVW} and @samp{MOVT} instructions can be generated
528by prefixing the value with @samp{#:lower16:} and @samp{#:upper16}
b45619c0 529respectively. For example to load the 32-bit address of foo into r0:
252b5132 530
b6895b4f
PB
531@smallexample
532 MOVW r0, #:lower16:foo
533 MOVT r0, #:upper16:foo
534@end smallexample
252b5132 535
ba724cfc
NC
536@node ARM-Neon-Alignment
537@subsection NEON Alignment Specifiers
538
539@cindex alignment for NEON instructions
540Some NEON load/store instructions allow an optional address
541alignment qualifier.
542The ARM documentation specifies that this is indicated by
543@samp{@@ @var{align}}. However GAS already interprets
544the @samp{@@} character as a "line comment" start,
545so @samp{: @var{align}} is used instead. For example:
546
547@smallexample
548 vld1.8 @{q0@}, [r0, :128]
549@end smallexample
550
551@node ARM Floating Point
552@section Floating Point
553
554@cindex floating point, ARM (@sc{ieee})
555@cindex ARM floating point (@sc{ieee})
556The ARM family uses @sc{ieee} floating-point numbers.
557
252b5132
RH
558@node ARM Directives
559@section ARM Machine Directives
560
561@cindex machine directives, ARM
562@cindex ARM machine directives
563@table @code
564
4a6bc624
NS
565@c AAAAAAAAAAAAAAAAAAAAAAAAA
566
567@cindex @code{.2byte} directive, ARM
568@cindex @code{.4byte} directive, ARM
569@cindex @code{.8byte} directive, ARM
570@item .2byte @var{expression} [, @var{expression}]*
571@itemx .4byte @var{expression} [, @var{expression}]*
572@itemx .8byte @var{expression} [, @var{expression}]*
573These directives write 2, 4 or 8 byte values to the output section.
574
575@cindex @code{.align} directive, ARM
adcf07e6
NC
576@item .align @var{expression} [, @var{expression}]
577This is the generic @var{.align} directive. For the ARM however if the
578first argument is zero (ie no alignment is needed) the assembler will
579behave as if the argument had been 2 (ie pad to the next four byte
062b7c0c 580boundary). This is for compatibility with ARM's own assembler.
adcf07e6 581
4a6bc624
NS
582@cindex @code{.arch} directive, ARM
583@item .arch @var{name}
584Select the target architecture. Valid values for @var{name} are the same as
585for the @option{-march} commandline option.
252b5132 586
34bca508 587Specifying @code{.arch} clears any previously selected architecture
69133863
MGD
588extensions.
589
590@cindex @code{.arch_extension} directive, ARM
591@item .arch_extension @var{name}
34bca508
L
592Add or remove an architecture extension to the target architecture. Valid
593values for @var{name} are the same as those accepted as architectural
69133863
MGD
594extensions by the @option{-mcpu} commandline option.
595
596@code{.arch_extension} may be used multiple times to add or remove extensions
597incrementally to the architecture being compiled for.
598
4a6bc624
NS
599@cindex @code{.arm} directive, ARM
600@item .arm
601This performs the same action as @var{.code 32}.
252b5132 602
4a6bc624 603@c BBBBBBBBBBBBBBBBBBBBBBBBBB
0bbf2aa4 604
4a6bc624
NS
605@cindex @code{.bss} directive, ARM
606@item .bss
607This directive switches to the @code{.bss} section.
0bbf2aa4 608
4a6bc624
NS
609@c CCCCCCCCCCCCCCCCCCCCCCCCCC
610
611@cindex @code{.cantunwind} directive, ARM
612@item .cantunwind
613Prevents unwinding through the current function. No personality routine
614or exception table data is required or permitted.
615
616@cindex @code{.code} directive, ARM
617@item .code @code{[16|32]}
618This directive selects the instruction set being generated. The value 16
619selects Thumb, with the value 32 selecting ARM.
620
621@cindex @code{.cpu} directive, ARM
622@item .cpu @var{name}
623Select the target processor. Valid values for @var{name} are the same as
624for the @option{-mcpu} commandline option.
625
34bca508 626Specifying @code{.cpu} clears any previously selected architecture
69133863
MGD
627extensions.
628
4a6bc624
NS
629@c DDDDDDDDDDDDDDDDDDDDDDDDDD
630
631@cindex @code{.dn} and @code{.qn} directives, ARM
f467aa98 632@item @var{name} .dn @var{register name} [@var{.type}] [[@var{index}]]
1f9bb1ca 633@itemx @var{name} .qn @var{register name} [@var{.type}] [[@var{index}]]
23753660
JB
634
635The @code{dn} and @code{qn} directives are used to create typed
636and/or indexed register aliases for use in Advanced SIMD Extension
637(Neon) instructions. The former should be used to create aliases
638of double-precision registers, and the latter to create aliases of
639quad-precision registers.
640
641If these directives are used to create typed aliases, those aliases can
642be used in Neon instructions instead of writing types after the mnemonic
643or after each operand. For example:
644
645@smallexample
646 x .dn d2.f32
647 y .dn d3.f32
648 z .dn d4.f32[1]
649 vmul x,y,z
650@end smallexample
651
652This is equivalent to writing the following:
653
654@smallexample
655 vmul.f32 d2,d3,d4[1]
656@end smallexample
657
658Aliases created using @code{dn} or @code{qn} can be destroyed using
659@code{unreq}.
660
4a6bc624 661@c EEEEEEEEEEEEEEEEEEEEEEEEEE
252b5132 662
4a6bc624
NS
663@cindex @code{.eabi_attribute} directive, ARM
664@item .eabi_attribute @var{tag}, @var{value}
665Set the EABI object attribute @var{tag} to @var{value}.
252b5132 666
4a6bc624
NS
667The @var{tag} is either an attribute number, or one of the following:
668@code{Tag_CPU_raw_name}, @code{Tag_CPU_name}, @code{Tag_CPU_arch},
669@code{Tag_CPU_arch_profile}, @code{Tag_ARM_ISA_use},
75375b3e 670@code{Tag_THUMB_ISA_use}, @code{Tag_FP_arch}, @code{Tag_WMMX_arch},
4a6bc624
NS
671@code{Tag_Advanced_SIMD_arch}, @code{Tag_PCS_config},
672@code{Tag_ABI_PCS_R9_use}, @code{Tag_ABI_PCS_RW_data},
673@code{Tag_ABI_PCS_RO_data}, @code{Tag_ABI_PCS_GOT_use},
674@code{Tag_ABI_PCS_wchar_t}, @code{Tag_ABI_FP_rounding},
675@code{Tag_ABI_FP_denormal}, @code{Tag_ABI_FP_exceptions},
676@code{Tag_ABI_FP_user_exceptions}, @code{Tag_ABI_FP_number_model},
75375b3e 677@code{Tag_ABI_align_needed}, @code{Tag_ABI_align_preserved},
4a6bc624
NS
678@code{Tag_ABI_enum_size}, @code{Tag_ABI_HardFP_use},
679@code{Tag_ABI_VFP_args}, @code{Tag_ABI_WMMX_args},
680@code{Tag_ABI_optimization_goals}, @code{Tag_ABI_FP_optimization_goals},
681@code{Tag_compatibility}, @code{Tag_CPU_unaligned_access},
75375b3e 682@code{Tag_FP_HP_extension}, @code{Tag_ABI_FP_16bit_format},
cd21e546 683@code{Tag_MPextension_use}, @code{Tag_DIV_use},
4a6bc624
NS
684@code{Tag_nodefaults}, @code{Tag_also_compatible_with},
685@code{Tag_conformance}, @code{Tag_T2EE_use},
cd21e546 686@code{Tag_Virtualization_use}
4a6bc624
NS
687
688The @var{value} is either a @code{number}, @code{"string"}, or
689@code{number, "string"} depending on the tag.
690
75375b3e 691Note - the following legacy values are also accepted by @var{tag}:
34bca508 692@code{Tag_VFP_arch}, @code{Tag_ABI_align8_needed},
75375b3e
MGD
693@code{Tag_ABI_align8_preserved}, @code{Tag_VFP_HP_extension},
694
4a6bc624
NS
695@cindex @code{.even} directive, ARM
696@item .even
697This directive aligns to an even-numbered address.
698
699@cindex @code{.extend} directive, ARM
700@cindex @code{.ldouble} directive, ARM
701@item .extend @var{expression} [, @var{expression}]*
702@itemx .ldouble @var{expression} [, @var{expression}]*
703These directives write 12byte long double floating-point values to the
704output section. These are not compatible with current ARM processors
705or ABIs.
706
707@c FFFFFFFFFFFFFFFFFFFFFFFFFF
708
709@anchor{arm_fnend}
710@cindex @code{.fnend} directive, ARM
711@item .fnend
712Marks the end of a function with an unwind table entry. The unwind index
713table entry is created when this directive is processed.
252b5132 714
4a6bc624
NS
715If no personality routine has been specified then standard personality
716routine 0 or 1 will be used, depending on the number of unwind opcodes
717required.
718
719@anchor{arm_fnstart}
720@cindex @code{.fnstart} directive, ARM
721@item .fnstart
722Marks the start of a function with an unwind table entry.
723
724@cindex @code{.force_thumb} directive, ARM
252b5132
RH
725@item .force_thumb
726This directive forces the selection of Thumb instructions, even if the
727target processor does not support those instructions
728
4a6bc624
NS
729@cindex @code{.fpu} directive, ARM
730@item .fpu @var{name}
731Select the floating-point unit to assemble for. Valid values for @var{name}
732are the same as for the @option{-mfpu} commandline option.
252b5132 733
4a6bc624
NS
734@c GGGGGGGGGGGGGGGGGGGGGGGGGG
735@c HHHHHHHHHHHHHHHHHHHHHHHHHH
e1da3f5b 736
4a6bc624
NS
737@cindex @code{.handlerdata} directive, ARM
738@item .handlerdata
739Marks the end of the current function, and the start of the exception table
740entry for that function. Anything between this directive and the
741@code{.fnend} directive will be added to the exception table entry.
742
743Must be preceded by a @code{.personality} or @code{.personalityindex}
744directive.
745
746@c IIIIIIIIIIIIIIIIIIIIIIIIII
c921be7d
NC
747
748@cindex @code{.inst} directive, ARM
749@item .inst @var{opcode} [ , @dots{} ]
1f9bb1ca
AS
750@itemx .inst.n @var{opcode} [ , @dots{} ]
751@itemx .inst.w @var{opcode} [ , @dots{} ]
c921be7d
NC
752Generates the instruction corresponding to the numerical value @var{opcode}.
753@code{.inst.n} and @code{.inst.w} allow the Thumb instruction size to be
754specified explicitly, overriding the normal encoding rules.
755
4a6bc624
NS
756@c JJJJJJJJJJJJJJJJJJJJJJJJJJ
757@c KKKKKKKKKKKKKKKKKKKKKKKKKK
758@c LLLLLLLLLLLLLLLLLLLLLLLLLL
759
760@item .ldouble @var{expression} [, @var{expression}]*
761See @code{.extend}.
5395a469 762
252b5132
RH
763@cindex @code{.ltorg} directive, ARM
764@item .ltorg
765This directive causes the current contents of the literal pool to be
766dumped into the current section (which is assumed to be the .text
767section) at the current location (aligned to a word boundary).
3d0c9500
NC
768@code{GAS} maintains a separate literal pool for each section and each
769sub-section. The @code{.ltorg} directive will only affect the literal
770pool of the current section and sub-section. At the end of assembly
771all remaining, un-empty literal pools will automatically be dumped.
772
773Note - older versions of @code{GAS} would dump the current literal
774pool any time a section change occurred. This is no longer done, since
775it prevents accurate control of the placement of literal pools.
252b5132 776
4a6bc624 777@c MMMMMMMMMMMMMMMMMMMMMMMMMM
252b5132 778
4a6bc624
NS
779@cindex @code{.movsp} directive, ARM
780@item .movsp @var{reg} [, #@var{offset}]
781Tell the unwinder that @var{reg} contains an offset from the current
782stack pointer. If @var{offset} is not specified then it is assumed to be
783zero.
7ed4c4c5 784
4a6bc624
NS
785@c NNNNNNNNNNNNNNNNNNNNNNNNNN
786@c OOOOOOOOOOOOOOOOOOOOOOOOOO
7ed4c4c5 787
4a6bc624
NS
788@cindex @code{.object_arch} directive, ARM
789@item .object_arch @var{name}
790Override the architecture recorded in the EABI object attribute section.
791Valid values for @var{name} are the same as for the @code{.arch} directive.
792Typically this is useful when code uses runtime detection of CPU features.
7ed4c4c5 793
4a6bc624
NS
794@c PPPPPPPPPPPPPPPPPPPPPPPPPP
795
796@cindex @code{.packed} directive, ARM
797@item .packed @var{expression} [, @var{expression}]*
798This directive writes 12-byte packed floating-point values to the
799output section. These are not compatible with current ARM processors
800or ABIs.
801
ea4cff4f 802@anchor{arm_pad}
4a6bc624
NS
803@cindex @code{.pad} directive, ARM
804@item .pad #@var{count}
805Generate unwinder annotations for a stack adjustment of @var{count} bytes.
806A positive value indicates the function prologue allocated stack space by
807decrementing the stack pointer.
7ed4c4c5
NC
808
809@cindex @code{.personality} directive, ARM
810@item .personality @var{name}
811Sets the personality routine for the current function to @var{name}.
812
813@cindex @code{.personalityindex} directive, ARM
814@item .personalityindex @var{index}
815Sets the personality routine for the current function to the EABI standard
816routine number @var{index}
817
4a6bc624
NS
818@cindex @code{.pool} directive, ARM
819@item .pool
820This is a synonym for .ltorg.
7ed4c4c5 821
4a6bc624
NS
822@c QQQQQQQQQQQQQQQQQQQQQQQQQQ
823@c RRRRRRRRRRRRRRRRRRRRRRRRRR
824
825@cindex @code{.req} directive, ARM
826@item @var{name} .req @var{register name}
827This creates an alias for @var{register name} called @var{name}. For
828example:
829
830@smallexample
831 foo .req r0
832@end smallexample
833
834@c SSSSSSSSSSSSSSSSSSSSSSSSSS
7ed4c4c5 835
7da4f750 836@anchor{arm_save}
7ed4c4c5
NC
837@cindex @code{.save} directive, ARM
838@item .save @var{reglist}
839Generate unwinder annotations to restore the registers in @var{reglist}.
840The format of @var{reglist} is the same as the corresponding store-multiple
841instruction.
842
843@smallexample
844@exdent @emph{core registers}
845 .save @{r4, r5, r6, lr@}
846 stmfd sp!, @{r4, r5, r6, lr@}
847@exdent @emph{FPA registers}
848 .save f4, 2
849 sfmfd f4, 2, [sp]!
850@exdent @emph{VFP registers}
851 .save @{d8, d9, d10@}
fa073d69 852 fstmdx sp!, @{d8, d9, d10@}
7ed4c4c5
NC
853@exdent @emph{iWMMXt registers}
854 .save @{wr10, wr11@}
855 wstrd wr11, [sp, #-8]!
856 wstrd wr10, [sp, #-8]!
857or
858 .save wr11
859 wstrd wr11, [sp, #-8]!
860 .save wr10
861 wstrd wr10, [sp, #-8]!
862@end smallexample
863
7da4f750 864@anchor{arm_setfp}
7ed4c4c5
NC
865@cindex @code{.setfp} directive, ARM
866@item .setfp @var{fpreg}, @var{spreg} [, #@var{offset}]
4a6bc624 867Make all unwinder annotations relative to a frame pointer. Without this
7ed4c4c5
NC
868the unwinder will use offsets from the stack pointer.
869
a5b82cbe 870The syntax of this directive is the same as the @code{add} or @code{mov}
7ed4c4c5
NC
871instruction used to set the frame pointer. @var{spreg} must be either
872@code{sp} or mentioned in a previous @code{.movsp} directive.
873
874@smallexample
875.movsp ip
876mov ip, sp
877@dots{}
878.setfp fp, ip, #4
a5b82cbe 879add fp, ip, #4
7ed4c4c5
NC
880@end smallexample
881
4a6bc624
NS
882@cindex @code{.secrel32} directive, ARM
883@item .secrel32 @var{expression} [, @var{expression}]*
884This directive emits relocations that evaluate to the section-relative
885offset of each expression's symbol. This directive is only supported
886for PE targets.
887
cab7e4d9
NC
888@cindex @code{.syntax} directive, ARM
889@item .syntax [@code{unified} | @code{divided}]
890This directive sets the Instruction Set Syntax as described in the
891@ref{ARM-Instruction-Set} section.
892
4a6bc624
NS
893@c TTTTTTTTTTTTTTTTTTTTTTTTTT
894
895@cindex @code{.thumb} directive, ARM
896@item .thumb
897This performs the same action as @var{.code 16}.
898
899@cindex @code{.thumb_func} directive, ARM
900@item .thumb_func
901This directive specifies that the following symbol is the name of a
902Thumb encoded function. This information is necessary in order to allow
903the assembler and linker to generate correct code for interworking
904between Arm and Thumb instructions and should be used even if
905interworking is not going to be performed. The presence of this
906directive also implies @code{.thumb}
907
908This directive is not neccessary when generating EABI objects. On these
909targets the encoding is implicit when generating Thumb code.
910
911@cindex @code{.thumb_set} directive, ARM
912@item .thumb_set
913This performs the equivalent of a @code{.set} directive in that it
914creates a symbol which is an alias for another symbol (possibly not yet
915defined). This directive also has the added property in that it marks
916the aliased symbol as being a thumb function entry point, in the same
917way that the @code{.thumb_func} directive does.
918
0855e32b
NS
919@cindex @code{.tlsdescseq} directive, ARM
920@item .tlsdescseq @var{tls-variable}
921This directive is used to annotate parts of an inlined TLS descriptor
922trampoline. Normally the trampoline is provided by the linker, and
923this directive is not needed.
924
4a6bc624
NS
925@c UUUUUUUUUUUUUUUUUUUUUUUUUU
926
927@cindex @code{.unreq} directive, ARM
928@item .unreq @var{alias-name}
929This undefines a register alias which was previously defined using the
930@code{req}, @code{dn} or @code{qn} directives. For example:
931
932@smallexample
933 foo .req r0
934 .unreq foo
935@end smallexample
936
937An error occurs if the name is undefined. Note - this pseudo op can
938be used to delete builtin in register name aliases (eg 'r0'). This
939should only be done if it is really necessary.
940
7ed4c4c5 941@cindex @code{.unwind_raw} directive, ARM
4a6bc624 942@item .unwind_raw @var{offset}, @var{byte1}, @dots{}
7ed4c4c5
NC
943Insert one of more arbitary unwind opcode bytes, which are known to adjust
944the stack pointer by @var{offset} bytes.
945
946For example @code{.unwind_raw 4, 0xb1, 0x01} is equivalent to
947@code{.save @{r0@}}
948
4a6bc624 949@c VVVVVVVVVVVVVVVVVVVVVVVVVV
ee065d83 950
4a6bc624
NS
951@cindex @code{.vsave} directive, ARM
952@item .vsave @var{vfp-reglist}
953Generate unwinder annotations to restore the VFP registers in @var{vfp-reglist}
954using FLDMD. Also works for VFPv3 registers
955that are to be restored using VLDM.
956The format of @var{vfp-reglist} is the same as the corresponding store-multiple
957instruction.
ee065d83 958
4a6bc624
NS
959@smallexample
960@exdent @emph{VFP registers}
961 .vsave @{d8, d9, d10@}
962 fstmdd sp!, @{d8, d9, d10@}
963@exdent @emph{VFPv3 registers}
964 .vsave @{d15, d16, d17@}
965 vstm sp!, @{d15, d16, d17@}
966@end smallexample
e04befd0 967
4a6bc624
NS
968Since FLDMX and FSTMX are now deprecated, this directive should be
969used in favour of @code{.save} for saving VFP registers for ARMv6 and above.
e04befd0 970
4a6bc624
NS
971@c WWWWWWWWWWWWWWWWWWWWWWWWWW
972@c XXXXXXXXXXXXXXXXXXXXXXXXXX
973@c YYYYYYYYYYYYYYYYYYYYYYYYYY
974@c ZZZZZZZZZZZZZZZZZZZZZZZZZZ
ee065d83 975
252b5132
RH
976@end table
977
978@node ARM Opcodes
979@section Opcodes
980
981@cindex ARM opcodes
982@cindex opcodes for ARM
49a5575c
NC
983@code{@value{AS}} implements all the standard ARM opcodes. It also
984implements several pseudo opcodes, including several synthetic load
34bca508 985instructions.
252b5132 986
49a5575c
NC
987@table @code
988
989@cindex @code{NOP} pseudo op, ARM
990@item NOP
991@smallexample
992 nop
993@end smallexample
252b5132 994
49a5575c
NC
995This pseudo op will always evaluate to a legal ARM instruction that does
996nothing. Currently it will evaluate to MOV r0, r0.
252b5132 997
49a5575c 998@cindex @code{LDR reg,=<label>} pseudo op, ARM
34bca508 999@item LDR
252b5132
RH
1000@smallexample
1001 ldr <register> , = <expression>
1002@end smallexample
1003
1004If expression evaluates to a numeric constant then a MOV or MVN
1005instruction will be used in place of the LDR instruction, if the
1006constant can be generated by either of these instructions. Otherwise
1007the constant will be placed into the nearest literal pool (if it not
1008already there) and a PC relative LDR instruction will be generated.
1009
49a5575c
NC
1010@cindex @code{ADR reg,<label>} pseudo op, ARM
1011@item ADR
1012@smallexample
1013 adr <register> <label>
1014@end smallexample
1015
1016This instruction will load the address of @var{label} into the indicated
1017register. The instruction will evaluate to a PC relative ADD or SUB
1018instruction depending upon where the label is located. If the label is
1019out of range, or if it is not defined in the same file (and section) as
1020the ADR instruction, then an error will be generated. This instruction
1021will not make use of the literal pool.
1022
1023@cindex @code{ADRL reg,<label>} pseudo op, ARM
34bca508 1024@item ADRL
49a5575c
NC
1025@smallexample
1026 adrl <register> <label>
1027@end smallexample
1028
1029This instruction will load the address of @var{label} into the indicated
a349d9dd 1030register. The instruction will evaluate to one or two PC relative ADD
49a5575c
NC
1031or SUB instructions depending upon where the label is located. If a
1032second instruction is not needed a NOP instruction will be generated in
1033its place, so that this instruction is always 8 bytes long.
1034
1035If the label is out of range, or if it is not defined in the same file
1036(and section) as the ADRL instruction, then an error will be generated.
1037This instruction will not make use of the literal pool.
1038
1039@end table
1040
252b5132
RH
1041For information on the ARM or Thumb instruction sets, see @cite{ARM
1042Software Development Toolkit Reference Manual}, Advanced RISC Machines
1043Ltd.
1044
6057a28f
NC
1045@node ARM Mapping Symbols
1046@section Mapping Symbols
1047
1048The ARM ELF specification requires that special symbols be inserted
1049into object files to mark certain features:
1050
1051@table @code
1052
1053@cindex @code{$a}
1054@item $a
1055At the start of a region of code containing ARM instructions.
1056
1057@cindex @code{$t}
1058@item $t
1059At the start of a region of code containing THUMB instructions.
1060
1061@cindex @code{$d}
1062@item $d
1063At the start of a region of data.
1064
1065@end table
1066
1067The assembler will automatically insert these symbols for you - there
1068is no need to code them yourself. Support for tagging symbols ($b,
1069$f, $p and $m) which is also mentioned in the current ARM ELF
1070specification is not implemented. This is because they have been
1071dropped from the new EABI and so tools cannot rely upon their
1072presence.
1073
7da4f750
MM
1074@node ARM Unwinding Tutorial
1075@section Unwinding
1076
1077The ABI for the ARM Architecture specifies a standard format for
1078exception unwind information. This information is used when an
1079exception is thrown to determine where control should be transferred.
1080In particular, the unwind information is used to determine which
1081function called the function that threw the exception, and which
1082function called that one, and so forth. This information is also used
1083to restore the values of callee-saved registers in the function
1084catching the exception.
1085
1086If you are writing functions in assembly code, and those functions
1087call other functions that throw exceptions, you must use assembly
1088pseudo ops to ensure that appropriate exception unwind information is
1089generated. Otherwise, if one of the functions called by your assembly
1090code throws an exception, the run-time library will be unable to
1091unwind the stack through your assembly code and your program will not
1092behave correctly.
1093
1094To illustrate the use of these pseudo ops, we will examine the code
1095that G++ generates for the following C++ input:
1096
1097@verbatim
1098void callee (int *);
1099
34bca508
L
1100int
1101caller ()
7da4f750
MM
1102{
1103 int i;
1104 callee (&i);
34bca508 1105 return i;
7da4f750
MM
1106}
1107@end verbatim
1108
1109This example does not show how to throw or catch an exception from
1110assembly code. That is a much more complex operation and should
1111always be done in a high-level language, such as C++, that directly
1112supports exceptions.
1113
1114The code generated by one particular version of G++ when compiling the
1115example above is:
1116
1117@verbatim
1118_Z6callerv:
1119 .fnstart
1120.LFB2:
1121 @ Function supports interworking.
1122 @ args = 0, pretend = 0, frame = 8
1123 @ frame_needed = 1, uses_anonymous_args = 0
1124 stmfd sp!, {fp, lr}
1125 .save {fp, lr}
1126.LCFI0:
1127 .setfp fp, sp, #4
1128 add fp, sp, #4
1129.LCFI1:
1130 .pad #8
1131 sub sp, sp, #8
1132.LCFI2:
1133 sub r3, fp, #8
1134 mov r0, r3
1135 bl _Z6calleePi
1136 ldr r3, [fp, #-8]
1137 mov r0, r3
1138 sub sp, fp, #4
1139 ldmfd sp!, {fp, lr}
1140 bx lr
1141.LFE2:
1142 .fnend
1143@end verbatim
1144
1145Of course, the sequence of instructions varies based on the options
1146you pass to GCC and on the version of GCC in use. The exact
1147instructions are not important since we are focusing on the pseudo ops
1148that are used to generate unwind information.
1149
1150An important assumption made by the unwinder is that the stack frame
1151does not change during the body of the function. In particular, since
1152we assume that the assembly code does not itself throw an exception,
1153the only point where an exception can be thrown is from a call, such
1154as the @code{bl} instruction above. At each call site, the same saved
1155registers (including @code{lr}, which indicates the return address)
1156must be located in the same locations relative to the frame pointer.
1157
1158The @code{.fnstart} (@pxref{arm_fnstart,,.fnstart pseudo op}) pseudo
1159op appears immediately before the first instruction of the function
1160while the @code{.fnend} (@pxref{arm_fnend,,.fnend pseudo op}) pseudo
1161op appears immediately after the last instruction of the function.
34bca508 1162These pseudo ops specify the range of the function.
7da4f750
MM
1163
1164Only the order of the other pseudos ops (e.g., @code{.setfp} or
1165@code{.pad}) matters; their exact locations are irrelevant. In the
1166example above, the compiler emits the pseudo ops with particular
1167instructions. That makes it easier to understand the code, but it is
1168not required for correctness. It would work just as well to emit all
1169of the pseudo ops other than @code{.fnend} in the same order, but
1170immediately after @code{.fnstart}.
1171
1172The @code{.save} (@pxref{arm_save,,.save pseudo op}) pseudo op
1173indicates registers that have been saved to the stack so that they can
1174be restored before the function returns. The argument to the
1175@code{.save} pseudo op is a list of registers to save. If a register
1176is ``callee-saved'' (as specified by the ABI) and is modified by the
1177function you are writing, then your code must save the value before it
1178is modified and restore the original value before the function
1179returns. If an exception is thrown, the run-time library restores the
1180values of these registers from their locations on the stack before
1181returning control to the exception handler. (Of course, if an
1182exception is not thrown, the function that contains the @code{.save}
1183pseudo op restores these registers in the function epilogue, as is
1184done with the @code{ldmfd} instruction above.)
1185
1186You do not have to save callee-saved registers at the very beginning
1187of the function and you do not need to use the @code{.save} pseudo op
1188immediately following the point at which the registers are saved.
1189However, if you modify a callee-saved register, you must save it on
1190the stack before modifying it and before calling any functions which
1191might throw an exception. And, you must use the @code{.save} pseudo
1192op to indicate that you have done so.
1193
1194The @code{.pad} (@pxref{arm_pad,,.pad}) pseudo op indicates a
1195modification of the stack pointer that does not save any registers.
1196The argument is the number of bytes (in decimal) that are subtracted
1197from the stack pointer. (On ARM CPUs, the stack grows downwards, so
1198subtracting from the stack pointer increases the size of the stack.)
1199
1200The @code{.setfp} (@pxref{arm_setfp,,.setfp pseudo op}) pseudo op
1201indicates the register that contains the frame pointer. The first
1202argument is the register that is set, which is typically @code{fp}.
1203The second argument indicates the register from which the frame
1204pointer takes its value. The third argument, if present, is the value
1205(in decimal) added to the register specified by the second argument to
1206compute the value of the frame pointer. You should not modify the
1207frame pointer in the body of the function.
1208
1209If you do not use a frame pointer, then you should not use the
1210@code{.setfp} pseudo op. If you do not use a frame pointer, then you
1211should avoid modifying the stack pointer outside of the function
1212prologue. Otherwise, the run-time library will be unable to find
1213saved registers when it is unwinding the stack.
1214
1215The pseudo ops described above are sufficient for writing assembly
1216code that calls functions which may throw exceptions. If you need to
1217know more about the object-file format used to represent unwind
1218information, you may consult the @cite{Exception Handling ABI for the
1219ARM Architecture} available from @uref{http://infocenter.arm.com}.
This page took 0.814427 seconds and 4 git commands to generate.