Automatic date update in version.in
[deliverable/binutils-gdb.git] / gas / doc / c-arm.texi
CommitLineData
b90efa5b 1@c Copyright (C) 1996-2015 Free Software Foundation, Inc.
252b5132
RH
2@c This is part of the GAS manual.
3@c For copying conditions, see the file as.texinfo.
4
5@ifset GENERIC
6@page
7@node ARM-Dependent
8@chapter ARM Dependent Features
9@end ifset
10
11@ifclear GENERIC
12@node Machine Dependencies
13@chapter ARM Dependent Features
14@end ifclear
15
16@cindex ARM support
17@cindex Thumb support
18@menu
19* ARM Options:: Options
20* ARM Syntax:: Syntax
21* ARM Floating Point:: Floating Point
22* ARM Directives:: ARM Machine Directives
23* ARM Opcodes:: Opcodes
6057a28f 24* ARM Mapping Symbols:: Mapping Symbols
7da4f750 25* ARM Unwinding Tutorial:: Unwinding
252b5132
RH
26@end menu
27
28@node ARM Options
29@section Options
30@cindex ARM options (none)
31@cindex options for ARM (none)
adcf07e6 32
252b5132 33@table @code
adcf07e6 34
03b1477f 35@cindex @code{-mcpu=} command line option, ARM
92081f48 36@item -mcpu=@var{processor}[+@var{extension}@dots{}]
252b5132
RH
37This option specifies the target processor. The assembler will issue an
38error message if an attempt is made to assemble an instruction which
03b1477f 39will not execute on the target processor. The following processor names are
34bca508 40recognized:
03b1477f
RE
41@code{arm1},
42@code{arm2},
43@code{arm250},
44@code{arm3},
45@code{arm6},
46@code{arm60},
47@code{arm600},
48@code{arm610},
49@code{arm620},
50@code{arm7},
51@code{arm7m},
52@code{arm7d},
53@code{arm7dm},
54@code{arm7di},
55@code{arm7dmi},
56@code{arm70},
57@code{arm700},
58@code{arm700i},
59@code{arm710},
60@code{arm710t},
61@code{arm720},
62@code{arm720t},
63@code{arm740t},
64@code{arm710c},
65@code{arm7100},
66@code{arm7500},
67@code{arm7500fe},
68@code{arm7t},
69@code{arm7tdmi},
1ff4677c 70@code{arm7tdmi-s},
03b1477f
RE
71@code{arm8},
72@code{arm810},
73@code{strongarm},
74@code{strongarm1},
75@code{strongarm110},
76@code{strongarm1100},
77@code{strongarm1110},
78@code{arm9},
79@code{arm920},
80@code{arm920t},
81@code{arm922t},
82@code{arm940t},
83@code{arm9tdmi},
7fac0536
NC
84@code{fa526} (Faraday FA526 processor),
85@code{fa626} (Faraday FA626 processor),
03b1477f 86@code{arm9e},
7de9afa2 87@code{arm926e},
1ff4677c 88@code{arm926ej-s},
03b1477f
RE
89@code{arm946e-r0},
90@code{arm946e},
db8ac8f9 91@code{arm946e-s},
03b1477f
RE
92@code{arm966e-r0},
93@code{arm966e},
db8ac8f9
PB
94@code{arm966e-s},
95@code{arm968e-s},
03b1477f 96@code{arm10t},
db8ac8f9 97@code{arm10tdmi},
03b1477f
RE
98@code{arm10e},
99@code{arm1020},
100@code{arm1020t},
7de9afa2 101@code{arm1020e},
db8ac8f9 102@code{arm1022e},
1ff4677c 103@code{arm1026ej-s},
4a58c4bd
NC
104@code{fa606te} (Faraday FA606TE processor),
105@code{fa616te} (Faraday FA616TE processor),
7fac0536 106@code{fa626te} (Faraday FA626TE processor),
4a58c4bd 107@code{fmp626} (Faraday FMP626 processor),
7fac0536 108@code{fa726te} (Faraday FA726TE processor),
1ff4677c
RE
109@code{arm1136j-s},
110@code{arm1136jf-s},
db8ac8f9
PB
111@code{arm1156t2-s},
112@code{arm1156t2f-s},
0dd132b6
NC
113@code{arm1176jz-s},
114@code{arm1176jzf-s},
115@code{mpcore},
116@code{mpcorenovfp},
b38f9f31 117@code{cortex-a5},
c90460e4 118@code{cortex-a7},
62b3e311 119@code{cortex-a8},
15290f0a 120@code{cortex-a9},
dbb1f804 121@code{cortex-a15},
43cdc0a8 122@code{cortex-a35},
4469186b
KT
123@code{cortex-a53},
124@code{cortex-a57},
125@code{cortex-a72},
62b3e311 126@code{cortex-r4},
307c948d 127@code{cortex-r4f},
70a8bc5b 128@code{cortex-r5},
129@code{cortex-r7},
a715796b 130@code{cortex-m7},
7ef07ba0 131@code{cortex-m4},
62b3e311 132@code{cortex-m3},
5b19eaba
NC
133@code{cortex-m1},
134@code{cortex-m0},
ce32bd10 135@code{cortex-m0plus},
246496bb 136@code{exynos-m1},
ea0d6bb9
PT
137@code{marvell-pj4},
138@code{marvell-whitney},
6b21c2bf 139@code{qdf24xx},
ea0d6bb9
PT
140@code{xgene1},
141@code{xgene2},
03b1477f
RE
142@code{ep9312} (ARM920 with Cirrus Maverick coprocessor),
143@code{i80200} (Intel XScale processor)
e16bb312 144@code{iwmmxt} (Intel(r) XScale processor with Wireless MMX(tm) technology coprocessor)
03b1477f 145and
34bca508 146@code{xscale}.
03b1477f
RE
147The special name @code{all} may be used to allow the
148assembler to accept instructions valid for any ARM processor.
149
34bca508
L
150In addition to the basic instruction set, the assembler can be told to
151accept various extension mnemonics that extend the processor using the
03b1477f 152co-processor instruction space. For example, @code{-mcpu=arm920+maverick}
34bca508 153is equivalent to specifying @code{-mcpu=ep9312}.
69133863 154
34bca508 155Multiple extensions may be specified, separated by a @code{+}. The
69133863
MGD
156extensions should be specified in ascending alphabetical order.
157
34bca508 158Some extensions may be restricted to particular architectures; this is
60e5ef9f
MGD
159documented in the list of extensions below.
160
34bca508
L
161Extension mnemonics may also be removed from those the assembler accepts.
162This is done be prepending @code{no} to the option that adds the extension.
163Extensions that are removed should be listed after all extensions which have
164been added, again in ascending alphabetical order. For example,
69133863
MGD
165@code{-mcpu=ep9312+nomaverick} is equivalent to specifying @code{-mcpu=arm920}.
166
167
eea54501 168The following extensions are currently supported:
ea0d6bb9 169@code{crc}
bca38921
MGD
170@code{crypto} (Cryptography Extensions for v8-A architecture, implies @code{fp+simd}),
171@code{fp} (Floating Point Extensions for v8-A architecture),
172@code{idiv} (Integer Divide Extensions for v7-A and v7-R architectures),
69133863
MGD
173@code{iwmmxt},
174@code{iwmmxt2},
ea0d6bb9 175@code{xscale},
69133863 176@code{maverick},
ea0d6bb9
PT
177@code{mp} (Multiprocessing Extensions for v7-A and v7-R
178architectures),
b2a5fbdc 179@code{os} (Operating System for v6M architecture),
f4c65163 180@code{sec} (Security Extensions for v6K and v7-A architectures),
bca38921 181@code{simd} (Advanced SIMD Extensions for v8-A architecture, implies @code{fp}),
34bca508 182@code{virt} (Virtualization Extensions for v7-A architecture, implies
90ec0d68 183@code{idiv}),
d6b4b13e
MW
184@code{pan} (Priviliged Access Never Extensions for v8-A architecture),
185@code{rdma} (ARMv8.1 Advanced SIMD extensions for v8-A architecture, implies
186@code{simd})
03b1477f 187and
69133863 188@code{xscale}.
03b1477f
RE
189
190@cindex @code{-march=} command line option, ARM
92081f48 191@item -march=@var{architecture}[+@var{extension}@dots{}]
252b5132
RH
192This option specifies the target architecture. The assembler will issue
193an error message if an attempt is made to assemble an instruction which
34bca508
L
194will not execute on the target architecture. The following architecture
195names are recognized:
03b1477f
RE
196@code{armv1},
197@code{armv2},
198@code{armv2a},
199@code{armv2s},
200@code{armv3},
201@code{armv3m},
202@code{armv4},
203@code{armv4xm},
204@code{armv4t},
205@code{armv4txm},
206@code{armv5},
207@code{armv5t},
208@code{armv5txm},
209@code{armv5te},
09d92015 210@code{armv5texp},
c5f98204 211@code{armv6},
1ddd7f43 212@code{armv6j},
0dd132b6
NC
213@code{armv6k},
214@code{armv6z},
f33026a9 215@code{armv6kz},
b2a5fbdc
MGD
216@code{armv6-m},
217@code{armv6s-m},
62b3e311 218@code{armv7},
c450d570 219@code{armv7-a},
c9fb6e58 220@code{armv7ve},
c450d570
PB
221@code{armv7-r},
222@code{armv7-m},
9e3c6df6 223@code{armv7e-m},
bca38921 224@code{armv8-a},
a5932920 225@code{armv8.1-a},
56a1b672 226@code{armv8.2-a},
e16bb312 227@code{iwmmxt}
ea0d6bb9 228@code{iwmmxt2}
03b1477f
RE
229and
230@code{xscale}.
231If both @code{-mcpu} and
232@code{-march} are specified, the assembler will use
233the setting for @code{-mcpu}.
234
235The architecture option can be extended with the same instruction set
236extension options as the @code{-mcpu} option.
237
238@cindex @code{-mfpu=} command line option, ARM
239@item -mfpu=@var{floating-point-format}
240
241This option specifies the floating point format to assemble for. The
242assembler will issue an error message if an attempt is made to assemble
34bca508 243an instruction which will not execute on the target floating point unit.
03b1477f
RE
244The following format options are recognized:
245@code{softfpa},
246@code{fpe},
bc89618b
RE
247@code{fpe2},
248@code{fpe3},
03b1477f
RE
249@code{fpa},
250@code{fpa10},
251@code{fpa11},
252@code{arm7500fe},
253@code{softvfp},
254@code{softvfp+vfp},
255@code{vfp},
256@code{vfp10},
257@code{vfp10-r0},
258@code{vfp9},
259@code{vfpxd},
62f3b8c8
PB
260@code{vfpv2},
261@code{vfpv3},
262@code{vfpv3-fp16},
263@code{vfpv3-d16},
264@code{vfpv3-d16-fp16},
265@code{vfpv3xd},
266@code{vfpv3xd-d16},
267@code{vfpv4},
268@code{vfpv4-d16},
f0cd0667 269@code{fpv4-sp-d16},
a715796b
TG
270@code{fpv5-sp-d16},
271@code{fpv5-d16},
bca38921 272@code{fp-armv8},
09d92015
MM
273@code{arm1020t},
274@code{arm1020e},
b1cc4aeb 275@code{arm1136jf-s},
62f3b8c8
PB
276@code{maverick},
277@code{neon},
bca38921
MGD
278@code{neon-vfpv4},
279@code{neon-fp-armv8},
081e4c7d
MW
280@code{crypto-neon-fp-armv8},
281@code{neon-fp-armv8.1}
d6b4b13e 282and
081e4c7d 283@code{crypto-neon-fp-armv8.1}.
03b1477f
RE
284
285In addition to determining which instructions are assembled, this option
286also affects the way in which the @code{.double} assembler directive behaves
287when assembling little-endian code.
288
34bca508
L
289The default is dependent on the processor selected. For Architecture 5 or
290later, the default is to assembler for VFP instructions; for earlier
03b1477f 291architectures the default is to assemble for FPA instructions.
adcf07e6 292
252b5132
RH
293@cindex @code{-mthumb} command line option, ARM
294@item -mthumb
03b1477f 295This option specifies that the assembler should start assembling Thumb
34bca508 296instructions; that is, it should behave as though the file starts with a
03b1477f 297@code{.code 16} directive.
adcf07e6 298
252b5132
RH
299@cindex @code{-mthumb-interwork} command line option, ARM
300@item -mthumb-interwork
301This option specifies that the output generated by the assembler should
302be marked as supporting interworking.
adcf07e6 303
52970753
NC
304@cindex @code{-mimplicit-it} command line option, ARM
305@item -mimplicit-it=never
306@itemx -mimplicit-it=always
307@itemx -mimplicit-it=arm
308@itemx -mimplicit-it=thumb
309The @code{-mimplicit-it} option controls the behavior of the assembler when
310conditional instructions are not enclosed in IT blocks.
311There are four possible behaviors.
312If @code{never} is specified, such constructs cause a warning in ARM
313code and an error in Thumb-2 code.
314If @code{always} is specified, such constructs are accepted in both
315ARM and Thumb-2 code, where the IT instruction is added implicitly.
316If @code{arm} is specified, such constructs are accepted in ARM code
317and cause an error in Thumb-2 code.
318If @code{thumb} is specified, such constructs cause a warning in ARM
319code and are accepted in Thumb-2 code. If you omit this option, the
320behavior is equivalent to @code{-mimplicit-it=arm}.
e07e6e58 321
5a5829dd
NS
322@cindex @code{-mapcs-26} command line option, ARM
323@cindex @code{-mapcs-32} command line option, ARM
324@item -mapcs-26
325@itemx -mapcs-32
326These options specify that the output generated by the assembler should
252b5132
RH
327be marked as supporting the indicated version of the Arm Procedure.
328Calling Standard.
adcf07e6 329
077b8428
NC
330@cindex @code{-matpcs} command line option, ARM
331@item -matpcs
34bca508 332This option specifies that the output generated by the assembler should
077b8428
NC
333be marked as supporting the Arm/Thumb Procedure Calling Standard. If
334enabled this option will cause the assembler to create an empty
335debugging section in the object file called .arm.atpcs. Debuggers can
336use this to determine the ABI being used by.
337
adcf07e6 338@cindex @code{-mapcs-float} command line option, ARM
252b5132 339@item -mapcs-float
1be59579 340This indicates the floating point variant of the APCS should be
252b5132 341used. In this variant floating point arguments are passed in FP
550262c4 342registers rather than integer registers.
adcf07e6
NC
343
344@cindex @code{-mapcs-reentrant} command line option, ARM
252b5132
RH
345@item -mapcs-reentrant
346This indicates that the reentrant variant of the APCS should be used.
347This variant supports position independent code.
adcf07e6 348
33a392fb
PB
349@cindex @code{-mfloat-abi=} command line option, ARM
350@item -mfloat-abi=@var{abi}
351This option specifies that the output generated by the assembler should be
352marked as using specified floating point ABI.
353The following values are recognized:
354@code{soft},
355@code{softfp}
356and
357@code{hard}.
358
d507cf36
PB
359@cindex @code{-eabi=} command line option, ARM
360@item -meabi=@var{ver}
361This option specifies which EABI version the produced object files should
362conform to.
b45619c0 363The following values are recognized:
3a4a14e9
PB
364@code{gnu},
365@code{4}
d507cf36 366and
3a4a14e9 367@code{5}.
d507cf36 368
252b5132
RH
369@cindex @code{-EB} command line option, ARM
370@item -EB
371This option specifies that the output generated by the assembler should
372be marked as being encoded for a big-endian processor.
adcf07e6 373
080bb7bb
NC
374Note: If a program is being built for a system with big-endian data
375and little-endian instructions then it should be assembled with the
376@option{-EB} option, (all of it, code and data) and then linked with
377the @option{--be8} option. This will reverse the endianness of the
378instructions back to little-endian, but leave the data as big-endian.
379
252b5132
RH
380@cindex @code{-EL} command line option, ARM
381@item -EL
382This option specifies that the output generated by the assembler should
383be marked as being encoded for a little-endian processor.
adcf07e6 384
252b5132
RH
385@cindex @code{-k} command line option, ARM
386@cindex PIC code generation for ARM
387@item -k
a349d9dd
PB
388This option specifies that the output of the assembler should be marked
389as position-independent code (PIC).
adcf07e6 390
845b51d6
PB
391@cindex @code{--fix-v4bx} command line option, ARM
392@item --fix-v4bx
393Allow @code{BX} instructions in ARMv4 code. This is intended for use with
394the linker option of the same name.
395
278df34e
NS
396@cindex @code{-mwarn-deprecated} command line option, ARM
397@item -mwarn-deprecated
398@itemx -mno-warn-deprecated
399Enable or disable warnings about using deprecated options or
400features. The default is to warn.
401
2e6976a8
DG
402@cindex @code{-mccs} command line option, ARM
403@item -mccs
404Turns on CodeComposer Studio assembly syntax compatibility mode.
405
8b2d793c
NC
406@cindex @code{-mwarn-syms} command line option, ARM
407@item -mwarn-syms
408@itemx -mno-warn-syms
409Enable or disable warnings about symbols that match the names of ARM
410instructions. The default is to warn.
411
252b5132
RH
412@end table
413
414
415@node ARM Syntax
416@section Syntax
417@menu
cab7e4d9 418* ARM-Instruction-Set:: Instruction Set
252b5132
RH
419* ARM-Chars:: Special Characters
420* ARM-Regs:: Register Names
b6895b4f 421* ARM-Relocations:: Relocations
99f1a7a7 422* ARM-Neon-Alignment:: NEON Alignment Specifiers
252b5132
RH
423@end menu
424
cab7e4d9
NC
425@node ARM-Instruction-Set
426@subsection Instruction Set Syntax
427Two slightly different syntaxes are support for ARM and THUMB
428instructions. The default, @code{divided}, uses the old style where
429ARM and THUMB instructions had their own, separate syntaxes. The new,
430@code{unified} syntax, which can be selected via the @code{.syntax}
431directive, and has the following main features:
432
9e6f3811
AS
433@itemize @bullet
434@item
cab7e4d9
NC
435Immediate operands do not require a @code{#} prefix.
436
9e6f3811 437@item
cab7e4d9
NC
438The @code{IT} instruction may appear, and if it does it is validated
439against subsequent conditional affixes. In ARM mode it does not
440generate machine code, in THUMB mode it does.
441
9e6f3811 442@item
cab7e4d9
NC
443For ARM instructions the conditional affixes always appear at the end
444of the instruction. For THUMB instructions conditional affixes can be
445used, but only inside the scope of an @code{IT} instruction.
446
9e6f3811 447@item
cab7e4d9
NC
448All of the instructions new to the V6T2 architecture (and later) are
449available. (Only a few such instructions can be written in the
450@code{divided} syntax).
451
9e6f3811 452@item
cab7e4d9
NC
453The @code{.N} and @code{.W} suffixes are recognized and honored.
454
9e6f3811 455@item
cab7e4d9
NC
456All instructions set the flags if and only if they have an @code{s}
457affix.
9e6f3811 458@end itemize
cab7e4d9 459
252b5132
RH
460@node ARM-Chars
461@subsection Special Characters
462
463@cindex line comment character, ARM
464@cindex ARM line comment character
7c31ae13
NC
465The presence of a @samp{@@} anywhere on a line indicates the start of
466a comment that extends to the end of that line.
467
468If a @samp{#} appears as the first character of a line then the whole
469line is treated as a comment, but in this case the line could also be
470a logical line number directive (@pxref{Comments}) or a preprocessor
471control command (@pxref{Preprocessing}).
550262c4
NC
472
473@cindex line separator, ARM
474@cindex statement separator, ARM
475@cindex ARM line separator
a349d9dd
PB
476The @samp{;} character can be used instead of a newline to separate
477statements.
550262c4
NC
478
479@cindex immediate character, ARM
480@cindex ARM immediate character
481Either @samp{#} or @samp{$} can be used to indicate immediate operands.
252b5132
RH
482
483@cindex identifiers, ARM
484@cindex ARM identifiers
485*TODO* Explain about /data modifier on symbols.
486
487@node ARM-Regs
488@subsection Register Names
489
490@cindex ARM register names
491@cindex register names, ARM
492*TODO* Explain about ARM register naming, and the predefined names.
493
b6895b4f
PB
494@node ARM-Relocations
495@subsection ARM relocation generation
496
497@cindex data relocations, ARM
498@cindex ARM data relocations
499Specific data relocations can be generated by putting the relocation name
500in parentheses after the symbol name. For example:
501
502@smallexample
503 .word foo(TARGET1)
504@end smallexample
505
506This will generate an @samp{R_ARM_TARGET1} relocation against the symbol
507@var{foo}.
508The following relocations are supported:
509@code{GOT},
510@code{GOTOFF},
511@code{TARGET1},
512@code{TARGET2},
513@code{SBREL},
514@code{TLSGD},
515@code{TLSLDM},
516@code{TLSLDO},
0855e32b
NS
517@code{TLSDESC},
518@code{TLSCALL},
b43420e6
NC
519@code{GOTTPOFF},
520@code{GOT_PREL}
b6895b4f
PB
521and
522@code{TPOFF}.
523
524For compatibility with older toolchains the assembler also accepts
3da1d841
NC
525@code{(PLT)} after branch targets. On legacy targets this will
526generate the deprecated @samp{R_ARM_PLT32} relocation. On EABI
527targets it will encode either the @samp{R_ARM_CALL} or
528@samp{R_ARM_JUMP24} relocation, as appropriate.
b6895b4f
PB
529
530@cindex MOVW and MOVT relocations, ARM
531Relocations for @samp{MOVW} and @samp{MOVT} instructions can be generated
532by prefixing the value with @samp{#:lower16:} and @samp{#:upper16}
b45619c0 533respectively. For example to load the 32-bit address of foo into r0:
252b5132 534
b6895b4f
PB
535@smallexample
536 MOVW r0, #:lower16:foo
537 MOVT r0, #:upper16:foo
538@end smallexample
252b5132 539
ba724cfc
NC
540@node ARM-Neon-Alignment
541@subsection NEON Alignment Specifiers
542
543@cindex alignment for NEON instructions
544Some NEON load/store instructions allow an optional address
545alignment qualifier.
546The ARM documentation specifies that this is indicated by
547@samp{@@ @var{align}}. However GAS already interprets
548the @samp{@@} character as a "line comment" start,
549so @samp{: @var{align}} is used instead. For example:
550
551@smallexample
552 vld1.8 @{q0@}, [r0, :128]
553@end smallexample
554
555@node ARM Floating Point
556@section Floating Point
557
558@cindex floating point, ARM (@sc{ieee})
559@cindex ARM floating point (@sc{ieee})
560The ARM family uses @sc{ieee} floating-point numbers.
561
252b5132
RH
562@node ARM Directives
563@section ARM Machine Directives
564
565@cindex machine directives, ARM
566@cindex ARM machine directives
567@table @code
568
4a6bc624
NS
569@c AAAAAAAAAAAAAAAAAAAAAAAAA
570
571@cindex @code{.2byte} directive, ARM
572@cindex @code{.4byte} directive, ARM
573@cindex @code{.8byte} directive, ARM
574@item .2byte @var{expression} [, @var{expression}]*
575@itemx .4byte @var{expression} [, @var{expression}]*
576@itemx .8byte @var{expression} [, @var{expression}]*
577These directives write 2, 4 or 8 byte values to the output section.
578
579@cindex @code{.align} directive, ARM
adcf07e6
NC
580@item .align @var{expression} [, @var{expression}]
581This is the generic @var{.align} directive. For the ARM however if the
582first argument is zero (ie no alignment is needed) the assembler will
583behave as if the argument had been 2 (ie pad to the next four byte
062b7c0c 584boundary). This is for compatibility with ARM's own assembler.
adcf07e6 585
4a6bc624
NS
586@cindex @code{.arch} directive, ARM
587@item .arch @var{name}
588Select the target architecture. Valid values for @var{name} are the same as
589for the @option{-march} commandline option.
252b5132 590
34bca508 591Specifying @code{.arch} clears any previously selected architecture
69133863
MGD
592extensions.
593
594@cindex @code{.arch_extension} directive, ARM
595@item .arch_extension @var{name}
34bca508
L
596Add or remove an architecture extension to the target architecture. Valid
597values for @var{name} are the same as those accepted as architectural
69133863
MGD
598extensions by the @option{-mcpu} commandline option.
599
600@code{.arch_extension} may be used multiple times to add or remove extensions
601incrementally to the architecture being compiled for.
602
4a6bc624
NS
603@cindex @code{.arm} directive, ARM
604@item .arm
605This performs the same action as @var{.code 32}.
252b5132 606
4a6bc624 607@c BBBBBBBBBBBBBBBBBBBBBBBBBB
0bbf2aa4 608
4a6bc624
NS
609@cindex @code{.bss} directive, ARM
610@item .bss
611This directive switches to the @code{.bss} section.
0bbf2aa4 612
4a6bc624
NS
613@c CCCCCCCCCCCCCCCCCCCCCCCCCC
614
615@cindex @code{.cantunwind} directive, ARM
616@item .cantunwind
617Prevents unwinding through the current function. No personality routine
618or exception table data is required or permitted.
619
620@cindex @code{.code} directive, ARM
621@item .code @code{[16|32]}
622This directive selects the instruction set being generated. The value 16
623selects Thumb, with the value 32 selecting ARM.
624
625@cindex @code{.cpu} directive, ARM
626@item .cpu @var{name}
627Select the target processor. Valid values for @var{name} are the same as
628for the @option{-mcpu} commandline option.
629
34bca508 630Specifying @code{.cpu} clears any previously selected architecture
69133863
MGD
631extensions.
632
4a6bc624
NS
633@c DDDDDDDDDDDDDDDDDDDDDDDDDD
634
635@cindex @code{.dn} and @code{.qn} directives, ARM
f467aa98 636@item @var{name} .dn @var{register name} [@var{.type}] [[@var{index}]]
1f9bb1ca 637@itemx @var{name} .qn @var{register name} [@var{.type}] [[@var{index}]]
23753660
JB
638
639The @code{dn} and @code{qn} directives are used to create typed
640and/or indexed register aliases for use in Advanced SIMD Extension
641(Neon) instructions. The former should be used to create aliases
642of double-precision registers, and the latter to create aliases of
643quad-precision registers.
644
645If these directives are used to create typed aliases, those aliases can
646be used in Neon instructions instead of writing types after the mnemonic
647or after each operand. For example:
648
649@smallexample
650 x .dn d2.f32
651 y .dn d3.f32
652 z .dn d4.f32[1]
653 vmul x,y,z
654@end smallexample
655
656This is equivalent to writing the following:
657
658@smallexample
659 vmul.f32 d2,d3,d4[1]
660@end smallexample
661
662Aliases created using @code{dn} or @code{qn} can be destroyed using
663@code{unreq}.
664
4a6bc624 665@c EEEEEEEEEEEEEEEEEEEEEEEEEE
252b5132 666
4a6bc624
NS
667@cindex @code{.eabi_attribute} directive, ARM
668@item .eabi_attribute @var{tag}, @var{value}
669Set the EABI object attribute @var{tag} to @var{value}.
252b5132 670
4a6bc624
NS
671The @var{tag} is either an attribute number, or one of the following:
672@code{Tag_CPU_raw_name}, @code{Tag_CPU_name}, @code{Tag_CPU_arch},
673@code{Tag_CPU_arch_profile}, @code{Tag_ARM_ISA_use},
75375b3e 674@code{Tag_THUMB_ISA_use}, @code{Tag_FP_arch}, @code{Tag_WMMX_arch},
4a6bc624
NS
675@code{Tag_Advanced_SIMD_arch}, @code{Tag_PCS_config},
676@code{Tag_ABI_PCS_R9_use}, @code{Tag_ABI_PCS_RW_data},
677@code{Tag_ABI_PCS_RO_data}, @code{Tag_ABI_PCS_GOT_use},
678@code{Tag_ABI_PCS_wchar_t}, @code{Tag_ABI_FP_rounding},
679@code{Tag_ABI_FP_denormal}, @code{Tag_ABI_FP_exceptions},
680@code{Tag_ABI_FP_user_exceptions}, @code{Tag_ABI_FP_number_model},
75375b3e 681@code{Tag_ABI_align_needed}, @code{Tag_ABI_align_preserved},
4a6bc624
NS
682@code{Tag_ABI_enum_size}, @code{Tag_ABI_HardFP_use},
683@code{Tag_ABI_VFP_args}, @code{Tag_ABI_WMMX_args},
684@code{Tag_ABI_optimization_goals}, @code{Tag_ABI_FP_optimization_goals},
685@code{Tag_compatibility}, @code{Tag_CPU_unaligned_access},
75375b3e 686@code{Tag_FP_HP_extension}, @code{Tag_ABI_FP_16bit_format},
cd21e546 687@code{Tag_MPextension_use}, @code{Tag_DIV_use},
4a6bc624
NS
688@code{Tag_nodefaults}, @code{Tag_also_compatible_with},
689@code{Tag_conformance}, @code{Tag_T2EE_use},
cd21e546 690@code{Tag_Virtualization_use}
4a6bc624
NS
691
692The @var{value} is either a @code{number}, @code{"string"}, or
693@code{number, "string"} depending on the tag.
694
75375b3e 695Note - the following legacy values are also accepted by @var{tag}:
34bca508 696@code{Tag_VFP_arch}, @code{Tag_ABI_align8_needed},
75375b3e
MGD
697@code{Tag_ABI_align8_preserved}, @code{Tag_VFP_HP_extension},
698
4a6bc624
NS
699@cindex @code{.even} directive, ARM
700@item .even
701This directive aligns to an even-numbered address.
702
703@cindex @code{.extend} directive, ARM
704@cindex @code{.ldouble} directive, ARM
705@item .extend @var{expression} [, @var{expression}]*
706@itemx .ldouble @var{expression} [, @var{expression}]*
707These directives write 12byte long double floating-point values to the
708output section. These are not compatible with current ARM processors
709or ABIs.
710
711@c FFFFFFFFFFFFFFFFFFFFFFFFFF
712
713@anchor{arm_fnend}
714@cindex @code{.fnend} directive, ARM
715@item .fnend
716Marks the end of a function with an unwind table entry. The unwind index
717table entry is created when this directive is processed.
252b5132 718
4a6bc624
NS
719If no personality routine has been specified then standard personality
720routine 0 or 1 will be used, depending on the number of unwind opcodes
721required.
722
723@anchor{arm_fnstart}
724@cindex @code{.fnstart} directive, ARM
725@item .fnstart
726Marks the start of a function with an unwind table entry.
727
728@cindex @code{.force_thumb} directive, ARM
252b5132
RH
729@item .force_thumb
730This directive forces the selection of Thumb instructions, even if the
731target processor does not support those instructions
732
4a6bc624
NS
733@cindex @code{.fpu} directive, ARM
734@item .fpu @var{name}
735Select the floating-point unit to assemble for. Valid values for @var{name}
736are the same as for the @option{-mfpu} commandline option.
252b5132 737
4a6bc624
NS
738@c GGGGGGGGGGGGGGGGGGGGGGGGGG
739@c HHHHHHHHHHHHHHHHHHHHHHHHHH
e1da3f5b 740
4a6bc624
NS
741@cindex @code{.handlerdata} directive, ARM
742@item .handlerdata
743Marks the end of the current function, and the start of the exception table
744entry for that function. Anything between this directive and the
745@code{.fnend} directive will be added to the exception table entry.
746
747Must be preceded by a @code{.personality} or @code{.personalityindex}
748directive.
749
750@c IIIIIIIIIIIIIIIIIIIIIIIIII
c921be7d
NC
751
752@cindex @code{.inst} directive, ARM
753@item .inst @var{opcode} [ , @dots{} ]
1f9bb1ca
AS
754@itemx .inst.n @var{opcode} [ , @dots{} ]
755@itemx .inst.w @var{opcode} [ , @dots{} ]
c921be7d
NC
756Generates the instruction corresponding to the numerical value @var{opcode}.
757@code{.inst.n} and @code{.inst.w} allow the Thumb instruction size to be
758specified explicitly, overriding the normal encoding rules.
759
4a6bc624
NS
760@c JJJJJJJJJJJJJJJJJJJJJJJJJJ
761@c KKKKKKKKKKKKKKKKKKKKKKKKKK
762@c LLLLLLLLLLLLLLLLLLLLLLLLLL
763
764@item .ldouble @var{expression} [, @var{expression}]*
765See @code{.extend}.
5395a469 766
252b5132
RH
767@cindex @code{.ltorg} directive, ARM
768@item .ltorg
769This directive causes the current contents of the literal pool to be
770dumped into the current section (which is assumed to be the .text
771section) at the current location (aligned to a word boundary).
3d0c9500
NC
772@code{GAS} maintains a separate literal pool for each section and each
773sub-section. The @code{.ltorg} directive will only affect the literal
774pool of the current section and sub-section. At the end of assembly
775all remaining, un-empty literal pools will automatically be dumped.
776
777Note - older versions of @code{GAS} would dump the current literal
778pool any time a section change occurred. This is no longer done, since
779it prevents accurate control of the placement of literal pools.
252b5132 780
4a6bc624 781@c MMMMMMMMMMMMMMMMMMMMMMMMMM
252b5132 782
4a6bc624
NS
783@cindex @code{.movsp} directive, ARM
784@item .movsp @var{reg} [, #@var{offset}]
785Tell the unwinder that @var{reg} contains an offset from the current
786stack pointer. If @var{offset} is not specified then it is assumed to be
787zero.
7ed4c4c5 788
4a6bc624
NS
789@c NNNNNNNNNNNNNNNNNNNNNNNNNN
790@c OOOOOOOOOOOOOOOOOOOOOOOOOO
7ed4c4c5 791
4a6bc624
NS
792@cindex @code{.object_arch} directive, ARM
793@item .object_arch @var{name}
794Override the architecture recorded in the EABI object attribute section.
795Valid values for @var{name} are the same as for the @code{.arch} directive.
796Typically this is useful when code uses runtime detection of CPU features.
7ed4c4c5 797
4a6bc624
NS
798@c PPPPPPPPPPPPPPPPPPPPPPPPPP
799
800@cindex @code{.packed} directive, ARM
801@item .packed @var{expression} [, @var{expression}]*
802This directive writes 12-byte packed floating-point values to the
803output section. These are not compatible with current ARM processors
804or ABIs.
805
ea4cff4f 806@anchor{arm_pad}
4a6bc624
NS
807@cindex @code{.pad} directive, ARM
808@item .pad #@var{count}
809Generate unwinder annotations for a stack adjustment of @var{count} bytes.
810A positive value indicates the function prologue allocated stack space by
811decrementing the stack pointer.
7ed4c4c5
NC
812
813@cindex @code{.personality} directive, ARM
814@item .personality @var{name}
815Sets the personality routine for the current function to @var{name}.
816
817@cindex @code{.personalityindex} directive, ARM
818@item .personalityindex @var{index}
819Sets the personality routine for the current function to the EABI standard
820routine number @var{index}
821
4a6bc624
NS
822@cindex @code{.pool} directive, ARM
823@item .pool
824This is a synonym for .ltorg.
7ed4c4c5 825
4a6bc624
NS
826@c QQQQQQQQQQQQQQQQQQQQQQQQQQ
827@c RRRRRRRRRRRRRRRRRRRRRRRRRR
828
829@cindex @code{.req} directive, ARM
830@item @var{name} .req @var{register name}
831This creates an alias for @var{register name} called @var{name}. For
832example:
833
834@smallexample
835 foo .req r0
836@end smallexample
837
838@c SSSSSSSSSSSSSSSSSSSSSSSSSS
7ed4c4c5 839
7da4f750 840@anchor{arm_save}
7ed4c4c5
NC
841@cindex @code{.save} directive, ARM
842@item .save @var{reglist}
843Generate unwinder annotations to restore the registers in @var{reglist}.
844The format of @var{reglist} is the same as the corresponding store-multiple
845instruction.
846
847@smallexample
848@exdent @emph{core registers}
849 .save @{r4, r5, r6, lr@}
850 stmfd sp!, @{r4, r5, r6, lr@}
851@exdent @emph{FPA registers}
852 .save f4, 2
853 sfmfd f4, 2, [sp]!
854@exdent @emph{VFP registers}
855 .save @{d8, d9, d10@}
fa073d69 856 fstmdx sp!, @{d8, d9, d10@}
7ed4c4c5
NC
857@exdent @emph{iWMMXt registers}
858 .save @{wr10, wr11@}
859 wstrd wr11, [sp, #-8]!
860 wstrd wr10, [sp, #-8]!
861or
862 .save wr11
863 wstrd wr11, [sp, #-8]!
864 .save wr10
865 wstrd wr10, [sp, #-8]!
866@end smallexample
867
7da4f750 868@anchor{arm_setfp}
7ed4c4c5
NC
869@cindex @code{.setfp} directive, ARM
870@item .setfp @var{fpreg}, @var{spreg} [, #@var{offset}]
4a6bc624 871Make all unwinder annotations relative to a frame pointer. Without this
7ed4c4c5
NC
872the unwinder will use offsets from the stack pointer.
873
a5b82cbe 874The syntax of this directive is the same as the @code{add} or @code{mov}
7ed4c4c5
NC
875instruction used to set the frame pointer. @var{spreg} must be either
876@code{sp} or mentioned in a previous @code{.movsp} directive.
877
878@smallexample
879.movsp ip
880mov ip, sp
881@dots{}
882.setfp fp, ip, #4
a5b82cbe 883add fp, ip, #4
7ed4c4c5
NC
884@end smallexample
885
4a6bc624
NS
886@cindex @code{.secrel32} directive, ARM
887@item .secrel32 @var{expression} [, @var{expression}]*
888This directive emits relocations that evaluate to the section-relative
889offset of each expression's symbol. This directive is only supported
890for PE targets.
891
cab7e4d9
NC
892@cindex @code{.syntax} directive, ARM
893@item .syntax [@code{unified} | @code{divided}]
894This directive sets the Instruction Set Syntax as described in the
895@ref{ARM-Instruction-Set} section.
896
4a6bc624
NS
897@c TTTTTTTTTTTTTTTTTTTTTTTTTT
898
899@cindex @code{.thumb} directive, ARM
900@item .thumb
901This performs the same action as @var{.code 16}.
902
903@cindex @code{.thumb_func} directive, ARM
904@item .thumb_func
905This directive specifies that the following symbol is the name of a
906Thumb encoded function. This information is necessary in order to allow
907the assembler and linker to generate correct code for interworking
908between Arm and Thumb instructions and should be used even if
909interworking is not going to be performed. The presence of this
910directive also implies @code{.thumb}
911
912This directive is not neccessary when generating EABI objects. On these
913targets the encoding is implicit when generating Thumb code.
914
915@cindex @code{.thumb_set} directive, ARM
916@item .thumb_set
917This performs the equivalent of a @code{.set} directive in that it
918creates a symbol which is an alias for another symbol (possibly not yet
919defined). This directive also has the added property in that it marks
920the aliased symbol as being a thumb function entry point, in the same
921way that the @code{.thumb_func} directive does.
922
0855e32b
NS
923@cindex @code{.tlsdescseq} directive, ARM
924@item .tlsdescseq @var{tls-variable}
925This directive is used to annotate parts of an inlined TLS descriptor
926trampoline. Normally the trampoline is provided by the linker, and
927this directive is not needed.
928
4a6bc624
NS
929@c UUUUUUUUUUUUUUUUUUUUUUUUUU
930
931@cindex @code{.unreq} directive, ARM
932@item .unreq @var{alias-name}
933This undefines a register alias which was previously defined using the
934@code{req}, @code{dn} or @code{qn} directives. For example:
935
936@smallexample
937 foo .req r0
938 .unreq foo
939@end smallexample
940
941An error occurs if the name is undefined. Note - this pseudo op can
942be used to delete builtin in register name aliases (eg 'r0'). This
943should only be done if it is really necessary.
944
7ed4c4c5 945@cindex @code{.unwind_raw} directive, ARM
4a6bc624 946@item .unwind_raw @var{offset}, @var{byte1}, @dots{}
7ed4c4c5
NC
947Insert one of more arbitary unwind opcode bytes, which are known to adjust
948the stack pointer by @var{offset} bytes.
949
950For example @code{.unwind_raw 4, 0xb1, 0x01} is equivalent to
951@code{.save @{r0@}}
952
4a6bc624 953@c VVVVVVVVVVVVVVVVVVVVVVVVVV
ee065d83 954
4a6bc624
NS
955@cindex @code{.vsave} directive, ARM
956@item .vsave @var{vfp-reglist}
957Generate unwinder annotations to restore the VFP registers in @var{vfp-reglist}
958using FLDMD. Also works for VFPv3 registers
959that are to be restored using VLDM.
960The format of @var{vfp-reglist} is the same as the corresponding store-multiple
961instruction.
ee065d83 962
4a6bc624
NS
963@smallexample
964@exdent @emph{VFP registers}
965 .vsave @{d8, d9, d10@}
966 fstmdd sp!, @{d8, d9, d10@}
967@exdent @emph{VFPv3 registers}
968 .vsave @{d15, d16, d17@}
969 vstm sp!, @{d15, d16, d17@}
970@end smallexample
e04befd0 971
4a6bc624
NS
972Since FLDMX and FSTMX are now deprecated, this directive should be
973used in favour of @code{.save} for saving VFP registers for ARMv6 and above.
e04befd0 974
4a6bc624
NS
975@c WWWWWWWWWWWWWWWWWWWWWWWWWW
976@c XXXXXXXXXXXXXXXXXXXXXXXXXX
977@c YYYYYYYYYYYYYYYYYYYYYYYYYY
978@c ZZZZZZZZZZZZZZZZZZZZZZZZZZ
ee065d83 979
252b5132
RH
980@end table
981
982@node ARM Opcodes
983@section Opcodes
984
985@cindex ARM opcodes
986@cindex opcodes for ARM
49a5575c
NC
987@code{@value{AS}} implements all the standard ARM opcodes. It also
988implements several pseudo opcodes, including several synthetic load
34bca508 989instructions.
252b5132 990
49a5575c
NC
991@table @code
992
993@cindex @code{NOP} pseudo op, ARM
994@item NOP
995@smallexample
996 nop
997@end smallexample
252b5132 998
49a5575c
NC
999This pseudo op will always evaluate to a legal ARM instruction that does
1000nothing. Currently it will evaluate to MOV r0, r0.
252b5132 1001
49a5575c 1002@cindex @code{LDR reg,=<label>} pseudo op, ARM
34bca508 1003@item LDR
252b5132
RH
1004@smallexample
1005 ldr <register> , = <expression>
1006@end smallexample
1007
1008If expression evaluates to a numeric constant then a MOV or MVN
1009instruction will be used in place of the LDR instruction, if the
1010constant can be generated by either of these instructions. Otherwise
1011the constant will be placed into the nearest literal pool (if it not
1012already there) and a PC relative LDR instruction will be generated.
1013
49a5575c
NC
1014@cindex @code{ADR reg,<label>} pseudo op, ARM
1015@item ADR
1016@smallexample
1017 adr <register> <label>
1018@end smallexample
1019
1020This instruction will load the address of @var{label} into the indicated
1021register. The instruction will evaluate to a PC relative ADD or SUB
1022instruction depending upon where the label is located. If the label is
1023out of range, or if it is not defined in the same file (and section) as
1024the ADR instruction, then an error will be generated. This instruction
1025will not make use of the literal pool.
1026
1027@cindex @code{ADRL reg,<label>} pseudo op, ARM
34bca508 1028@item ADRL
49a5575c
NC
1029@smallexample
1030 adrl <register> <label>
1031@end smallexample
1032
1033This instruction will load the address of @var{label} into the indicated
a349d9dd 1034register. The instruction will evaluate to one or two PC relative ADD
49a5575c
NC
1035or SUB instructions depending upon where the label is located. If a
1036second instruction is not needed a NOP instruction will be generated in
1037its place, so that this instruction is always 8 bytes long.
1038
1039If the label is out of range, or if it is not defined in the same file
1040(and section) as the ADRL instruction, then an error will be generated.
1041This instruction will not make use of the literal pool.
1042
1043@end table
1044
252b5132
RH
1045For information on the ARM or Thumb instruction sets, see @cite{ARM
1046Software Development Toolkit Reference Manual}, Advanced RISC Machines
1047Ltd.
1048
6057a28f
NC
1049@node ARM Mapping Symbols
1050@section Mapping Symbols
1051
1052The ARM ELF specification requires that special symbols be inserted
1053into object files to mark certain features:
1054
1055@table @code
1056
1057@cindex @code{$a}
1058@item $a
1059At the start of a region of code containing ARM instructions.
1060
1061@cindex @code{$t}
1062@item $t
1063At the start of a region of code containing THUMB instructions.
1064
1065@cindex @code{$d}
1066@item $d
1067At the start of a region of data.
1068
1069@end table
1070
1071The assembler will automatically insert these symbols for you - there
1072is no need to code them yourself. Support for tagging symbols ($b,
1073$f, $p and $m) which is also mentioned in the current ARM ELF
1074specification is not implemented. This is because they have been
1075dropped from the new EABI and so tools cannot rely upon their
1076presence.
1077
7da4f750
MM
1078@node ARM Unwinding Tutorial
1079@section Unwinding
1080
1081The ABI for the ARM Architecture specifies a standard format for
1082exception unwind information. This information is used when an
1083exception is thrown to determine where control should be transferred.
1084In particular, the unwind information is used to determine which
1085function called the function that threw the exception, and which
1086function called that one, and so forth. This information is also used
1087to restore the values of callee-saved registers in the function
1088catching the exception.
1089
1090If you are writing functions in assembly code, and those functions
1091call other functions that throw exceptions, you must use assembly
1092pseudo ops to ensure that appropriate exception unwind information is
1093generated. Otherwise, if one of the functions called by your assembly
1094code throws an exception, the run-time library will be unable to
1095unwind the stack through your assembly code and your program will not
1096behave correctly.
1097
1098To illustrate the use of these pseudo ops, we will examine the code
1099that G++ generates for the following C++ input:
1100
1101@verbatim
1102void callee (int *);
1103
34bca508
L
1104int
1105caller ()
7da4f750
MM
1106{
1107 int i;
1108 callee (&i);
34bca508 1109 return i;
7da4f750
MM
1110}
1111@end verbatim
1112
1113This example does not show how to throw or catch an exception from
1114assembly code. That is a much more complex operation and should
1115always be done in a high-level language, such as C++, that directly
1116supports exceptions.
1117
1118The code generated by one particular version of G++ when compiling the
1119example above is:
1120
1121@verbatim
1122_Z6callerv:
1123 .fnstart
1124.LFB2:
1125 @ Function supports interworking.
1126 @ args = 0, pretend = 0, frame = 8
1127 @ frame_needed = 1, uses_anonymous_args = 0
1128 stmfd sp!, {fp, lr}
1129 .save {fp, lr}
1130.LCFI0:
1131 .setfp fp, sp, #4
1132 add fp, sp, #4
1133.LCFI1:
1134 .pad #8
1135 sub sp, sp, #8
1136.LCFI2:
1137 sub r3, fp, #8
1138 mov r0, r3
1139 bl _Z6calleePi
1140 ldr r3, [fp, #-8]
1141 mov r0, r3
1142 sub sp, fp, #4
1143 ldmfd sp!, {fp, lr}
1144 bx lr
1145.LFE2:
1146 .fnend
1147@end verbatim
1148
1149Of course, the sequence of instructions varies based on the options
1150you pass to GCC and on the version of GCC in use. The exact
1151instructions are not important since we are focusing on the pseudo ops
1152that are used to generate unwind information.
1153
1154An important assumption made by the unwinder is that the stack frame
1155does not change during the body of the function. In particular, since
1156we assume that the assembly code does not itself throw an exception,
1157the only point where an exception can be thrown is from a call, such
1158as the @code{bl} instruction above. At each call site, the same saved
1159registers (including @code{lr}, which indicates the return address)
1160must be located in the same locations relative to the frame pointer.
1161
1162The @code{.fnstart} (@pxref{arm_fnstart,,.fnstart pseudo op}) pseudo
1163op appears immediately before the first instruction of the function
1164while the @code{.fnend} (@pxref{arm_fnend,,.fnend pseudo op}) pseudo
1165op appears immediately after the last instruction of the function.
34bca508 1166These pseudo ops specify the range of the function.
7da4f750
MM
1167
1168Only the order of the other pseudos ops (e.g., @code{.setfp} or
1169@code{.pad}) matters; their exact locations are irrelevant. In the
1170example above, the compiler emits the pseudo ops with particular
1171instructions. That makes it easier to understand the code, but it is
1172not required for correctness. It would work just as well to emit all
1173of the pseudo ops other than @code{.fnend} in the same order, but
1174immediately after @code{.fnstart}.
1175
1176The @code{.save} (@pxref{arm_save,,.save pseudo op}) pseudo op
1177indicates registers that have been saved to the stack so that they can
1178be restored before the function returns. The argument to the
1179@code{.save} pseudo op is a list of registers to save. If a register
1180is ``callee-saved'' (as specified by the ABI) and is modified by the
1181function you are writing, then your code must save the value before it
1182is modified and restore the original value before the function
1183returns. If an exception is thrown, the run-time library restores the
1184values of these registers from their locations on the stack before
1185returning control to the exception handler. (Of course, if an
1186exception is not thrown, the function that contains the @code{.save}
1187pseudo op restores these registers in the function epilogue, as is
1188done with the @code{ldmfd} instruction above.)
1189
1190You do not have to save callee-saved registers at the very beginning
1191of the function and you do not need to use the @code{.save} pseudo op
1192immediately following the point at which the registers are saved.
1193However, if you modify a callee-saved register, you must save it on
1194the stack before modifying it and before calling any functions which
1195might throw an exception. And, you must use the @code{.save} pseudo
1196op to indicate that you have done so.
1197
1198The @code{.pad} (@pxref{arm_pad,,.pad}) pseudo op indicates a
1199modification of the stack pointer that does not save any registers.
1200The argument is the number of bytes (in decimal) that are subtracted
1201from the stack pointer. (On ARM CPUs, the stack grows downwards, so
1202subtracting from the stack pointer increases the size of the stack.)
1203
1204The @code{.setfp} (@pxref{arm_setfp,,.setfp pseudo op}) pseudo op
1205indicates the register that contains the frame pointer. The first
1206argument is the register that is set, which is typically @code{fp}.
1207The second argument indicates the register from which the frame
1208pointer takes its value. The third argument, if present, is the value
1209(in decimal) added to the register specified by the second argument to
1210compute the value of the frame pointer. You should not modify the
1211frame pointer in the body of the function.
1212
1213If you do not use a frame pointer, then you should not use the
1214@code{.setfp} pseudo op. If you do not use a frame pointer, then you
1215should avoid modifying the stack pointer outside of the function
1216prologue. Otherwise, the run-time library will be unable to find
1217saved registers when it is unwinding the stack.
1218
1219The pseudo ops described above are sufficient for writing assembly
1220code that calls functions which may throw exceptions. If you need to
1221know more about the object-file format used to represent unwind
1222information, you may consult the @cite{Exception Handling ABI for the
1223ARM Architecture} available from @uref{http://infocenter.arm.com}.
This page took 1.120423 seconds and 4 git commands to generate.