Add iWMMXt support
[deliverable/binutils-gdb.git] / gas / doc / c-arm.texi
CommitLineData
f7e42eb4
NC
1@c Copyright 1996, 1997, 1998, 1999, 2000, 2001
2@c Free Software Foundation, Inc.
252b5132
RH
3@c This is part of the GAS manual.
4@c For copying conditions, see the file as.texinfo.
5
6@ifset GENERIC
7@page
8@node ARM-Dependent
9@chapter ARM Dependent Features
10@end ifset
11
12@ifclear GENERIC
13@node Machine Dependencies
14@chapter ARM Dependent Features
15@end ifclear
16
17@cindex ARM support
18@cindex Thumb support
19@menu
20* ARM Options:: Options
21* ARM Syntax:: Syntax
22* ARM Floating Point:: Floating Point
23* ARM Directives:: ARM Machine Directives
24* ARM Opcodes:: Opcodes
25@end menu
26
27@node ARM Options
28@section Options
29@cindex ARM options (none)
30@cindex options for ARM (none)
adcf07e6 31
252b5132 32@table @code
adcf07e6 33
03b1477f 34@cindex @code{-mcpu=} command line option, ARM
92081f48 35@item -mcpu=@var{processor}[+@var{extension}@dots{}]
252b5132
RH
36This option specifies the target processor. The assembler will issue an
37error message if an attempt is made to assemble an instruction which
03b1477f
RE
38will not execute on the target processor. The following processor names are
39recognized:
40@code{arm1},
41@code{arm2},
42@code{arm250},
43@code{arm3},
44@code{arm6},
45@code{arm60},
46@code{arm600},
47@code{arm610},
48@code{arm620},
49@code{arm7},
50@code{arm7m},
51@code{arm7d},
52@code{arm7dm},
53@code{arm7di},
54@code{arm7dmi},
55@code{arm70},
56@code{arm700},
57@code{arm700i},
58@code{arm710},
59@code{arm710t},
60@code{arm720},
61@code{arm720t},
62@code{arm740t},
63@code{arm710c},
64@code{arm7100},
65@code{arm7500},
66@code{arm7500fe},
67@code{arm7t},
68@code{arm7tdmi},
69@code{arm8},
70@code{arm810},
71@code{strongarm},
72@code{strongarm1},
73@code{strongarm110},
74@code{strongarm1100},
75@code{strongarm1110},
76@code{arm9},
77@code{arm920},
78@code{arm920t},
79@code{arm922t},
80@code{arm940t},
81@code{arm9tdmi},
82@code{arm9e},
83@code{arm946e-r0},
84@code{arm946e},
85@code{arm966e-r0},
86@code{arm966e},
87@code{arm10t},
88@code{arm10e},
89@code{arm1020},
90@code{arm1020t},
91@code{arm1020e},
92@code{ep9312} (ARM920 with Cirrus Maverick coprocessor),
93@code{i80200} (Intel XScale processor)
e16bb312 94@code{iwmmxt} (Intel(r) XScale processor with Wireless MMX(tm) technology coprocessor)
03b1477f
RE
95and
96@code{xscale}.
97The special name @code{all} may be used to allow the
98assembler to accept instructions valid for any ARM processor.
99
100In addition to the basic instruction set, the assembler can be told to
101accept various extension mnemonics that extend the processor using the
102co-processor instruction space. For example, @code{-mcpu=arm920+maverick}
103is equivalent to specifying @code{-mcpu=ep9312}. The following extensions
104are currently supported:
105@code{+maverick}
e16bb312 106@code{+iwmmxt}
03b1477f
RE
107and
108@code{+xscale}.
109
110@cindex @code{-march=} command line option, ARM
92081f48 111@item -march=@var{architecture}[+@var{extension}@dots{}]
252b5132
RH
112This option specifies the target architecture. The assembler will issue
113an error message if an attempt is made to assemble an instruction which
03b1477f
RE
114will not execute on the target architecture. The following architecture
115names are recognized:
116@code{armv1},
117@code{armv2},
118@code{armv2a},
119@code{armv2s},
120@code{armv3},
121@code{armv3m},
122@code{armv4},
123@code{armv4xm},
124@code{armv4t},
125@code{armv4txm},
126@code{armv5},
127@code{armv5t},
128@code{armv5txm},
129@code{armv5te},
130@code{armv5texp}
e16bb312 131@code{iwmmxt}
03b1477f
RE
132and
133@code{xscale}.
134If both @code{-mcpu} and
135@code{-march} are specified, the assembler will use
136the setting for @code{-mcpu}.
137
138The architecture option can be extended with the same instruction set
139extension options as the @code{-mcpu} option.
140
141@cindex @code{-mfpu=} command line option, ARM
142@item -mfpu=@var{floating-point-format}
143
144This option specifies the floating point format to assemble for. The
145assembler will issue an error message if an attempt is made to assemble
146an instruction which will not execute on the target floating point unit.
147The following format options are recognized:
148@code{softfpa},
149@code{fpe},
bc89618b
RE
150@code{fpe2},
151@code{fpe3},
03b1477f
RE
152@code{fpa},
153@code{fpa10},
154@code{fpa11},
155@code{arm7500fe},
156@code{softvfp},
157@code{softvfp+vfp},
158@code{vfp},
159@code{vfp10},
160@code{vfp10-r0},
161@code{vfp9},
162@code{vfpxd},
163@code{arm1020t}
164and
165@code{arm1020e}.
166
167In addition to determining which instructions are assembled, this option
168also affects the way in which the @code{.double} assembler directive behaves
169when assembling little-endian code.
170
171The default is dependent on the processor selected. For Architecture 5 or
172later, the default is to assembler for VFP instructions; for earlier
173architectures the default is to assemble for FPA instructions.
adcf07e6 174
252b5132
RH
175@cindex @code{-mthumb} command line option, ARM
176@item -mthumb
03b1477f
RE
177This option specifies that the assembler should start assembling Thumb
178instructions; that is, it should behave as though the file starts with a
179@code{.code 16} directive.
adcf07e6 180
252b5132
RH
181@cindex @code{-mthumb-interwork} command line option, ARM
182@item -mthumb-interwork
183This option specifies that the output generated by the assembler should
184be marked as supporting interworking.
adcf07e6 185
252b5132 186@cindex @code{-mapcs} command line option, ARM
0ac658b8 187@item -mapcs @code{[26|32]}
252b5132
RH
188This option specifies that the output generated by the assembler should
189be marked as supporting the indicated version of the Arm Procedure.
190Calling Standard.
adcf07e6 191
077b8428
NC
192@cindex @code{-matpcs} command line option, ARM
193@item -matpcs
194This option specifies that the output generated by the assembler should
195be marked as supporting the Arm/Thumb Procedure Calling Standard. If
196enabled this option will cause the assembler to create an empty
197debugging section in the object file called .arm.atpcs. Debuggers can
198use this to determine the ABI being used by.
199
adcf07e6 200@cindex @code{-mapcs-float} command line option, ARM
252b5132
RH
201@item -mapcs-float
202This indicates the the floating point variant of the APCS should be
203used. In this variant floating point arguments are passed in FP
550262c4 204registers rather than integer registers.
adcf07e6
NC
205
206@cindex @code{-mapcs-reentrant} command line option, ARM
252b5132
RH
207@item -mapcs-reentrant
208This indicates that the reentrant variant of the APCS should be used.
209This variant supports position independent code.
adcf07e6 210
252b5132
RH
211@cindex @code{-EB} command line option, ARM
212@item -EB
213This option specifies that the output generated by the assembler should
214be marked as being encoded for a big-endian processor.
adcf07e6 215
252b5132
RH
216@cindex @code{-EL} command line option, ARM
217@item -EL
218This option specifies that the output generated by the assembler should
219be marked as being encoded for a little-endian processor.
adcf07e6 220
252b5132
RH
221@cindex @code{-k} command line option, ARM
222@cindex PIC code generation for ARM
223@item -k
a349d9dd
PB
224This option specifies that the output of the assembler should be marked
225as position-independent code (PIC).
adcf07e6
NC
226
227@cindex @code{-moabi} command line option, ARM
252b5132
RH
228@item -moabi
229This indicates that the code should be assembled using the old ARM ELF
230conventions, based on a beta release release of the ARM-ELF
231specifications, rather than the default conventions which are based on
232the final release of the ARM-ELF specifications.
adcf07e6 233
252b5132
RH
234@end table
235
236
237@node ARM Syntax
238@section Syntax
239@menu
240* ARM-Chars:: Special Characters
241* ARM-Regs:: Register Names
242@end menu
243
244@node ARM-Chars
245@subsection Special Characters
246
247@cindex line comment character, ARM
248@cindex ARM line comment character
550262c4
NC
249The presence of a @samp{@@} on a line indicates the start of a comment
250that extends to the end of the current line. If a @samp{#} appears as
251the first character of a line, the whole line is treated as a comment.
252
253@cindex line separator, ARM
254@cindex statement separator, ARM
255@cindex ARM line separator
a349d9dd
PB
256The @samp{;} character can be used instead of a newline to separate
257statements.
550262c4
NC
258
259@cindex immediate character, ARM
260@cindex ARM immediate character
261Either @samp{#} or @samp{$} can be used to indicate immediate operands.
252b5132
RH
262
263@cindex identifiers, ARM
264@cindex ARM identifiers
265*TODO* Explain about /data modifier on symbols.
266
267@node ARM-Regs
268@subsection Register Names
269
270@cindex ARM register names
271@cindex register names, ARM
272*TODO* Explain about ARM register naming, and the predefined names.
273
274@node ARM Floating Point
275@section Floating Point
276
277@cindex floating point, ARM (@sc{ieee})
278@cindex ARM floating point (@sc{ieee})
279The ARM family uses @sc{ieee} floating-point numbers.
280
281
282
283@node ARM Directives
284@section ARM Machine Directives
285
286@cindex machine directives, ARM
287@cindex ARM machine directives
288@table @code
289
adcf07e6
NC
290@cindex @code{align} directive, ARM
291@item .align @var{expression} [, @var{expression}]
292This is the generic @var{.align} directive. For the ARM however if the
293first argument is zero (ie no alignment is needed) the assembler will
294behave as if the argument had been 2 (ie pad to the next four byte
062b7c0c 295boundary). This is for compatibility with ARM's own assembler.
adcf07e6 296
252b5132
RH
297@cindex @code{req} directive, ARM
298@item @var{name} .req @var{register name}
299This creates an alias for @var{register name} called @var{name}. For
300example:
301
302@smallexample
303 foo .req r0
304@end smallexample
305
306@cindex @code{code} directive, ARM
0ac658b8 307@item .code @code{[16|32]}
252b5132
RH
308This directive selects the instruction set being generated. The value 16
309selects Thumb, with the value 32 selecting ARM.
310
311@cindex @code{thumb} directive, ARM
312@item .thumb
313This performs the same action as @var{.code 16}.
314
315@cindex @code{arm} directive, ARM
316@item .arm
317This performs the same action as @var{.code 32}.
318
319@cindex @code{force_thumb} directive, ARM
320@item .force_thumb
321This directive forces the selection of Thumb instructions, even if the
322target processor does not support those instructions
323
324@cindex @code{thumb_func} directive, ARM
325@item .thumb_func
326This directive specifies that the following symbol is the name of a
327Thumb encoded function. This information is necessary in order to allow
328the assembler and linker to generate correct code for interworking
329between Arm and Thumb instructions and should be used even if
1994a7c7
NC
330interworking is not going to be performed. The presence of this
331directive also implies @code{.thumb}
252b5132 332
5395a469
NC
333@cindex @code{thumb_set} directive, ARM
334@item .thumb_set
335This performs the equivalent of a @code{.set} directive in that it
336creates a symbol which is an alias for another symbol (possibly not yet
337defined). This directive also has the added property in that it marks
338the aliased symbol as being a thumb function entry point, in the same
339way that the @code{.thumb_func} directive does.
340
252b5132
RH
341@cindex @code{.ltorg} directive, ARM
342@item .ltorg
343This directive causes the current contents of the literal pool to be
344dumped into the current section (which is assumed to be the .text
345section) at the current location (aligned to a word boundary).
3d0c9500
NC
346@code{GAS} maintains a separate literal pool for each section and each
347sub-section. The @code{.ltorg} directive will only affect the literal
348pool of the current section and sub-section. At the end of assembly
349all remaining, un-empty literal pools will automatically be dumped.
350
351Note - older versions of @code{GAS} would dump the current literal
352pool any time a section change occurred. This is no longer done, since
353it prevents accurate control of the placement of literal pools.
252b5132
RH
354
355@cindex @code{.pool} directive, ARM
356@item .pool
357This is a synonym for .ltorg.
358
359@end table
360
361@node ARM Opcodes
362@section Opcodes
363
364@cindex ARM opcodes
365@cindex opcodes for ARM
49a5575c
NC
366@code{@value{AS}} implements all the standard ARM opcodes. It also
367implements several pseudo opcodes, including several synthetic load
368instructions.
252b5132 369
49a5575c
NC
370@table @code
371
372@cindex @code{NOP} pseudo op, ARM
373@item NOP
374@smallexample
375 nop
376@end smallexample
252b5132 377
49a5575c
NC
378This pseudo op will always evaluate to a legal ARM instruction that does
379nothing. Currently it will evaluate to MOV r0, r0.
252b5132 380
49a5575c
NC
381@cindex @code{LDR reg,=<label>} pseudo op, ARM
382@item LDR
252b5132
RH
383@smallexample
384 ldr <register> , = <expression>
385@end smallexample
386
387If expression evaluates to a numeric constant then a MOV or MVN
388instruction will be used in place of the LDR instruction, if the
389constant can be generated by either of these instructions. Otherwise
390the constant will be placed into the nearest literal pool (if it not
391already there) and a PC relative LDR instruction will be generated.
392
49a5575c
NC
393@cindex @code{ADR reg,<label>} pseudo op, ARM
394@item ADR
395@smallexample
396 adr <register> <label>
397@end smallexample
398
399This instruction will load the address of @var{label} into the indicated
400register. The instruction will evaluate to a PC relative ADD or SUB
401instruction depending upon where the label is located. If the label is
402out of range, or if it is not defined in the same file (and section) as
403the ADR instruction, then an error will be generated. This instruction
404will not make use of the literal pool.
405
406@cindex @code{ADRL reg,<label>} pseudo op, ARM
407@item ADRL
408@smallexample
409 adrl <register> <label>
410@end smallexample
411
412This instruction will load the address of @var{label} into the indicated
a349d9dd 413register. The instruction will evaluate to one or two PC relative ADD
49a5575c
NC
414or SUB instructions depending upon where the label is located. If a
415second instruction is not needed a NOP instruction will be generated in
416its place, so that this instruction is always 8 bytes long.
417
418If the label is out of range, or if it is not defined in the same file
419(and section) as the ADRL instruction, then an error will be generated.
420This instruction will not make use of the literal pool.
421
422@end table
423
252b5132
RH
424For information on the ARM or Thumb instruction sets, see @cite{ARM
425Software Development Toolkit Reference Manual}, Advanced RISC Machines
426Ltd.
427
This page took 0.174362 seconds and 4 git commands to generate.