* gas/config/tc-arm.c (arm_ext_v6z): Remove.
[deliverable/binutils-gdb.git] / gas / doc / c-arm.texi
CommitLineData
aa820537
AM
1@c Copyright 1996, 1997, 1998, 1999, 2000, 2001, 2002, 2003, 2004, 2005,
2@c 2006, 2007, 2008, 2009 Free Software Foundation, Inc.
252b5132
RH
3@c This is part of the GAS manual.
4@c For copying conditions, see the file as.texinfo.
5
6@ifset GENERIC
7@page
8@node ARM-Dependent
9@chapter ARM Dependent Features
10@end ifset
11
12@ifclear GENERIC
13@node Machine Dependencies
14@chapter ARM Dependent Features
15@end ifclear
16
17@cindex ARM support
18@cindex Thumb support
19@menu
20* ARM Options:: Options
21* ARM Syntax:: Syntax
22* ARM Floating Point:: Floating Point
23* ARM Directives:: ARM Machine Directives
24* ARM Opcodes:: Opcodes
6057a28f 25* ARM Mapping Symbols:: Mapping Symbols
7da4f750 26* ARM Unwinding Tutorial:: Unwinding
252b5132
RH
27@end menu
28
29@node ARM Options
30@section Options
31@cindex ARM options (none)
32@cindex options for ARM (none)
adcf07e6 33
252b5132 34@table @code
adcf07e6 35
03b1477f 36@cindex @code{-mcpu=} command line option, ARM
92081f48 37@item -mcpu=@var{processor}[+@var{extension}@dots{}]
252b5132
RH
38This option specifies the target processor. The assembler will issue an
39error message if an attempt is made to assemble an instruction which
03b1477f
RE
40will not execute on the target processor. The following processor names are
41recognized:
42@code{arm1},
43@code{arm2},
44@code{arm250},
45@code{arm3},
46@code{arm6},
47@code{arm60},
48@code{arm600},
49@code{arm610},
50@code{arm620},
51@code{arm7},
52@code{arm7m},
53@code{arm7d},
54@code{arm7dm},
55@code{arm7di},
56@code{arm7dmi},
57@code{arm70},
58@code{arm700},
59@code{arm700i},
60@code{arm710},
61@code{arm710t},
62@code{arm720},
63@code{arm720t},
64@code{arm740t},
65@code{arm710c},
66@code{arm7100},
67@code{arm7500},
68@code{arm7500fe},
69@code{arm7t},
70@code{arm7tdmi},
1ff4677c 71@code{arm7tdmi-s},
03b1477f
RE
72@code{arm8},
73@code{arm810},
74@code{strongarm},
75@code{strongarm1},
76@code{strongarm110},
77@code{strongarm1100},
78@code{strongarm1110},
79@code{arm9},
80@code{arm920},
81@code{arm920t},
82@code{arm922t},
83@code{arm940t},
84@code{arm9tdmi},
7fac0536
NC
85@code{fa526} (Faraday FA526 processor),
86@code{fa626} (Faraday FA626 processor),
03b1477f 87@code{arm9e},
7de9afa2 88@code{arm926e},
1ff4677c 89@code{arm926ej-s},
03b1477f
RE
90@code{arm946e-r0},
91@code{arm946e},
db8ac8f9 92@code{arm946e-s},
03b1477f
RE
93@code{arm966e-r0},
94@code{arm966e},
db8ac8f9
PB
95@code{arm966e-s},
96@code{arm968e-s},
03b1477f 97@code{arm10t},
db8ac8f9 98@code{arm10tdmi},
03b1477f
RE
99@code{arm10e},
100@code{arm1020},
101@code{arm1020t},
7de9afa2 102@code{arm1020e},
db8ac8f9 103@code{arm1022e},
1ff4677c 104@code{arm1026ej-s},
7fac0536
NC
105@code{fa626te} (Faraday FA626TE processor),
106@code{fa726te} (Faraday FA726TE processor),
1ff4677c
RE
107@code{arm1136j-s},
108@code{arm1136jf-s},
db8ac8f9
PB
109@code{arm1156t2-s},
110@code{arm1156t2f-s},
0dd132b6
NC
111@code{arm1176jz-s},
112@code{arm1176jzf-s},
113@code{mpcore},
114@code{mpcorenovfp},
b38f9f31 115@code{cortex-a5},
62b3e311 116@code{cortex-a8},
15290f0a 117@code{cortex-a9},
dbb1f804 118@code{cortex-a15},
62b3e311 119@code{cortex-r4},
307c948d 120@code{cortex-r4f},
7ef07ba0 121@code{cortex-m4},
62b3e311 122@code{cortex-m3},
5b19eaba
NC
123@code{cortex-m1},
124@code{cortex-m0},
03b1477f
RE
125@code{ep9312} (ARM920 with Cirrus Maverick coprocessor),
126@code{i80200} (Intel XScale processor)
e16bb312 127@code{iwmmxt} (Intel(r) XScale processor with Wireless MMX(tm) technology coprocessor)
03b1477f
RE
128and
129@code{xscale}.
130The special name @code{all} may be used to allow the
131assembler to accept instructions valid for any ARM processor.
132
133In addition to the basic instruction set, the assembler can be told to
134accept various extension mnemonics that extend the processor using the
135co-processor instruction space. For example, @code{-mcpu=arm920+maverick}
69133863
MGD
136is equivalent to specifying @code{-mcpu=ep9312}.
137
138Multiple extensions may be specified, separated by a @code{+}. The
139extensions should be specified in ascending alphabetical order.
140
60e5ef9f
MGD
141Some extensions may be restricted to particular architectures; this is
142documented in the list of extensions below.
143
69133863
MGD
144Extension mnemonics may also be removed from those the assembler accepts.
145This is done be prepending @code{no} to the option that adds the extension.
146Extensions that are removed should be listed after all extensions which have
147been added, again in ascending alphabetical order. For example,
148@code{-mcpu=ep9312+nomaverick} is equivalent to specifying @code{-mcpu=arm920}.
149
150
151The following extensions are currently supported:
152@code{iwmmxt},
153@code{iwmmxt2},
154@code{maverick},
60e5ef9f 155@code{mp} (Multiprocessing Extensions for v7-A and v7-R architectures),
f4c65163 156@code{sec} (Security Extensions for v6K and v7-A architectures),
03b1477f 157and
69133863 158@code{xscale}.
03b1477f
RE
159
160@cindex @code{-march=} command line option, ARM
92081f48 161@item -march=@var{architecture}[+@var{extension}@dots{}]
252b5132
RH
162This option specifies the target architecture. The assembler will issue
163an error message if an attempt is made to assemble an instruction which
03b1477f
RE
164will not execute on the target architecture. The following architecture
165names are recognized:
166@code{armv1},
167@code{armv2},
168@code{armv2a},
169@code{armv2s},
170@code{armv3},
171@code{armv3m},
172@code{armv4},
173@code{armv4xm},
174@code{armv4t},
175@code{armv4txm},
176@code{armv5},
177@code{armv5t},
178@code{armv5txm},
179@code{armv5te},
09d92015 180@code{armv5texp},
c5f98204 181@code{armv6},
1ddd7f43 182@code{armv6j},
0dd132b6
NC
183@code{armv6k},
184@code{armv6z},
185@code{armv6zk},
62b3e311 186@code{armv7},
c450d570
PB
187@code{armv7-a},
188@code{armv7-r},
189@code{armv7-m},
9e3c6df6 190@code{armv7e-m},
e16bb312 191@code{iwmmxt}
03b1477f
RE
192and
193@code{xscale}.
194If both @code{-mcpu} and
195@code{-march} are specified, the assembler will use
196the setting for @code{-mcpu}.
197
198The architecture option can be extended with the same instruction set
199extension options as the @code{-mcpu} option.
200
201@cindex @code{-mfpu=} command line option, ARM
202@item -mfpu=@var{floating-point-format}
203
204This option specifies the floating point format to assemble for. The
205assembler will issue an error message if an attempt is made to assemble
206an instruction which will not execute on the target floating point unit.
207The following format options are recognized:
208@code{softfpa},
209@code{fpe},
bc89618b
RE
210@code{fpe2},
211@code{fpe3},
03b1477f
RE
212@code{fpa},
213@code{fpa10},
214@code{fpa11},
215@code{arm7500fe},
216@code{softvfp},
217@code{softvfp+vfp},
218@code{vfp},
219@code{vfp10},
220@code{vfp10-r0},
221@code{vfp9},
222@code{vfpxd},
62f3b8c8
PB
223@code{vfpv2},
224@code{vfpv3},
225@code{vfpv3-fp16},
226@code{vfpv3-d16},
227@code{vfpv3-d16-fp16},
228@code{vfpv3xd},
229@code{vfpv3xd-d16},
230@code{vfpv4},
231@code{vfpv4-d16},
f0cd0667 232@code{fpv4-sp-d16},
09d92015
MM
233@code{arm1020t},
234@code{arm1020e},
b1cc4aeb 235@code{arm1136jf-s},
62f3b8c8
PB
236@code{maverick},
237@code{neon},
03b1477f 238and
62f3b8c8 239@code{neon-vfpv4}.
03b1477f
RE
240
241In addition to determining which instructions are assembled, this option
242also affects the way in which the @code{.double} assembler directive behaves
243when assembling little-endian code.
244
245The default is dependent on the processor selected. For Architecture 5 or
246later, the default is to assembler for VFP instructions; for earlier
247architectures the default is to assemble for FPA instructions.
adcf07e6 248
252b5132
RH
249@cindex @code{-mthumb} command line option, ARM
250@item -mthumb
03b1477f
RE
251This option specifies that the assembler should start assembling Thumb
252instructions; that is, it should behave as though the file starts with a
253@code{.code 16} directive.
adcf07e6 254
252b5132
RH
255@cindex @code{-mthumb-interwork} command line option, ARM
256@item -mthumb-interwork
257This option specifies that the output generated by the assembler should
258be marked as supporting interworking.
adcf07e6 259
52970753
NC
260@cindex @code{-mimplicit-it} command line option, ARM
261@item -mimplicit-it=never
262@itemx -mimplicit-it=always
263@itemx -mimplicit-it=arm
264@itemx -mimplicit-it=thumb
265The @code{-mimplicit-it} option controls the behavior of the assembler when
266conditional instructions are not enclosed in IT blocks.
267There are four possible behaviors.
268If @code{never} is specified, such constructs cause a warning in ARM
269code and an error in Thumb-2 code.
270If @code{always} is specified, such constructs are accepted in both
271ARM and Thumb-2 code, where the IT instruction is added implicitly.
272If @code{arm} is specified, such constructs are accepted in ARM code
273and cause an error in Thumb-2 code.
274If @code{thumb} is specified, such constructs cause a warning in ARM
275code and are accepted in Thumb-2 code. If you omit this option, the
276behavior is equivalent to @code{-mimplicit-it=arm}.
e07e6e58 277
5a5829dd
NS
278@cindex @code{-mapcs-26} command line option, ARM
279@cindex @code{-mapcs-32} command line option, ARM
280@item -mapcs-26
281@itemx -mapcs-32
282These options specify that the output generated by the assembler should
252b5132
RH
283be marked as supporting the indicated version of the Arm Procedure.
284Calling Standard.
adcf07e6 285
077b8428
NC
286@cindex @code{-matpcs} command line option, ARM
287@item -matpcs
288This option specifies that the output generated by the assembler should
289be marked as supporting the Arm/Thumb Procedure Calling Standard. If
290enabled this option will cause the assembler to create an empty
291debugging section in the object file called .arm.atpcs. Debuggers can
292use this to determine the ABI being used by.
293
adcf07e6 294@cindex @code{-mapcs-float} command line option, ARM
252b5132 295@item -mapcs-float
1be59579 296This indicates the floating point variant of the APCS should be
252b5132 297used. In this variant floating point arguments are passed in FP
550262c4 298registers rather than integer registers.
adcf07e6
NC
299
300@cindex @code{-mapcs-reentrant} command line option, ARM
252b5132
RH
301@item -mapcs-reentrant
302This indicates that the reentrant variant of the APCS should be used.
303This variant supports position independent code.
adcf07e6 304
33a392fb
PB
305@cindex @code{-mfloat-abi=} command line option, ARM
306@item -mfloat-abi=@var{abi}
307This option specifies that the output generated by the assembler should be
308marked as using specified floating point ABI.
309The following values are recognized:
310@code{soft},
311@code{softfp}
312and
313@code{hard}.
314
d507cf36
PB
315@cindex @code{-eabi=} command line option, ARM
316@item -meabi=@var{ver}
317This option specifies which EABI version the produced object files should
318conform to.
b45619c0 319The following values are recognized:
3a4a14e9
PB
320@code{gnu},
321@code{4}
d507cf36 322and
3a4a14e9 323@code{5}.
d507cf36 324
252b5132
RH
325@cindex @code{-EB} command line option, ARM
326@item -EB
327This option specifies that the output generated by the assembler should
328be marked as being encoded for a big-endian processor.
adcf07e6 329
252b5132
RH
330@cindex @code{-EL} command line option, ARM
331@item -EL
332This option specifies that the output generated by the assembler should
333be marked as being encoded for a little-endian processor.
adcf07e6 334
252b5132
RH
335@cindex @code{-k} command line option, ARM
336@cindex PIC code generation for ARM
337@item -k
a349d9dd
PB
338This option specifies that the output of the assembler should be marked
339as position-independent code (PIC).
adcf07e6 340
845b51d6
PB
341@cindex @code{--fix-v4bx} command line option, ARM
342@item --fix-v4bx
343Allow @code{BX} instructions in ARMv4 code. This is intended for use with
344the linker option of the same name.
345
278df34e
NS
346@cindex @code{-mwarn-deprecated} command line option, ARM
347@item -mwarn-deprecated
348@itemx -mno-warn-deprecated
349Enable or disable warnings about using deprecated options or
350features. The default is to warn.
351
252b5132
RH
352@end table
353
354
355@node ARM Syntax
356@section Syntax
357@menu
cab7e4d9 358* ARM-Instruction-Set:: Instruction Set
252b5132
RH
359* ARM-Chars:: Special Characters
360* ARM-Regs:: Register Names
b6895b4f 361* ARM-Relocations:: Relocations
99f1a7a7 362* ARM-Neon-Alignment:: NEON Alignment Specifiers
252b5132
RH
363@end menu
364
cab7e4d9
NC
365@node ARM-Instruction-Set
366@subsection Instruction Set Syntax
367Two slightly different syntaxes are support for ARM and THUMB
368instructions. The default, @code{divided}, uses the old style where
369ARM and THUMB instructions had their own, separate syntaxes. The new,
370@code{unified} syntax, which can be selected via the @code{.syntax}
371directive, and has the following main features:
372
373@table @bullet
374@item
375Immediate operands do not require a @code{#} prefix.
376
377@item
378The @code{IT} instruction may appear, and if it does it is validated
379against subsequent conditional affixes. In ARM mode it does not
380generate machine code, in THUMB mode it does.
381
382@item
383For ARM instructions the conditional affixes always appear at the end
384of the instruction. For THUMB instructions conditional affixes can be
385used, but only inside the scope of an @code{IT} instruction.
386
387@item
388All of the instructions new to the V6T2 architecture (and later) are
389available. (Only a few such instructions can be written in the
390@code{divided} syntax).
391
392@item
393The @code{.N} and @code{.W} suffixes are recognized and honored.
394
395@item
396All instructions set the flags if and only if they have an @code{s}
397affix.
398@end table
399
252b5132
RH
400@node ARM-Chars
401@subsection Special Characters
402
403@cindex line comment character, ARM
404@cindex ARM line comment character
550262c4
NC
405The presence of a @samp{@@} on a line indicates the start of a comment
406that extends to the end of the current line. If a @samp{#} appears as
407the first character of a line, the whole line is treated as a comment.
408
409@cindex line separator, ARM
410@cindex statement separator, ARM
411@cindex ARM line separator
a349d9dd
PB
412The @samp{;} character can be used instead of a newline to separate
413statements.
550262c4
NC
414
415@cindex immediate character, ARM
416@cindex ARM immediate character
417Either @samp{#} or @samp{$} can be used to indicate immediate operands.
252b5132
RH
418
419@cindex identifiers, ARM
420@cindex ARM identifiers
421*TODO* Explain about /data modifier on symbols.
422
423@node ARM-Regs
424@subsection Register Names
425
426@cindex ARM register names
427@cindex register names, ARM
428*TODO* Explain about ARM register naming, and the predefined names.
429
99f1a7a7
DG
430@node ARM-Neon-Alignment
431@subsection NEON Alignment Specifiers
432
433@cindex alignment for NEON instructions
434Some NEON load/store instructions allow an optional address
435alignment qualifier.
436The ARM documentation specifies that this is indicated by
437@samp{@@ @var{align}}. However GAS already interprets
438the @samp{@@} character as a "line comment" start,
439so @samp{: @var{align}} is used instead. For example:
440
441@smallexample
442 vld1.8 @{q0@}, [r0, :128]
443@end smallexample
444
252b5132
RH
445@node ARM Floating Point
446@section Floating Point
447
448@cindex floating point, ARM (@sc{ieee})
449@cindex ARM floating point (@sc{ieee})
450The ARM family uses @sc{ieee} floating-point numbers.
451
b6895b4f
PB
452@node ARM-Relocations
453@subsection ARM relocation generation
454
455@cindex data relocations, ARM
456@cindex ARM data relocations
457Specific data relocations can be generated by putting the relocation name
458in parentheses after the symbol name. For example:
459
460@smallexample
461 .word foo(TARGET1)
462@end smallexample
463
464This will generate an @samp{R_ARM_TARGET1} relocation against the symbol
465@var{foo}.
466The following relocations are supported:
467@code{GOT},
468@code{GOTOFF},
469@code{TARGET1},
470@code{TARGET2},
471@code{SBREL},
472@code{TLSGD},
473@code{TLSLDM},
474@code{TLSLDO},
b43420e6
NC
475@code{GOTTPOFF},
476@code{GOT_PREL}
b6895b4f
PB
477and
478@code{TPOFF}.
479
480For compatibility with older toolchains the assembler also accepts
481@code{(PLT)} after branch targets. This will generate the deprecated
482@samp{R_ARM_PLT32} relocation.
483
484@cindex MOVW and MOVT relocations, ARM
485Relocations for @samp{MOVW} and @samp{MOVT} instructions can be generated
486by prefixing the value with @samp{#:lower16:} and @samp{#:upper16}
b45619c0 487respectively. For example to load the 32-bit address of foo into r0:
252b5132 488
b6895b4f
PB
489@smallexample
490 MOVW r0, #:lower16:foo
491 MOVT r0, #:upper16:foo
492@end smallexample
252b5132
RH
493
494@node ARM Directives
495@section ARM Machine Directives
496
497@cindex machine directives, ARM
498@cindex ARM machine directives
499@table @code
500
4a6bc624
NS
501@c AAAAAAAAAAAAAAAAAAAAAAAAA
502
503@cindex @code{.2byte} directive, ARM
504@cindex @code{.4byte} directive, ARM
505@cindex @code{.8byte} directive, ARM
506@item .2byte @var{expression} [, @var{expression}]*
507@itemx .4byte @var{expression} [, @var{expression}]*
508@itemx .8byte @var{expression} [, @var{expression}]*
509These directives write 2, 4 or 8 byte values to the output section.
510
511@cindex @code{.align} directive, ARM
adcf07e6
NC
512@item .align @var{expression} [, @var{expression}]
513This is the generic @var{.align} directive. For the ARM however if the
514first argument is zero (ie no alignment is needed) the assembler will
515behave as if the argument had been 2 (ie pad to the next four byte
062b7c0c 516boundary). This is for compatibility with ARM's own assembler.
adcf07e6 517
4a6bc624
NS
518@cindex @code{.arch} directive, ARM
519@item .arch @var{name}
520Select the target architecture. Valid values for @var{name} are the same as
521for the @option{-march} commandline option.
252b5132 522
69133863
MGD
523Specifying @code{.arch} clears any previously selected architecture
524extensions.
525
526@cindex @code{.arch_extension} directive, ARM
527@item .arch_extension @var{name}
528Add or remove an architecture extension to the target architecture. Valid
529values for @var{name} are the same as those accepted as architectural
530extensions by the @option{-mcpu} commandline option.
531
532@code{.arch_extension} may be used multiple times to add or remove extensions
533incrementally to the architecture being compiled for.
534
4a6bc624
NS
535@cindex @code{.arm} directive, ARM
536@item .arm
537This performs the same action as @var{.code 32}.
252b5132 538
4a6bc624
NS
539@anchor{arm_pad}
540@cindex @code{.pad} directive, ARM
541@item .pad #@var{count}
542Generate unwinder annotations for a stack adjustment of @var{count} bytes.
543A positive value indicates the function prologue allocated stack space by
544decrementing the stack pointer.
0bbf2aa4 545
4a6bc624 546@c BBBBBBBBBBBBBBBBBBBBBBBBBB
0bbf2aa4 547
4a6bc624
NS
548@cindex @code{.bss} directive, ARM
549@item .bss
550This directive switches to the @code{.bss} section.
0bbf2aa4 551
4a6bc624
NS
552@c CCCCCCCCCCCCCCCCCCCCCCCCCC
553
554@cindex @code{.cantunwind} directive, ARM
555@item .cantunwind
556Prevents unwinding through the current function. No personality routine
557or exception table data is required or permitted.
558
559@cindex @code{.code} directive, ARM
560@item .code @code{[16|32]}
561This directive selects the instruction set being generated. The value 16
562selects Thumb, with the value 32 selecting ARM.
563
564@cindex @code{.cpu} directive, ARM
565@item .cpu @var{name}
566Select the target processor. Valid values for @var{name} are the same as
567for the @option{-mcpu} commandline option.
568
69133863
MGD
569Specifying @code{.cpu} clears any previously selected architecture
570extensions.
571
4a6bc624
NS
572@c DDDDDDDDDDDDDDDDDDDDDDDDDD
573
574@cindex @code{.dn} and @code{.qn} directives, ARM
f467aa98 575@item @var{name} .dn @var{register name} [@var{.type}] [[@var{index}]]
1f9bb1ca 576@itemx @var{name} .qn @var{register name} [@var{.type}] [[@var{index}]]
23753660
JB
577
578The @code{dn} and @code{qn} directives are used to create typed
579and/or indexed register aliases for use in Advanced SIMD Extension
580(Neon) instructions. The former should be used to create aliases
581of double-precision registers, and the latter to create aliases of
582quad-precision registers.
583
584If these directives are used to create typed aliases, those aliases can
585be used in Neon instructions instead of writing types after the mnemonic
586or after each operand. For example:
587
588@smallexample
589 x .dn d2.f32
590 y .dn d3.f32
591 z .dn d4.f32[1]
592 vmul x,y,z
593@end smallexample
594
595This is equivalent to writing the following:
596
597@smallexample
598 vmul.f32 d2,d3,d4[1]
599@end smallexample
600
601Aliases created using @code{dn} or @code{qn} can be destroyed using
602@code{unreq}.
603
4a6bc624 604@c EEEEEEEEEEEEEEEEEEEEEEEEEE
252b5132 605
4a6bc624
NS
606@cindex @code{.eabi_attribute} directive, ARM
607@item .eabi_attribute @var{tag}, @var{value}
608Set the EABI object attribute @var{tag} to @var{value}.
252b5132 609
4a6bc624
NS
610The @var{tag} is either an attribute number, or one of the following:
611@code{Tag_CPU_raw_name}, @code{Tag_CPU_name}, @code{Tag_CPU_arch},
612@code{Tag_CPU_arch_profile}, @code{Tag_ARM_ISA_use},
75375b3e 613@code{Tag_THUMB_ISA_use}, @code{Tag_FP_arch}, @code{Tag_WMMX_arch},
4a6bc624
NS
614@code{Tag_Advanced_SIMD_arch}, @code{Tag_PCS_config},
615@code{Tag_ABI_PCS_R9_use}, @code{Tag_ABI_PCS_RW_data},
616@code{Tag_ABI_PCS_RO_data}, @code{Tag_ABI_PCS_GOT_use},
617@code{Tag_ABI_PCS_wchar_t}, @code{Tag_ABI_FP_rounding},
618@code{Tag_ABI_FP_denormal}, @code{Tag_ABI_FP_exceptions},
619@code{Tag_ABI_FP_user_exceptions}, @code{Tag_ABI_FP_number_model},
75375b3e 620@code{Tag_ABI_align_needed}, @code{Tag_ABI_align_preserved},
4a6bc624
NS
621@code{Tag_ABI_enum_size}, @code{Tag_ABI_HardFP_use},
622@code{Tag_ABI_VFP_args}, @code{Tag_ABI_WMMX_args},
623@code{Tag_ABI_optimization_goals}, @code{Tag_ABI_FP_optimization_goals},
624@code{Tag_compatibility}, @code{Tag_CPU_unaligned_access},
75375b3e 625@code{Tag_FP_HP_extension}, @code{Tag_ABI_FP_16bit_format},
cd21e546 626@code{Tag_MPextension_use}, @code{Tag_DIV_use},
4a6bc624
NS
627@code{Tag_nodefaults}, @code{Tag_also_compatible_with},
628@code{Tag_conformance}, @code{Tag_T2EE_use},
cd21e546 629@code{Tag_Virtualization_use}
4a6bc624
NS
630
631The @var{value} is either a @code{number}, @code{"string"}, or
632@code{number, "string"} depending on the tag.
633
75375b3e
MGD
634Note - the following legacy values are also accepted by @var{tag}:
635@code{Tag_VFP_arch}, @code{Tag_ABI_align8_needed},
636@code{Tag_ABI_align8_preserved}, @code{Tag_VFP_HP_extension},
637
4a6bc624
NS
638@cindex @code{.even} directive, ARM
639@item .even
640This directive aligns to an even-numbered address.
641
642@cindex @code{.extend} directive, ARM
643@cindex @code{.ldouble} directive, ARM
644@item .extend @var{expression} [, @var{expression}]*
645@itemx .ldouble @var{expression} [, @var{expression}]*
646These directives write 12byte long double floating-point values to the
647output section. These are not compatible with current ARM processors
648or ABIs.
649
650@c FFFFFFFFFFFFFFFFFFFFFFFFFF
651
652@anchor{arm_fnend}
653@cindex @code{.fnend} directive, ARM
654@item .fnend
655Marks the end of a function with an unwind table entry. The unwind index
656table entry is created when this directive is processed.
252b5132 657
4a6bc624
NS
658If no personality routine has been specified then standard personality
659routine 0 or 1 will be used, depending on the number of unwind opcodes
660required.
661
662@anchor{arm_fnstart}
663@cindex @code{.fnstart} directive, ARM
664@item .fnstart
665Marks the start of a function with an unwind table entry.
666
667@cindex @code{.force_thumb} directive, ARM
252b5132
RH
668@item .force_thumb
669This directive forces the selection of Thumb instructions, even if the
670target processor does not support those instructions
671
4a6bc624
NS
672@cindex @code{.fpu} directive, ARM
673@item .fpu @var{name}
674Select the floating-point unit to assemble for. Valid values for @var{name}
675are the same as for the @option{-mfpu} commandline option.
252b5132 676
4a6bc624
NS
677@c GGGGGGGGGGGGGGGGGGGGGGGGGG
678@c HHHHHHHHHHHHHHHHHHHHHHHHHH
e1da3f5b 679
4a6bc624
NS
680@cindex @code{.handlerdata} directive, ARM
681@item .handlerdata
682Marks the end of the current function, and the start of the exception table
683entry for that function. Anything between this directive and the
684@code{.fnend} directive will be added to the exception table entry.
685
686Must be preceded by a @code{.personality} or @code{.personalityindex}
687directive.
688
689@c IIIIIIIIIIIIIIIIIIIIIIIIII
c921be7d
NC
690
691@cindex @code{.inst} directive, ARM
692@item .inst @var{opcode} [ , @dots{} ]
1f9bb1ca
AS
693@itemx .inst.n @var{opcode} [ , @dots{} ]
694@itemx .inst.w @var{opcode} [ , @dots{} ]
c921be7d
NC
695Generates the instruction corresponding to the numerical value @var{opcode}.
696@code{.inst.n} and @code{.inst.w} allow the Thumb instruction size to be
697specified explicitly, overriding the normal encoding rules.
698
4a6bc624
NS
699@c JJJJJJJJJJJJJJJJJJJJJJJJJJ
700@c KKKKKKKKKKKKKKKKKKKKKKKKKK
701@c LLLLLLLLLLLLLLLLLLLLLLLLLL
702
703@item .ldouble @var{expression} [, @var{expression}]*
704See @code{.extend}.
5395a469 705
252b5132
RH
706@cindex @code{.ltorg} directive, ARM
707@item .ltorg
708This directive causes the current contents of the literal pool to be
709dumped into the current section (which is assumed to be the .text
710section) at the current location (aligned to a word boundary).
3d0c9500
NC
711@code{GAS} maintains a separate literal pool for each section and each
712sub-section. The @code{.ltorg} directive will only affect the literal
713pool of the current section and sub-section. At the end of assembly
714all remaining, un-empty literal pools will automatically be dumped.
715
716Note - older versions of @code{GAS} would dump the current literal
717pool any time a section change occurred. This is no longer done, since
718it prevents accurate control of the placement of literal pools.
252b5132 719
4a6bc624 720@c MMMMMMMMMMMMMMMMMMMMMMMMMM
252b5132 721
4a6bc624
NS
722@cindex @code{.movsp} directive, ARM
723@item .movsp @var{reg} [, #@var{offset}]
724Tell the unwinder that @var{reg} contains an offset from the current
725stack pointer. If @var{offset} is not specified then it is assumed to be
726zero.
7ed4c4c5 727
4a6bc624
NS
728@c NNNNNNNNNNNNNNNNNNNNNNNNNN
729@c OOOOOOOOOOOOOOOOOOOOOOOOOO
7ed4c4c5 730
4a6bc624
NS
731@cindex @code{.object_arch} directive, ARM
732@item .object_arch @var{name}
733Override the architecture recorded in the EABI object attribute section.
734Valid values for @var{name} are the same as for the @code{.arch} directive.
735Typically this is useful when code uses runtime detection of CPU features.
7ed4c4c5 736
4a6bc624
NS
737@c PPPPPPPPPPPPPPPPPPPPPPPPPP
738
739@cindex @code{.packed} directive, ARM
740@item .packed @var{expression} [, @var{expression}]*
741This directive writes 12-byte packed floating-point values to the
742output section. These are not compatible with current ARM processors
743or ABIs.
744
745@cindex @code{.pad} directive, ARM
746@item .pad #@var{count}
747Generate unwinder annotations for a stack adjustment of @var{count} bytes.
748A positive value indicates the function prologue allocated stack space by
749decrementing the stack pointer.
7ed4c4c5
NC
750
751@cindex @code{.personality} directive, ARM
752@item .personality @var{name}
753Sets the personality routine for the current function to @var{name}.
754
755@cindex @code{.personalityindex} directive, ARM
756@item .personalityindex @var{index}
757Sets the personality routine for the current function to the EABI standard
758routine number @var{index}
759
4a6bc624
NS
760@cindex @code{.pool} directive, ARM
761@item .pool
762This is a synonym for .ltorg.
7ed4c4c5 763
4a6bc624
NS
764@c QQQQQQQQQQQQQQQQQQQQQQQQQQ
765@c RRRRRRRRRRRRRRRRRRRRRRRRRR
766
767@cindex @code{.req} directive, ARM
768@item @var{name} .req @var{register name}
769This creates an alias for @var{register name} called @var{name}. For
770example:
771
772@smallexample
773 foo .req r0
774@end smallexample
775
776@c SSSSSSSSSSSSSSSSSSSSSSSSSS
7ed4c4c5 777
7da4f750 778@anchor{arm_save}
7ed4c4c5
NC
779@cindex @code{.save} directive, ARM
780@item .save @var{reglist}
781Generate unwinder annotations to restore the registers in @var{reglist}.
782The format of @var{reglist} is the same as the corresponding store-multiple
783instruction.
784
785@smallexample
786@exdent @emph{core registers}
787 .save @{r4, r5, r6, lr@}
788 stmfd sp!, @{r4, r5, r6, lr@}
789@exdent @emph{FPA registers}
790 .save f4, 2
791 sfmfd f4, 2, [sp]!
792@exdent @emph{VFP registers}
793 .save @{d8, d9, d10@}
fa073d69 794 fstmdx sp!, @{d8, d9, d10@}
7ed4c4c5
NC
795@exdent @emph{iWMMXt registers}
796 .save @{wr10, wr11@}
797 wstrd wr11, [sp, #-8]!
798 wstrd wr10, [sp, #-8]!
799or
800 .save wr11
801 wstrd wr11, [sp, #-8]!
802 .save wr10
803 wstrd wr10, [sp, #-8]!
804@end smallexample
805
7da4f750 806@anchor{arm_setfp}
7ed4c4c5
NC
807@cindex @code{.setfp} directive, ARM
808@item .setfp @var{fpreg}, @var{spreg} [, #@var{offset}]
4a6bc624 809Make all unwinder annotations relative to a frame pointer. Without this
7ed4c4c5
NC
810the unwinder will use offsets from the stack pointer.
811
a5b82cbe 812The syntax of this directive is the same as the @code{add} or @code{mov}
7ed4c4c5
NC
813instruction used to set the frame pointer. @var{spreg} must be either
814@code{sp} or mentioned in a previous @code{.movsp} directive.
815
816@smallexample
817.movsp ip
818mov ip, sp
819@dots{}
820.setfp fp, ip, #4
a5b82cbe 821add fp, ip, #4
7ed4c4c5
NC
822@end smallexample
823
4a6bc624
NS
824@cindex @code{.secrel32} directive, ARM
825@item .secrel32 @var{expression} [, @var{expression}]*
826This directive emits relocations that evaluate to the section-relative
827offset of each expression's symbol. This directive is only supported
828for PE targets.
829
cab7e4d9
NC
830@cindex @code{.syntax} directive, ARM
831@item .syntax [@code{unified} | @code{divided}]
832This directive sets the Instruction Set Syntax as described in the
833@ref{ARM-Instruction-Set} section.
834
4a6bc624
NS
835@c TTTTTTTTTTTTTTTTTTTTTTTTTT
836
837@cindex @code{.thumb} directive, ARM
838@item .thumb
839This performs the same action as @var{.code 16}.
840
841@cindex @code{.thumb_func} directive, ARM
842@item .thumb_func
843This directive specifies that the following symbol is the name of a
844Thumb encoded function. This information is necessary in order to allow
845the assembler and linker to generate correct code for interworking
846between Arm and Thumb instructions and should be used even if
847interworking is not going to be performed. The presence of this
848directive also implies @code{.thumb}
849
850This directive is not neccessary when generating EABI objects. On these
851targets the encoding is implicit when generating Thumb code.
852
853@cindex @code{.thumb_set} directive, ARM
854@item .thumb_set
855This performs the equivalent of a @code{.set} directive in that it
856creates a symbol which is an alias for another symbol (possibly not yet
857defined). This directive also has the added property in that it marks
858the aliased symbol as being a thumb function entry point, in the same
859way that the @code{.thumb_func} directive does.
860
861@c UUUUUUUUUUUUUUUUUUUUUUUUUU
862
863@cindex @code{.unreq} directive, ARM
864@item .unreq @var{alias-name}
865This undefines a register alias which was previously defined using the
866@code{req}, @code{dn} or @code{qn} directives. For example:
867
868@smallexample
869 foo .req r0
870 .unreq foo
871@end smallexample
872
873An error occurs if the name is undefined. Note - this pseudo op can
874be used to delete builtin in register name aliases (eg 'r0'). This
875should only be done if it is really necessary.
876
7ed4c4c5 877@cindex @code{.unwind_raw} directive, ARM
4a6bc624 878@item .unwind_raw @var{offset}, @var{byte1}, @dots{}
7ed4c4c5
NC
879Insert one of more arbitary unwind opcode bytes, which are known to adjust
880the stack pointer by @var{offset} bytes.
881
882For example @code{.unwind_raw 4, 0xb1, 0x01} is equivalent to
883@code{.save @{r0@}}
884
4a6bc624 885@c VVVVVVVVVVVVVVVVVVVVVVVVVV
ee065d83 886
4a6bc624
NS
887@cindex @code{.vsave} directive, ARM
888@item .vsave @var{vfp-reglist}
889Generate unwinder annotations to restore the VFP registers in @var{vfp-reglist}
890using FLDMD. Also works for VFPv3 registers
891that are to be restored using VLDM.
892The format of @var{vfp-reglist} is the same as the corresponding store-multiple
893instruction.
ee065d83 894
4a6bc624
NS
895@smallexample
896@exdent @emph{VFP registers}
897 .vsave @{d8, d9, d10@}
898 fstmdd sp!, @{d8, d9, d10@}
899@exdent @emph{VFPv3 registers}
900 .vsave @{d15, d16, d17@}
901 vstm sp!, @{d15, d16, d17@}
902@end smallexample
e04befd0 903
4a6bc624
NS
904Since FLDMX and FSTMX are now deprecated, this directive should be
905used in favour of @code{.save} for saving VFP registers for ARMv6 and above.
e04befd0 906
4a6bc624
NS
907@c WWWWWWWWWWWWWWWWWWWWWWWWWW
908@c XXXXXXXXXXXXXXXXXXXXXXXXXX
909@c YYYYYYYYYYYYYYYYYYYYYYYYYY
910@c ZZZZZZZZZZZZZZZZZZZZZZZZZZ
ee065d83 911
252b5132
RH
912@end table
913
914@node ARM Opcodes
915@section Opcodes
916
917@cindex ARM opcodes
918@cindex opcodes for ARM
49a5575c
NC
919@code{@value{AS}} implements all the standard ARM opcodes. It also
920implements several pseudo opcodes, including several synthetic load
921instructions.
252b5132 922
49a5575c
NC
923@table @code
924
925@cindex @code{NOP} pseudo op, ARM
926@item NOP
927@smallexample
928 nop
929@end smallexample
252b5132 930
49a5575c
NC
931This pseudo op will always evaluate to a legal ARM instruction that does
932nothing. Currently it will evaluate to MOV r0, r0.
252b5132 933
49a5575c
NC
934@cindex @code{LDR reg,=<label>} pseudo op, ARM
935@item LDR
252b5132
RH
936@smallexample
937 ldr <register> , = <expression>
938@end smallexample
939
940If expression evaluates to a numeric constant then a MOV or MVN
941instruction will be used in place of the LDR instruction, if the
942constant can be generated by either of these instructions. Otherwise
943the constant will be placed into the nearest literal pool (if it not
944already there) and a PC relative LDR instruction will be generated.
945
49a5575c
NC
946@cindex @code{ADR reg,<label>} pseudo op, ARM
947@item ADR
948@smallexample
949 adr <register> <label>
950@end smallexample
951
952This instruction will load the address of @var{label} into the indicated
953register. The instruction will evaluate to a PC relative ADD or SUB
954instruction depending upon where the label is located. If the label is
955out of range, or if it is not defined in the same file (and section) as
956the ADR instruction, then an error will be generated. This instruction
957will not make use of the literal pool.
958
959@cindex @code{ADRL reg,<label>} pseudo op, ARM
960@item ADRL
961@smallexample
962 adrl <register> <label>
963@end smallexample
964
965This instruction will load the address of @var{label} into the indicated
a349d9dd 966register. The instruction will evaluate to one or two PC relative ADD
49a5575c
NC
967or SUB instructions depending upon where the label is located. If a
968second instruction is not needed a NOP instruction will be generated in
969its place, so that this instruction is always 8 bytes long.
970
971If the label is out of range, or if it is not defined in the same file
972(and section) as the ADRL instruction, then an error will be generated.
973This instruction will not make use of the literal pool.
974
975@end table
976
252b5132
RH
977For information on the ARM or Thumb instruction sets, see @cite{ARM
978Software Development Toolkit Reference Manual}, Advanced RISC Machines
979Ltd.
980
6057a28f
NC
981@node ARM Mapping Symbols
982@section Mapping Symbols
983
984The ARM ELF specification requires that special symbols be inserted
985into object files to mark certain features:
986
987@table @code
988
989@cindex @code{$a}
990@item $a
991At the start of a region of code containing ARM instructions.
992
993@cindex @code{$t}
994@item $t
995At the start of a region of code containing THUMB instructions.
996
997@cindex @code{$d}
998@item $d
999At the start of a region of data.
1000
1001@end table
1002
1003The assembler will automatically insert these symbols for you - there
1004is no need to code them yourself. Support for tagging symbols ($b,
1005$f, $p and $m) which is also mentioned in the current ARM ELF
1006specification is not implemented. This is because they have been
1007dropped from the new EABI and so tools cannot rely upon their
1008presence.
1009
7da4f750
MM
1010@node ARM Unwinding Tutorial
1011@section Unwinding
1012
1013The ABI for the ARM Architecture specifies a standard format for
1014exception unwind information. This information is used when an
1015exception is thrown to determine where control should be transferred.
1016In particular, the unwind information is used to determine which
1017function called the function that threw the exception, and which
1018function called that one, and so forth. This information is also used
1019to restore the values of callee-saved registers in the function
1020catching the exception.
1021
1022If you are writing functions in assembly code, and those functions
1023call other functions that throw exceptions, you must use assembly
1024pseudo ops to ensure that appropriate exception unwind information is
1025generated. Otherwise, if one of the functions called by your assembly
1026code throws an exception, the run-time library will be unable to
1027unwind the stack through your assembly code and your program will not
1028behave correctly.
1029
1030To illustrate the use of these pseudo ops, we will examine the code
1031that G++ generates for the following C++ input:
1032
1033@verbatim
1034void callee (int *);
1035
1036int
1037caller ()
1038{
1039 int i;
1040 callee (&i);
1041 return i;
1042}
1043@end verbatim
1044
1045This example does not show how to throw or catch an exception from
1046assembly code. That is a much more complex operation and should
1047always be done in a high-level language, such as C++, that directly
1048supports exceptions.
1049
1050The code generated by one particular version of G++ when compiling the
1051example above is:
1052
1053@verbatim
1054_Z6callerv:
1055 .fnstart
1056.LFB2:
1057 @ Function supports interworking.
1058 @ args = 0, pretend = 0, frame = 8
1059 @ frame_needed = 1, uses_anonymous_args = 0
1060 stmfd sp!, {fp, lr}
1061 .save {fp, lr}
1062.LCFI0:
1063 .setfp fp, sp, #4
1064 add fp, sp, #4
1065.LCFI1:
1066 .pad #8
1067 sub sp, sp, #8
1068.LCFI2:
1069 sub r3, fp, #8
1070 mov r0, r3
1071 bl _Z6calleePi
1072 ldr r3, [fp, #-8]
1073 mov r0, r3
1074 sub sp, fp, #4
1075 ldmfd sp!, {fp, lr}
1076 bx lr
1077.LFE2:
1078 .fnend
1079@end verbatim
1080
1081Of course, the sequence of instructions varies based on the options
1082you pass to GCC and on the version of GCC in use. The exact
1083instructions are not important since we are focusing on the pseudo ops
1084that are used to generate unwind information.
1085
1086An important assumption made by the unwinder is that the stack frame
1087does not change during the body of the function. In particular, since
1088we assume that the assembly code does not itself throw an exception,
1089the only point where an exception can be thrown is from a call, such
1090as the @code{bl} instruction above. At each call site, the same saved
1091registers (including @code{lr}, which indicates the return address)
1092must be located in the same locations relative to the frame pointer.
1093
1094The @code{.fnstart} (@pxref{arm_fnstart,,.fnstart pseudo op}) pseudo
1095op appears immediately before the first instruction of the function
1096while the @code{.fnend} (@pxref{arm_fnend,,.fnend pseudo op}) pseudo
1097op appears immediately after the last instruction of the function.
1098These pseudo ops specify the range of the function.
1099
1100Only the order of the other pseudos ops (e.g., @code{.setfp} or
1101@code{.pad}) matters; their exact locations are irrelevant. In the
1102example above, the compiler emits the pseudo ops with particular
1103instructions. That makes it easier to understand the code, but it is
1104not required for correctness. It would work just as well to emit all
1105of the pseudo ops other than @code{.fnend} in the same order, but
1106immediately after @code{.fnstart}.
1107
1108The @code{.save} (@pxref{arm_save,,.save pseudo op}) pseudo op
1109indicates registers that have been saved to the stack so that they can
1110be restored before the function returns. The argument to the
1111@code{.save} pseudo op is a list of registers to save. If a register
1112is ``callee-saved'' (as specified by the ABI) and is modified by the
1113function you are writing, then your code must save the value before it
1114is modified and restore the original value before the function
1115returns. If an exception is thrown, the run-time library restores the
1116values of these registers from their locations on the stack before
1117returning control to the exception handler. (Of course, if an
1118exception is not thrown, the function that contains the @code{.save}
1119pseudo op restores these registers in the function epilogue, as is
1120done with the @code{ldmfd} instruction above.)
1121
1122You do not have to save callee-saved registers at the very beginning
1123of the function and you do not need to use the @code{.save} pseudo op
1124immediately following the point at which the registers are saved.
1125However, if you modify a callee-saved register, you must save it on
1126the stack before modifying it and before calling any functions which
1127might throw an exception. And, you must use the @code{.save} pseudo
1128op to indicate that you have done so.
1129
1130The @code{.pad} (@pxref{arm_pad,,.pad}) pseudo op indicates a
1131modification of the stack pointer that does not save any registers.
1132The argument is the number of bytes (in decimal) that are subtracted
1133from the stack pointer. (On ARM CPUs, the stack grows downwards, so
1134subtracting from the stack pointer increases the size of the stack.)
1135
1136The @code{.setfp} (@pxref{arm_setfp,,.setfp pseudo op}) pseudo op
1137indicates the register that contains the frame pointer. The first
1138argument is the register that is set, which is typically @code{fp}.
1139The second argument indicates the register from which the frame
1140pointer takes its value. The third argument, if present, is the value
1141(in decimal) added to the register specified by the second argument to
1142compute the value of the frame pointer. You should not modify the
1143frame pointer in the body of the function.
1144
1145If you do not use a frame pointer, then you should not use the
1146@code{.setfp} pseudo op. If you do not use a frame pointer, then you
1147should avoid modifying the stack pointer outside of the function
1148prologue. Otherwise, the run-time library will be unable to find
1149saved registers when it is unwinding the stack.
1150
1151The pseudo ops described above are sufficient for writing assembly
1152code that calls functions which may throw exceptions. If you need to
1153know more about the object-file format used to represent unwind
1154information, you may consult the @cite{Exception Handling ABI for the
1155ARM Architecture} available from @uref{http://infocenter.arm.com}.
This page took 0.783403 seconds and 4 git commands to generate.