Automatic date update in version.in
[deliverable/binutils-gdb.git] / gas / doc / c-avr.texi
CommitLineData
2571583a 1@c Copyright (C) 2006-2017 Free Software Foundation, Inc.
8473f7a4
DC
2@c This is part of the GAS manual.
3@c For copying conditions, see the file as.texinfo.
4
5@ifset GENERIC
6@page
7@node AVR-Dependent
8@chapter AVR Dependent Features
9@end ifset
10
11@ifclear GENERIC
12@node Machine Dependencies
13@chapter AVR Dependent Features
14@end ifclear
15
16@cindex AVR support
17@menu
18* AVR Options:: Options
19* AVR Syntax:: Syntax
20* AVR Opcodes:: Opcodes
32f76c67 21* AVR Pseudo Instructions:: Pseudo Instructions
8473f7a4
DC
22@end menu
23
24@node AVR Options
25@section Options
26@cindex AVR options (none)
27@cindex options for AVR (none)
28
29@table @code
30
31@cindex @code{-mmcu=} command line option, AVR
32@item -mmcu=@var{mcu}
33Specify ATMEL AVR instruction set or MCU type.
34
35Instruction set avr1 is for the minimal AVR core, not supported by the C
7f5ba16d 36compiler, only for assembler programs (MCU types: at90s1200,
8473f7a4
DC
37attiny11, attiny12, attiny15, attiny28).
38
39Instruction set avr2 (default) is for the classic AVR core with up to
7b21ac3f
EW
408K program memory space (MCU types: at90s2313, at90s2323, at90s2333, at90s2343,
41attiny22, attiny26, at90s4414, at90s4433, at90s4434, at90s8515, at90c8534,
42at90s8535).
43
44Instruction set avr25 is for the classic AVR core with up to 8K program memory
45space plus the MOVW instruction (MCU types: attiny13, attiny13a, attiny2313,
8453da2e 46attiny2313a, attiny24, attiny24a, attiny4313, attiny44, attiny44a, attiny84,
e760a81b
EW
47attiny84a, attiny25, attiny45, attiny85, attiny261, attiny261a, attiny461,
48attiny461a, attiny861, attiny861a, attiny87, attiny43u, attiny48, attiny88,
255d9eec 49attiny828, at86rf401, ata6289, ata5272).
8473f7a4
DC
50
51Instruction set avr3 is for the classic AVR core with up to 128K program
7b21ac3f
EW
52memory space (MCU types: at43usb355, at76c711).
53
54Instruction set avr31 is for the classic AVR core with exactly 128K program
55memory space (MCU types: atmega103, at43usb320).
56
57Instruction set avr35 is for classic AVR core plus MOVW, CALL, and JMP
255d9eec
DC
58instructions (MCU types: attiny167, attiny1634, at90usb82, at90usb162,
59atmega8u2, atmega16u2, atmega32u2, ata5505).
8473f7a4
DC
60
61Instruction set avr4 is for the enhanced AVR core with up to 8K program
f36e8886
BS
62memory space (MCU types: atmega48, atmega48a, atmega48pa, atmega48p, atmega8,
63atmega8a, atmega88, atmega88a, atmega88p, atmega88pa, atmega8515, atmega8535,
64atmega8hva, at90pwm1, at90pwm2, at90pwm2b, at90pwm3, at90pwm3b, at90pwm81,
255d9eec 65ata6285, ata6286).
8473f7a4
DC
66
67Instruction set avr5 is for the enhanced AVR core with up to 128K program
255d9eec 68memory space (MCU types: at90pwm161, atmega16, atmega16a, atmega161, atmega162,
f36e8886 69atmega163, atmega164a, atmega164p, atmega164pa, atmega165, atmega165a,
255d9eec
DC
70atmega165p, atmega165pa, atmega168, atmega168a, atmega168p, atmega168pa,
71atmega169, atmega169a, atmega169p, atmega169pa, atmega32, atmega323, atmega324a,
72atmega324p, atmega324pa, atmega325, atmega325a, atmega32, atmega32a, atmega323,
73atmega324a, atmega324p, atmega324pa, atmega325, atmega325a, atmega325p,
f36e8886
BS
74atmega325p, atmega325pa, atmega3250, atmega3250a, atmega3250p, atmega3250pa,
75atmega328, atmega328p, atmega329, atmega329a, atmega329p, atmega329pa,
76atmega3290a, atmega3290p, atmega3290pa, atmega406, atmega64, atmega64a,
255d9eec
DC
77atmega64rfr2, atmega644rfr2, atmega640, atmega644, atmega644a, atmega644p,
78atmega644pa, atmega645, atmega645a, atmega645p, atmega6450, atmega6450a,
79atmega6450p, atmega649, atmega649a, atmega649p, atmega6490, atmega6490a,
f36e8886 80atmega6490p, atmega16hva, atmega16hva2, atmega16hvb, atmega16hvbrevb,
255d9eec
DC
81atmega32hvb, atmega32hvbrevb, atmega64hve, at90can32, at90can64, at90pwm161,
82at90pwm216, at90pwm316, atmega32c1, atmega64c1, atmega16m1, atmega32m1,
83atmega64m1, atmega16u4, atmega32u4, atmega32u6, at90usb646, at90usb647, at94k,
84at90scr100, ata5790, ata5795).
7b21ac3f 85
f36e8886
BS
86Instruction set avr51 is for the enhanced AVR core with exactly 128K
87program memory space (MCU types: atmega128, atmega128a, atmega1280,
88atmega1281, atmega1284, atmega1284p, atmega128rfa1, atmega128rfr2,
89atmega1284rfr2, at90can128, at90usb1286, at90usb1287, m3000).
90
91Instruction set avr6 is for the enhanced AVR core with a 3-byte PC
92(MCU types: atmega2560, atmega2561, atmega256rfr2, atmega2564rfr2).
93
94Instruction set avrxmega2 is for the XMEGA AVR core with 8K to 64K
95program memory space and less than 64K data space (MCU types:
96atxmega16a4, atxmega16a4u, atxmega16c4, atxmega16d4, atxmega16x1,
97atxmega32a4, atxmega32a4u, atxmega32c4, atxmega32d4, atxmega16e5,
98atxmega8e5, atxmega32e5, atxmega32x1).
99
100Instruction set avrxmega3 is for the XMEGA AVR core with 8K to 64K
101program memory space and greater than 64K data space (MCU types:
102none).
103
104Instruction set avrxmega4 is for the XMEGA AVR core with up to 64K
105program memory space and less than 64K data space (MCU types:
106atxmega64a3, atxmega64a3u, atxmega64a4u, atxmega64b1, atxmega64b3,
107atxmega64c3, atxmega64d3, atxmega64d4).
108
109Instruction set avrxmega5 is for the XMEGA AVR core with up to 64K
110program memory space and greater than 64K data space (MCU types:
111atxmega64a1, atxmega64a1u).
112
113Instruction set avrxmega6 is for the XMEGA AVR core with larger than
11464K program memory space and less than 64K data space (MCU types:
115atxmega128a3, atxmega128a3u, atxmega128c3, atxmega128d3, atxmega128d4,
116atxmega192a3, atxmega192a3u, atxmega128b1, atxmega128b3, atxmega192c3,
117atxmega192d3, atxmega256a3, atxmega256a3u, atxmega256a3b,
118atxmega256a3bu, atxmega256c3, atxmega256d3, atxmega384c3,
119atxmega256d3).
120
121Instruction set avrxmega7 is for the XMEGA AVR core with larger than
12264K program memory space and greater than 64K data space (MCU types:
123atxmega128a1, atxmega128a1u, atxmega128a4u).
124
125Instruction set avrtiny is for the ATtiny4/5/9/10/20/40
126microcontrollers.
8cc66334 127
8473f7a4
DC
128@cindex @code{-mall-opcodes} command line option, AVR
129@item -mall-opcodes
130Accept all AVR opcodes, even if not supported by @code{-mmcu}.
131
132@cindex @code{-mno-skip-bug} command line option, AVR
133@item -mno-skip-bug
134This option disable warnings for skipping two-word instructions.
135
136@cindex @code{-mno-wrap} command line option, AVR
137@item -mno-wrap
138This option reject @code{rjmp/rcall} instructions with 8K wrap-around.
139
af910977
DC
140@cindex @code{-mrmw} command line option, AVR
141@item -mrmw
142Accept Read-Modify-Write (@code{XCH,LAC,LAS,LAT}) instructions.
143
f5be9525
AB
144@cindex @code{-mlink-relax} command line option, AVR
145@item -mlink-relax
146Enable support for link-time relaxation. This is now on by default
147and this flag no longer has any effect.
148
149@cindex @code{-mno-link-relax} command line option, AVR
150@item -mno-link-relax
151Disable support for link-time relaxation. The assembler will resolve
152relocations when it can, and may be able to better compress some debug
153information.
154
32f76c67
GJL
155@cindex @code{-mgcc-isr} command line option, AVR
156@item -mgcc-isr
157Enable the @code{__gcc_isr} pseudo instruction.
158
8473f7a4
DC
159@end table
160
161
162@node AVR Syntax
163@section Syntax
164@menu
165* AVR-Chars:: Special Characters
166* AVR-Regs:: Register Names
167* AVR-Modifiers:: Relocatable Expression Modifiers
168@end menu
169
170@node AVR-Chars
171@subsection Special Characters
172
173@cindex line comment character, AVR
174@cindex AVR line comment character
175
7c31ae13
NC
176The presence of a @samp{;} anywhere on a line indicates the start of a
177comment that extends to the end of that line.
178
179If a @samp{#} appears as the first character of a line, the whole line
180is treated as a comment, but in this case the line can also be a
181logical line number directive (@pxref{Comments}) or a preprocessor
182control command (@pxref{Preprocessing}).
8473f7a4
DC
183
184@cindex line separator, AVR
185@cindex statement separator, AVR
186@cindex AVR line separator
187
188The @samp{$} character can be used instead of a newline to separate
189statements.
190
191@node AVR-Regs
192@subsection Register Names
193
194@cindex AVR register names
195@cindex register names, AVR
196
b45619c0 197The AVR has 32 x 8-bit general purpose working registers @samp{r0},
8473f7a4
DC
198@samp{r1}, ... @samp{r31}.
199Six of the 32 registers can be used as three 16-bit indirect address
200register pointers for Data Space addressing. One of the these address
201pointers can also be used as an address pointer for look up tables in
202Flash program memory. These added function registers are the 16-bit
203@samp{X}, @samp{Y} and @samp{Z} - registers.
204
205@smallexample
206X = @r{r26:r27}
207Y = @r{r28:r29}
208Z = @r{r30:r31}
209@end smallexample
210
211@node AVR-Modifiers
212@subsection Relocatable Expression Modifiers
213
214@cindex AVR modifiers
215@cindex syntax, AVR
216
217The assembler supports several modifiers when using relocatable addresses
218in AVR instruction operands. The general syntax is the following:
219
220@smallexample
221modifier(relocatable-expression)
222@end smallexample
223
224@table @code
225@cindex symbol modifiers
226
227@item lo8
228
229This modifier allows you to use bits 0 through 7 of
230an address expression as 8 bit relocatable expression.
231
232@item hi8
233
234This modifier allows you to use bits 7 through 15 of an address expression
235as 8 bit relocatable expression. This is useful with, for example, the
236AVR @samp{ldi} instruction and @samp{lo8} modifier.
237
238For example
239
240@smallexample
241ldi r26, lo8(sym+10)
242ldi r27, hi8(sym+10)
243@end smallexample
244
245@item hh8
246
247This modifier allows you to use bits 16 through 23 of
248an address expression as 8 bit relocatable expression.
249Also, can be useful for loading 32 bit constants.
250
251@item hlo8
252
253Synonym of @samp{hh8}.
254
255@item hhi8
256
257This modifier allows you to use bits 24 through 31 of
258an expression as 8 bit expression. This is useful with, for example, the
259AVR @samp{ldi} instruction and @samp{lo8}, @samp{hi8}, @samp{hlo8},
260@samp{hhi8}, modifier.
261
262For example
263
264@smallexample
265ldi r26, lo8(285774925)
266ldi r27, hi8(285774925)
267ldi r28, hlo8(285774925)
268ldi r29, hhi8(285774925)
269; r29,r28,r27,r26 = 285774925
270@end smallexample
271
272@item pm_lo8
273
274This modifier allows you to use bits 0 through 7 of
275an address expression as 8 bit relocatable expression.
276This modifier useful for addressing data or code from
277Flash/Program memory. The using of @samp{pm_lo8} similar
278to @samp{lo8}.
279
280@item pm_hi8
281
282This modifier allows you to use bits 8 through 15 of
283an address expression as 8 bit relocatable expression.
284This modifier useful for addressing data or code from
285Flash/Program memory.
286
287@item pm_hh8
288
289This modifier allows you to use bits 15 through 23 of
290an address expression as 8 bit relocatable expression.
291This modifier useful for addressing data or code from
292Flash/Program memory.
293
294@end table
295
296@node AVR Opcodes
297@section Opcodes
298
299@cindex AVR opcode summary
300@cindex opcode summary, AVR
301@cindex mnemonics, AVR
302@cindex instruction summary, AVR
303For detailed information on the AVR machine instruction set, see
304@url{www.atmel.com/products/AVR}.
305
306@code{@value{AS}} implements all the standard AVR opcodes.
307The following table summarizes the AVR opcodes, and their arguments.
308
309@smallexample
310@i{Legend:}
311 r @r{any register}
312 d @r{`ldi' register (r16-r31)}
313 v @r{`movw' even register (r0, r2, ..., r28, r30)}
314 a @r{`fmul' register (r16-r23)}
315 w @r{`adiw' register (r24,r26,r28,r30)}
316 e @r{pointer registers (X,Y,Z)}
317 b @r{base pointer register and displacement ([YZ]+disp)}
318 z @r{Z pointer register (for [e]lpm Rd,Z[+])}
319 M @r{immediate value from 0 to 255}
320 n @r{immediate value from 0 to 255 ( n = ~M ). Relocation impossible}
321 s @r{immediate value from 0 to 7}
322 P @r{Port address value from 0 to 63. (in, out)}
323 p @r{Port address value from 0 to 31. (cbi, sbi, sbic, sbis)}
324 K @r{immediate value from 0 to 63 (used in `adiw', `sbiw')}
325 i @r{immediate value}
326 l @r{signed pc relative offset from -64 to 63}
327 L @r{signed pc relative offset from -2048 to 2047}
328 h @r{absolute code address (call, jmp)}
329 S @r{immediate value from 0 to 7 (S = s << 4)}
330 ? @r{use this opcode entry if no parameters, else use next opcode entry}
331
34bca508
L
3321001010010001000 clc
3331001010011011000 clh
3341001010011111000 cli
3351001010010101000 cln
3361001010011001000 cls
3371001010011101000 clt
3381001010010111000 clv
3391001010010011000 clz
3401001010000001000 sec
3411001010001011000 seh
3421001010001111000 sei
3431001010000101000 sen
3441001010001001000 ses
3451001010001101000 set
3461001010000111000 sev
3471001010000011000 sez
8473f7a4
DC
348100101001SSS1000 bclr S
349100101000SSS1000 bset S
3501001010100001001 icall
34bca508 3511001010000001001 ijmp
8473f7a4
DC
3521001010111001000 lpm ?
3531001000ddddd010+ lpm r,z
3541001010111011000 elpm ?
3551001000ddddd011+ elpm r,z
34bca508
L
3560000000000000000 nop
3571001010100001000 ret
3581001010100011000 reti
8473f7a4
DC
3591001010110001000 sleep
3601001010110011000 break
34bca508
L
3611001010110101000 wdr
3621001010111101000 spm
8473f7a4
DC
363000111rdddddrrrr adc r,r
364000011rdddddrrrr add r,r
365001000rdddddrrrr and r,r
366000101rdddddrrrr cp r,r
367000001rdddddrrrr cpc r,r
368000100rdddddrrrr cpse r,r
369001001rdddddrrrr eor r,r
370001011rdddddrrrr mov r,r
371100111rdddddrrrr mul r,r
372001010rdddddrrrr or r,r
373000010rdddddrrrr sbc r,r
374000110rdddddrrrr sub r,r
375001001rdddddrrrr clr r
376000011rdddddrrrr lsl r
377000111rdddddrrrr rol r
378001000rdddddrrrr tst r
3790111KKKKddddKKKK andi d,M
3800111KKKKddddKKKK cbr d,n
3811110KKKKddddKKKK ldi d,M
38211101111dddd1111 ser d
3830110KKKKddddKKKK ori d,M
3840110KKKKddddKKKK sbr d,M
3850011KKKKddddKKKK cpi d,M
3860100KKKKddddKKKK sbci d,M
3870101KKKKddddKKKK subi d,M
3881111110rrrrr0sss sbrc r,s
3891111111rrrrr0sss sbrs r,s
3901111100ddddd0sss bld r,s
3911111101ddddd0sss bst r,s
39210110PPdddddPPPP in r,P
39310111PPrrrrrPPPP out P,r
39410010110KKddKKKK adiw w,K
39510010111KKddKKKK sbiw w,K
39610011000pppppsss cbi p,s
39710011010pppppsss sbi p,s
39810011001pppppsss sbic p,s
39910011011pppppsss sbis p,s
400111101lllllll000 brcc l
401111100lllllll000 brcs l
402111100lllllll001 breq l
403111101lllllll100 brge l
404111101lllllll101 brhc l
405111100lllllll101 brhs l
406111101lllllll111 brid l
407111100lllllll111 brie l
408111100lllllll000 brlo l
409111100lllllll100 brlt l
410111100lllllll010 brmi l
411111101lllllll001 brne l
412111101lllllll010 brpl l
413111101lllllll000 brsh l
414111101lllllll110 brtc l
415111100lllllll110 brts l
416111101lllllll011 brvc l
417111100lllllll011 brvs l
418111101lllllllsss brbc s,l
419111100lllllllsss brbs s,l
4201101LLLLLLLLLLLL rcall L
4211100LLLLLLLLLLLL rjmp L
4221001010hhhhh111h call h
4231001010hhhhh110h jmp h
4241001010rrrrr0101 asr r
4251001010rrrrr0000 com r
4261001010rrrrr1010 dec r
4271001010rrrrr0011 inc r
4281001010rrrrr0110 lsr r
4291001010rrrrr0001 neg r
4301001000rrrrr1111 pop r
4311001001rrrrr1111 push r
4321001010rrrrr0111 ror r
4331001010rrrrr0010 swap r
43400000001ddddrrrr movw v,v
43500000010ddddrrrr muls d,d
436000000110ddd0rrr mulsu a,a
437000000110ddd1rrr fmul a,a
438000000111ddd0rrr fmuls a,a
439000000111ddd1rrr fmulsu a,a
4401001001ddddd0000 sts i,r
4411001000ddddd0000 lds r,i
44210o0oo0dddddbooo ldd r,b
443100!000dddddee-+ ld r,e
44410o0oo1rrrrrbooo std b,r
445100!001rrrrree-+ st e,r
34bca508
L
4461001010100011001 eicall
4471001010000011001 eijmp
8473f7a4 448@end smallexample
32f76c67
GJL
449
450@node AVR Pseudo Instructions
451@section Pseudo Instructions
452
453The only available pseudo-instruction @code{__gcc_isr} can be activated by
454option @option{-mgcc-isr}.
455
456@table @code
457
458@item __gcc_isr 1
459Emit code chunk to be used in avr-gcc ISR prologue.
460It will expand to at most six 1-word instructions, all optional:
461push of @code{tmp_reg}, push of @code{SREG},
462push and clear of @code{zero_reg}, push of @var{Reg}.
463
464@item __gcc_isr 2
465Emit code chunk to be used in an avr-gcc ISR epilogue.
466It will expand to at most five 1-word instructions, all optional:
467pop of @var{Reg}, pop of @code{zero_reg},
468pop of @code{SREG}, pop of @code{tmp_reg}.
469
470@item __gcc_isr 0, @var{Reg}
471Finish avr-gcc ISR function. Scan code since the last prologue
472for usage of: @code{SREG}, @code{tmp_reg}, @code{zero_reg}.
473Prologue chunk and epilogue chunks will be replaced by appropriate code
474to save / restore @code{SREG}, @code{tmp_reg}, @code{zero_reg} and @var{Reg}.
475
476@end table
477
478Example input:
479
480@example
481__vector1:
482 __gcc_isr 1
483 lds r24, var
484 inc r24
485 sts var, r24
486 __gcc_isr 2
487 reti
488 __gcc_isr 0, r24
489@end example
490
491Example output:
492
493@example
49400000000 <__vector1>:
495 0: 8f 93 push r24
496 2: 8f b7 in r24, 0x3f
497 4: 8f 93 push r24
498 6: 80 91 60 00 lds r24, 0x0060 ; 0x800060 <var>
499 a: 83 95 inc r24
500 c: 80 93 60 00 sts 0x0060, r24 ; 0x800060 <var>
501 10: 8f 91 pop r24
502 12: 8f bf out 0x3f, r24
503 14: 8f 91 pop r24
504 16: 18 95 reti
505@end example
This page took 0.456359 seconds and 4 git commands to generate.