2010-09-27 Andreas Krebbel <Andreas.Krebbel@de.ibm.com>
[deliverable/binutils-gdb.git] / gas / doc / c-mips.texi
CommitLineData
78849248 1@c Copyright 1991, 1992, 1993, 1994, 1995, 1997, 1999, 2000, 2001,
c67a084a 2@c 2002, 2003, 2004, 2005, 2006, 2007, 2008, 2009, 2010
f7e42eb4 3@c Free Software Foundation, Inc.
252b5132
RH
4@c This is part of the GAS manual.
5@c For copying conditions, see the file as.texinfo.
6@ifset GENERIC
7@page
8@node MIPS-Dependent
9@chapter MIPS Dependent Features
10@end ifset
11@ifclear GENERIC
12@node Machine Dependencies
13@chapter MIPS Dependent Features
14@end ifclear
15
16@cindex MIPS processor
17@sc{gnu} @code{@value{AS}} for @sc{mips} architectures supports several
84ea6cf2 18different @sc{mips} processors, and MIPS ISA levels I through V, MIPS32,
584da044
NC
19and MIPS64. For information about the @sc{mips} instruction set, see
20@cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
21For an overview of @sc{mips} assembly conventions, see ``Appendix D:
22Assembly Language Programming'' in the same work.
252b5132
RH
23
24@menu
25* MIPS Opts:: Assembler options
26* MIPS Object:: ECOFF object code
27* MIPS Stabs:: Directives for debugging information
28* MIPS ISA:: Directives to override the ISA level
aed1a261 29* MIPS symbol sizes:: Directives to override the size of symbols
252b5132
RH
30* MIPS autoextend:: Directives for extending MIPS 16 bit instructions
31* MIPS insn:: Directive to mark data as an instruction
32* MIPS option stack:: Directives to save and restore options
0eb7102d
AJ
33* MIPS ASE instruction generation overrides:: Directives to control
34 generation of MIPS ASE instructions
037b32b9 35* MIPS floating-point:: Directives to override floating-point options
252b5132
RH
36@end menu
37
38@node MIPS Opts
39@section Assembler options
40
41The @sc{mips} configurations of @sc{gnu} @code{@value{AS}} support these
42special options:
43
44@table @code
45@cindex @code{-G} option (MIPS)
46@item -G @var{num}
47This option sets the largest size of an object that can be referenced
48implicitly with the @code{gp} register. It is only accepted for targets
49that use @sc{ecoff} format. The default value is 8.
50
51@cindex @code{-EB} option (MIPS)
52@cindex @code{-EL} option (MIPS)
53@cindex MIPS big-endian output
54@cindex MIPS little-endian output
55@cindex big-endian output, MIPS
56@cindex little-endian output, MIPS
57@item -EB
58@itemx -EL
59Any @sc{mips} configuration of @code{@value{AS}} can select big-endian or
60little-endian output at run time (unlike the other @sc{gnu} development
61tools, which must be configured for one or the other). Use @samp{-EB}
62to select big-endian output, and @samp{-EL} for little-endian.
63
0c000745
RS
64@item -KPIC
65@cindex PIC selection, MIPS
66@cindex @option{-KPIC} option, MIPS
67Generate SVR4-style PIC. This option tells the assembler to generate
68SVR4-style position-independent macro expansions. It also tells the
69assembler to mark the output file as PIC.
70
71@item -mvxworks-pic
72@cindex @option{-mvxworks-pic} option, MIPS
73Generate VxWorks PIC. This option tells the assembler to generate
74VxWorks-style position-independent macro expansions.
75
252b5132
RH
76@cindex MIPS architecture options
77@item -mips1
78@itemx -mips2
79@itemx -mips3
80@itemx -mips4
c67a084a 81@itemx -mips5xo
e7af610e 82@itemx -mips32
af7ee8bf 83@itemx -mips32r2
84ea6cf2 84@itemx -mips64
5f74bc13 85@itemx -mips64r2
252b5132
RH
86Generate code for a particular MIPS Instruction Set Architecture level.
87@samp{-mips1} corresponds to the @sc{r2000} and @sc{r3000} processors,
88@samp{-mips2} to the @sc{r6000} processor, @samp{-mips3} to the
84ea6cf2 89@sc{r4000} processor, and @samp{-mips4} to the @sc{r8000} and
5f74bc13
CD
90@sc{r10000} processors. @samp{-mips5}, @samp{-mips32}, @samp{-mips32r2},
91@samp{-mips64}, and @samp{-mips64r2}
92correspond to generic
93@sc{MIPS V}, @sc{MIPS32}, @sc{MIPS32 Release 2}, @sc{MIPS64},
94and @sc{MIPS64 Release 2}
95ISA processors, respectively. You can also switch
584da044 96instruction sets during the assembly; see @ref{MIPS ISA, Directives to
ec68c924 97override the ISA level}.
252b5132 98
6349b5f4 99@item -mgp32
ca4e0257
RS
100@itemx -mfp32
101Some macros have different expansions for 32-bit and 64-bit registers.
102The register sizes are normally inferred from the ISA and ABI, but these
103flags force a certain group of registers to be treated as 32 bits wide at
104all times. @samp{-mgp32} controls the size of general-purpose registers
105and @samp{-mfp32} controls the size of floating-point registers.
106
ad3fea08
TS
107The @code{.set gp=32} and @code{.set fp=32} directives allow the size
108of registers to be changed for parts of an object. The default value is
109restored by @code{.set gp=default} and @code{.set fp=default}.
110
ca4e0257
RS
111On some MIPS variants there is a 32-bit mode flag; when this flag is
112set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
113save the 32-bit registers on a context switch, so it is essential never
114to use the 64-bit registers.
6349b5f4
AH
115
116@item -mgp64
ad3fea08
TS
117@itemx -mfp64
118Assume that 64-bit registers are available. This is provided in the
119interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
120
121The @code{.set gp=64} and @code{.set fp=64} directives allow the size
122of registers to be changed for parts of an object. The default value is
123restored by @code{.set gp=default} and @code{.set fp=default}.
6349b5f4 124
252b5132
RH
125@item -mips16
126@itemx -no-mips16
127Generate code for the MIPS 16 processor. This is equivalent to putting
ad3fea08 128@code{.set mips16} at the start of the assembly file. @samp{-no-mips16}
252b5132
RH
129turns off this option.
130
e16bfa71
TS
131@item -msmartmips
132@itemx -mno-smartmips
133Enables the SmartMIPS extensions to the MIPS32 instruction set, which
134provides a number of new instructions which target smartcard and
135cryptographic applications. This is equivalent to putting
ad3fea08 136@code{.set smartmips} at the start of the assembly file.
e16bfa71
TS
137@samp{-mno-smartmips} turns off this option.
138
1f25f5d3
CD
139@item -mips3d
140@itemx -no-mips3d
141Generate code for the MIPS-3D Application Specific Extension.
142This tells the assembler to accept MIPS-3D instructions.
143@samp{-no-mips3d} turns off this option.
144
deec1734
CD
145@item -mdmx
146@itemx -no-mdmx
147Generate code for the MDMX Application Specific Extension.
148This tells the assembler to accept MDMX instructions.
149@samp{-no-mdmx} turns off this option.
150
2ef2b9ae
CF
151@item -mdsp
152@itemx -mno-dsp
8b082fb1
TS
153Generate code for the DSP Release 1 Application Specific Extension.
154This tells the assembler to accept DSP Release 1 instructions.
2ef2b9ae
CF
155@samp{-mno-dsp} turns off this option.
156
8b082fb1
TS
157@item -mdspr2
158@itemx -mno-dspr2
159Generate code for the DSP Release 2 Application Specific Extension.
160This option implies -mdsp.
161This tells the assembler to accept DSP Release 2 instructions.
162@samp{-mno-dspr2} turns off this option.
163
ef2e4d86
CF
164@item -mmt
165@itemx -mno-mt
166Generate code for the MT Application Specific Extension.
167This tells the assembler to accept MT instructions.
168@samp{-mno-mt} turns off this option.
169
6b76fefe 170@item -mfix7000
9ee72ff1 171@itemx -mno-fix7000
6b76fefe
CM
172Cause nops to be inserted if the read of the destination register
173of an mfhi or mflo instruction occurs in the following two instructions.
174
c67a084a
NC
175@item -mfix-loongson2f-jump
176@itemx -mno-fix-loongson2f-jump
177Eliminate instruction fetch from outside 256M region to work around the
178Loongson2F @samp{jump} instructions. Without it, under extreme cases,
179the kernel may crash. The issue has been solved in latest processor
180batches, but this fix has no side effect to them.
181
182@item -mfix-loongson2f-nop
183@itemx -mno-fix-loongson2f-nop
184Replace nops by @code{or at,at,zero} to work around the Loongson2F
185@samp{nop} errata. Without it, under extreme cases, cpu might
186deadlock. The issue has been solved in latest loongson2f batches, but
187this fix has no side effect to them.
188
d766e8ec 189@item -mfix-vr4120
2babba43 190@itemx -mno-fix-vr4120
d766e8ec
RS
191Insert nops to work around certain VR4120 errata. This option is
192intended to be used on GCC-generated code: it is not designed to catch
193all problems in hand-written assembler code.
60b63b72 194
11db99f8 195@item -mfix-vr4130
2babba43 196@itemx -mno-fix-vr4130
11db99f8
RS
197Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
198
6a32d874
CM
199@item -mfix-24k
200@itemx -no-mfix-24k
201Insert nops to work around the 24K @samp{eret}/@samp{deret} errata.
202
252b5132
RH
203@item -m4010
204@itemx -no-m4010
205Generate code for the LSI @sc{r4010} chip. This tells the assembler to
206accept the @sc{r4010} specific instructions (@samp{addciu}, @samp{ffc},
207etc.), and to not schedule @samp{nop} instructions around accesses to
208the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
209option.
210
211@item -m4650
212@itemx -no-m4650
213Generate code for the MIPS @sc{r4650} chip. This tells the assembler to accept
214the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
215instructions around accesses to the @samp{HI} and @samp{LO} registers.
216@samp{-no-m4650} turns off this option.
217
218@itemx -m3900
219@itemx -no-m3900
220@itemx -m4100
221@itemx -no-m4100
222For each option @samp{-m@var{nnnn}}, generate code for the MIPS
223@sc{r@var{nnnn}} chip. This tells the assembler to accept instructions
224specific to that chip, and to schedule for that chip's hazards.
225
ec68c924 226@item -march=@var{cpu}
252b5132
RH
227Generate code for a particular MIPS cpu. It is exactly equivalent to
228@samp{-m@var{cpu}}, except that there are more value of @var{cpu}
229understood. Valid @var{cpu} value are:
230
231@quotation
2322000,
2333000,
2343900,
2354000,
2364010,
2374100,
2384111,
60b63b72
RS
239vr4120,
240vr4130,
241vr4181,
252b5132
RH
2424300,
2434400,
2444600,
2454650,
2465000,
b946ec34
NC
247rm5200,
248rm5230,
249rm5231,
250rm5261,
251rm5721,
60b63b72
RS
252vr5400,
253vr5500,
252b5132 2546000,
b946ec34 255rm7000,
252b5132 2568000,
963ac363 257rm9000,
e7af610e 25810000,
18ae5d72 25912000,
3aa3176b
TS
26014000,
26116000,
ad3fea08
TS
2624kc,
2634km,
2644kp,
2654ksc,
2664kec,
2674kem,
2684kep,
2694ksd,
270m4k,
271m4kp,
27224kc,
0fdf1951 27324kf2_1,
ad3fea08 27424kf,
0fdf1951 27524kf1_1,
ad3fea08 27624kec,
0fdf1951 27724kef2_1,
ad3fea08 27824kef,
0fdf1951 27924kef1_1,
ad3fea08 28034kc,
0fdf1951 28134kf2_1,
ad3fea08 28234kf,
0fdf1951 28334kf1_1,
f281862d 28474kc,
0fdf1951 28574kf2_1,
f281862d 28674kf,
0fdf1951
RS
28774kf1_1,
28874kf3_2,
30f8113a
SL
2891004kc,
2901004kf2_1,
2911004kf,
2921004kf1_1,
ad3fea08
TS
2935kc,
2945kf,
29520kc,
29625kf,
82100185 297sb1,
350cc38d
MS
298sb1a,
299loongson2e,
037b32b9 300loongson2f,
52b6b6b9
JM
301octeon,
302xlr
252b5132
RH
303@end quotation
304
0fdf1951
RS
305For compatibility reasons, @samp{@var{n}x} and @samp{@var{b}fx} are
306accepted as synonyms for @samp{@var{n}f1_1}. These values are
307deprecated.
308
ec68c924
EC
309@item -mtune=@var{cpu}
310Schedule and tune for a particular MIPS cpu. Valid @var{cpu} values are
311identical to @samp{-march=@var{cpu}}.
312
316f5878
RS
313@item -mabi=@var{abi}
314Record which ABI the source code uses. The recognized arguments
315are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
252b5132 316
aed1a261
RS
317@item -msym32
318@itemx -mno-sym32
319@cindex -msym32
320@cindex -mno-sym32
321Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
322the beginning of the assembler input. @xref{MIPS symbol sizes}.
323
252b5132
RH
324@cindex @code{-nocpp} ignored (MIPS)
325@item -nocpp
326This option is ignored. It is accepted for command-line compatibility with
327other assemblers, which use it to turn off C style preprocessing. With
328@sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
329@sc{gnu} assembler itself never runs the C preprocessor.
330
037b32b9
AN
331@item -msoft-float
332@itemx -mhard-float
333Disable or enable floating-point instructions. Note that by default
334floating-point instructions are always allowed even with CPU targets
335that don't have support for these instructions.
336
337@item -msingle-float
338@itemx -mdouble-float
339Disable or enable double-precision floating-point operations. Note
340that by default double-precision floating-point operations are always
341allowed even with CPU targets that don't have support for these
342operations.
343
119d663a
NC
344@item --construct-floats
345@itemx --no-construct-floats
119d663a
NC
346The @code{--no-construct-floats} option disables the construction of
347double width floating point constants by loading the two halves of the
348value into the two single width floating point registers that make up
349the double width register. This feature is useful if the processor
350support the FR bit in its status register, and this bit is known (by
351the programmer) to be set. This bit prevents the aliasing of the double
352width register by the single width registers.
353
63bf5651 354By default @code{--construct-floats} is selected, allowing construction
119d663a
NC
355of these floating point constants.
356
252b5132
RH
357@item --trap
358@itemx --no-break
359@c FIXME! (1) reflect these options (next item too) in option summaries;
360@c (2) stop teasing, say _which_ instructions expanded _how_.
361@code{@value{AS}} automatically macro expands certain division and
362multiplication instructions to check for overflow and division by zero. This
363option causes @code{@value{AS}} to generate code to take a trap exception
364rather than a break exception when an error is detected. The trap instructions
365are only supported at Instruction Set Architecture level 2 and higher.
366
367@item --break
368@itemx --no-trap
369Generate code to take a break exception rather than a trap exception when an
370error is detected. This is the default.
63486801 371
dcd410fe
RO
372@item -mpdr
373@itemx -mno-pdr
374Control generation of @code{.pdr} sections. Off by default on IRIX, on
375elsewhere.
aa6975fb
ILT
376
377@item -mshared
378@itemx -mno-shared
379When generating code using the Unix calling conventions (selected by
380@samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
381which can go into a shared library. The @samp{-mno-shared} option
382tells gas to generate code which uses the calling convention, but can
383not go into a shared library. The resulting code is slightly more
384efficient. This option only affects the handling of the
385@samp{.cpload} and @samp{.cpsetup} pseudo-ops.
252b5132
RH
386@end table
387
388@node MIPS Object
389@section MIPS ECOFF object code
390
391@cindex ECOFF sections
392@cindex MIPS ECOFF sections
393Assembling for a @sc{mips} @sc{ecoff} target supports some additional sections
394besides the usual @code{.text}, @code{.data} and @code{.bss}. The
395additional sections are @code{.rdata}, used for read-only data,
396@code{.sdata}, used for small data, and @code{.sbss}, used for small
397common objects.
398
399@cindex small objects, MIPS ECOFF
400@cindex @code{gp} register, MIPS
401When assembling for @sc{ecoff}, the assembler uses the @code{$gp} (@code{$28})
402register to form the address of a ``small object''. Any object in the
403@code{.sdata} or @code{.sbss} sections is considered ``small'' in this sense.
404For external objects, or for objects in the @code{.bss} section, you can use
405the @code{@value{GCC}} @samp{-G} option to control the size of objects addressed via
406@code{$gp}; the default value is 8, meaning that a reference to any object
407eight bytes or smaller uses @code{$gp}. Passing @samp{-G 0} to
408@code{@value{AS}} prevents it from using the @code{$gp} register on the basis
409of object size (but the assembler uses @code{$gp} for objects in @code{.sdata}
410or @code{sbss} in any case). The size of an object in the @code{.bss} section
411is set by the @code{.comm} or @code{.lcomm} directive that defines it. The
412size of an external object may be set with the @code{.extern} directive. For
413example, @samp{.extern sym,4} declares that the object at @code{sym} is 4 bytes
414in length, whie leaving @code{sym} otherwise undefined.
415
416Using small @sc{ecoff} objects requires linker support, and assumes that the
417@code{$gp} register is correctly initialized (normally done automatically by
418the startup code). @sc{mips} @sc{ecoff} assembly code must not modify the
419@code{$gp} register.
420
421@node MIPS Stabs
422@section Directives for debugging information
423
424@cindex MIPS debugging directives
425@sc{mips} @sc{ecoff} @code{@value{AS}} supports several directives used for
426generating debugging information which are not support by traditional @sc{mips}
427assemblers. These are @code{.def}, @code{.endef}, @code{.dim}, @code{.file},
428@code{.scl}, @code{.size}, @code{.tag}, @code{.type}, @code{.val},
429@code{.stabd}, @code{.stabn}, and @code{.stabs}. The debugging information
430generated by the three @code{.stab} directives can only be read by @sc{gdb},
431not by traditional @sc{mips} debuggers (this enhancement is required to fully
432support C++ debugging). These directives are primarily used by compilers, not
433assembly language programmers!
434
aed1a261
RS
435@node MIPS symbol sizes
436@section Directives to override the size of symbols
437
438@cindex @code{.set sym32}
439@cindex @code{.set nosym32}
440The n64 ABI allows symbols to have any 64-bit value. Although this
441provides a great deal of flexibility, it means that some macros have
442much longer expansions than their 32-bit counterparts. For example,
443the non-PIC expansion of @samp{dla $4,sym} is usually:
444
445@smallexample
446lui $4,%highest(sym)
447lui $1,%hi(sym)
448daddiu $4,$4,%higher(sym)
449daddiu $1,$1,%lo(sym)
450dsll32 $4,$4,0
451daddu $4,$4,$1
452@end smallexample
453
454whereas the 32-bit expansion is simply:
455
456@smallexample
457lui $4,%hi(sym)
458daddiu $4,$4,%lo(sym)
459@end smallexample
460
461n64 code is sometimes constructed in such a way that all symbolic
462constants are known to have 32-bit values, and in such cases, it's
463preferable to use the 32-bit expansion instead of the 64-bit
464expansion.
465
466You can use the @code{.set sym32} directive to tell the assembler
467that, from this point on, all expressions of the form
468@samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
469have 32-bit values. For example:
470
471@smallexample
472.set sym32
473dla $4,sym
474lw $4,sym+16
475sw $4,sym+0x8000($4)
476@end smallexample
477
478will cause the assembler to treat @samp{sym}, @code{sym+16} and
479@code{sym+0x8000} as 32-bit values. The handling of non-symbolic
480addresses is not affected.
481
482The directive @code{.set nosym32} ends a @code{.set sym32} block and
483reverts to the normal behavior. It is also possible to change the
484symbol size using the command-line options @option{-msym32} and
485@option{-mno-sym32}.
486
487These options and directives are always accepted, but at present,
488they have no effect for anything other than n64.
489
252b5132
RH
490@node MIPS ISA
491@section Directives to override the ISA level
492
493@cindex MIPS ISA override
494@kindex @code{.set mips@var{n}}
495@sc{gnu} @code{@value{AS}} supports an additional directive to change
496the @sc{mips} Instruction Set Architecture level on the fly: @code{.set
5f74bc13
CD
497mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 64
498or 64r2.
071742cf 499The values other than 0 make the assembler accept instructions
584da044
NC
500for the corresponding @sc{isa} level, from that point on in the
501assembly. @code{.set mips@var{n}} affects not only which instructions
502are permitted, but also how certain macros are expanded. @code{.set
503mips0} restores the @sc{isa} level to its original level: either the
504level you selected with command line options, or the default for your
ad3fea08 505configuration. You can use this feature to permit specific @sc{mips3}
584da044 506instructions while assembling in 32 bit mode. Use this directive with
ec68c924 507care!
252b5132 508
ad3fea08
TS
509@cindex MIPS CPU override
510@kindex @code{.set arch=@var{cpu}}
511The @code{.set arch=@var{cpu}} directive provides even finer control.
512It changes the effective CPU target and allows the assembler to use
513instructions specific to a particular CPU. All CPUs supported by the
514@samp{-march} command line option are also selectable by this directive.
515The original value is restored by @code{.set arch=default}.
252b5132 516
ad3fea08
TS
517The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
518in which it will assemble instructions for the MIPS 16 processor. Use
519@code{.set nomips16} to return to normal 32 bit mode.
e16bfa71 520
ec68c924 521Traditional @sc{mips} assemblers do not support this directive.
252b5132
RH
522
523@node MIPS autoextend
524@section Directives for extending MIPS 16 bit instructions
525
526@kindex @code{.set autoextend}
527@kindex @code{.set noautoextend}
528By default, MIPS 16 instructions are automatically extended to 32 bits
ad3fea08
TS
529when necessary. The directive @code{.set noautoextend} will turn this
530off. When @code{.set noautoextend} is in effect, any 32 bit instruction
531must be explicitly extended with the @code{.e} modifier (e.g.,
532@code{li.e $4,1000}). The directive @code{.set autoextend} may be used
252b5132
RH
533to once again automatically extend instructions when necessary.
534
535This directive is only meaningful when in MIPS 16 mode. Traditional
536@sc{mips} assemblers do not support this directive.
537
538@node MIPS insn
539@section Directive to mark data as an instruction
540
541@kindex @code{.insn}
542The @code{.insn} directive tells @code{@value{AS}} that the following
543data is actually instructions. This makes a difference in MIPS 16 mode:
544when loading the address of a label which precedes instructions,
545@code{@value{AS}} automatically adds 1 to the value, so that jumping to
546the loaded address will do the right thing.
547
a946d7e3
NC
548@kindex @code{.global}
549The @code{.global} and @code{.globl} directives supported by
550@code{@value{AS}} will by default mark the symbol as pointing to a
551region of data not code. This means that, for example, any
552instructions following such a symbol will not be disassembled by
f746e6b9 553@code{objdump} as it will regard them as data. To change this
a946d7e3
NC
554behaviour an optional section name can be placed after the symbol name
555in the @code{.global} directive. If this section exists and is known
556to be a code section, then the symbol will be marked as poiting at
557code not data. Ie the syntax for the directive is:
558
559 @code{.global @var{symbol}[ @var{section}][, @var{symbol}[ @var{section}]] ...},
560
561Here is a short example:
562
563@example
564 .global foo .text, bar, baz .data
565foo:
566 nop
567bar:
568 .word 0x0
569baz:
570 .word 0x1
571
572@end example
573
252b5132
RH
574@node MIPS option stack
575@section Directives to save and restore options
576
577@cindex MIPS option stack
578@kindex @code{.set push}
579@kindex @code{.set pop}
580The directives @code{.set push} and @code{.set pop} may be used to save
581and restore the current settings for all the options which are
582controlled by @code{.set}. The @code{.set push} directive saves the
583current settings on a stack. The @code{.set pop} directive pops the
584stack and restores the settings.
585
586These directives can be useful inside an macro which must change an
587option such as the ISA level or instruction reordering but does not want
588to change the state of the code which invoked the macro.
589
590Traditional @sc{mips} assemblers do not support these directives.
1f25f5d3
CD
591
592@node MIPS ASE instruction generation overrides
593@section Directives to control generation of MIPS ASE instructions
594
595@cindex MIPS MIPS-3D instruction generation override
596@kindex @code{.set mips3d}
597@kindex @code{.set nomips3d}
598The directive @code{.set mips3d} makes the assembler accept instructions
599from the MIPS-3D Application Specific Extension from that point on
600in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
601instructions from being accepted.
602
ad3fea08
TS
603@cindex SmartMIPS instruction generation override
604@kindex @code{.set smartmips}
605@kindex @code{.set nosmartmips}
606The directive @code{.set smartmips} makes the assembler accept
607instructions from the SmartMIPS Application Specific Extension to the
608MIPS32 @sc{isa} from that point on in the assembly. The
609@code{.set nosmartmips} directive prevents SmartMIPS instructions from
610being accepted.
611
deec1734
CD
612@cindex MIPS MDMX instruction generation override
613@kindex @code{.set mdmx}
614@kindex @code{.set nomdmx}
615The directive @code{.set mdmx} makes the assembler accept instructions
616from the MDMX Application Specific Extension from that point on
617in the assembly. The @code{.set nomdmx} directive prevents MDMX
618instructions from being accepted.
619
8b082fb1 620@cindex MIPS DSP Release 1 instruction generation override
2ef2b9ae
CF
621@kindex @code{.set dsp}
622@kindex @code{.set nodsp}
623The directive @code{.set dsp} makes the assembler accept instructions
8b082fb1
TS
624from the DSP Release 1 Application Specific Extension from that point
625on in the assembly. The @code{.set nodsp} directive prevents DSP
626Release 1 instructions from being accepted.
627
628@cindex MIPS DSP Release 2 instruction generation override
629@kindex @code{.set dspr2}
630@kindex @code{.set nodspr2}
631The directive @code{.set dspr2} makes the assembler accept instructions
632from the DSP Release 2 Application Specific Extension from that point
633on in the assembly. This dirctive implies @code{.set dsp}. The
634@code{.set nodspr2} directive prevents DSP Release 2 instructions from
635being accepted.
2ef2b9ae 636
ef2e4d86
CF
637@cindex MIPS MT instruction generation override
638@kindex @code{.set mt}
639@kindex @code{.set nomt}
640The directive @code{.set mt} makes the assembler accept instructions
641from the MT Application Specific Extension from that point on
642in the assembly. The @code{.set nomt} directive prevents MT
643instructions from being accepted.
644
1f25f5d3 645Traditional @sc{mips} assemblers do not support these directives.
037b32b9
AN
646
647@node MIPS floating-point
648@section Directives to override floating-point options
649
650@cindex Disable floating-point instructions
651@kindex @code{.set softfloat}
652@kindex @code{.set hardfloat}
653The directives @code{.set softfloat} and @code{.set hardfloat} provide
654finer control of disabling and enabling float-point instructions.
655These directives always override the default (that hard-float
656instructions are accepted) or the command-line options
657(@samp{-msoft-float} and @samp{-mhard-float}).
658
659@cindex Disable single-precision floating-point operations
605b1dd4
NH
660@kindex @code{.set singlefloat}
661@kindex @code{.set doublefloat}
037b32b9
AN
662The directives @code{.set singlefloat} and @code{.set doublefloat}
663provide finer control of disabling and enabling double-precision
664float-point operations. These directives always override the default
665(that double-precision operations are accepted) or the command-line
666options (@samp{-msingle-float} and @samp{-mdouble-float}).
667
668Traditional @sc{mips} assemblers do not support these directives.
This page took 0.494997 seconds and 4 git commands to generate.