Regenerate .pot files
[deliverable/binutils-gdb.git] / gas / doc / c-mips.texi
CommitLineData
78849248
ILT
1@c Copyright 1991, 1992, 1993, 1994, 1995, 1997, 1999, 2000, 2001,
2@c 2002, 2003, 2004
f7e42eb4 3@c Free Software Foundation, Inc.
252b5132
RH
4@c This is part of the GAS manual.
5@c For copying conditions, see the file as.texinfo.
6@ifset GENERIC
7@page
8@node MIPS-Dependent
9@chapter MIPS Dependent Features
10@end ifset
11@ifclear GENERIC
12@node Machine Dependencies
13@chapter MIPS Dependent Features
14@end ifclear
15
16@cindex MIPS processor
17@sc{gnu} @code{@value{AS}} for @sc{mips} architectures supports several
84ea6cf2 18different @sc{mips} processors, and MIPS ISA levels I through V, MIPS32,
584da044
NC
19and MIPS64. For information about the @sc{mips} instruction set, see
20@cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
21For an overview of @sc{mips} assembly conventions, see ``Appendix D:
22Assembly Language Programming'' in the same work.
252b5132
RH
23
24@menu
25* MIPS Opts:: Assembler options
26* MIPS Object:: ECOFF object code
27* MIPS Stabs:: Directives for debugging information
28* MIPS ISA:: Directives to override the ISA level
aed1a261 29* MIPS symbol sizes:: Directives to override the size of symbols
252b5132
RH
30* MIPS autoextend:: Directives for extending MIPS 16 bit instructions
31* MIPS insn:: Directive to mark data as an instruction
32* MIPS option stack:: Directives to save and restore options
0eb7102d
AJ
33* MIPS ASE instruction generation overrides:: Directives to control
34 generation of MIPS ASE instructions
252b5132
RH
35@end menu
36
37@node MIPS Opts
38@section Assembler options
39
40The @sc{mips} configurations of @sc{gnu} @code{@value{AS}} support these
41special options:
42
43@table @code
44@cindex @code{-G} option (MIPS)
45@item -G @var{num}
46This option sets the largest size of an object that can be referenced
47implicitly with the @code{gp} register. It is only accepted for targets
48that use @sc{ecoff} format. The default value is 8.
49
50@cindex @code{-EB} option (MIPS)
51@cindex @code{-EL} option (MIPS)
52@cindex MIPS big-endian output
53@cindex MIPS little-endian output
54@cindex big-endian output, MIPS
55@cindex little-endian output, MIPS
56@item -EB
57@itemx -EL
58Any @sc{mips} configuration of @code{@value{AS}} can select big-endian or
59little-endian output at run time (unlike the other @sc{gnu} development
60tools, which must be configured for one or the other). Use @samp{-EB}
61to select big-endian output, and @samp{-EL} for little-endian.
62
63@cindex MIPS architecture options
64@item -mips1
65@itemx -mips2
66@itemx -mips3
67@itemx -mips4
84ea6cf2 68@itemx -mips5
e7af610e 69@itemx -mips32
af7ee8bf 70@itemx -mips32r2
84ea6cf2 71@itemx -mips64
5f74bc13 72@itemx -mips64r2
252b5132
RH
73Generate code for a particular MIPS Instruction Set Architecture level.
74@samp{-mips1} corresponds to the @sc{r2000} and @sc{r3000} processors,
75@samp{-mips2} to the @sc{r6000} processor, @samp{-mips3} to the
84ea6cf2 76@sc{r4000} processor, and @samp{-mips4} to the @sc{r8000} and
5f74bc13
CD
77@sc{r10000} processors. @samp{-mips5}, @samp{-mips32}, @samp{-mips32r2},
78@samp{-mips64}, and @samp{-mips64r2}
79correspond to generic
80@sc{MIPS V}, @sc{MIPS32}, @sc{MIPS32 Release 2}, @sc{MIPS64},
81and @sc{MIPS64 Release 2}
82ISA processors, respectively. You can also switch
584da044 83instruction sets during the assembly; see @ref{MIPS ISA, Directives to
ec68c924 84override the ISA level}.
252b5132 85
6349b5f4 86@item -mgp32
ca4e0257
RS
87@itemx -mfp32
88Some macros have different expansions for 32-bit and 64-bit registers.
89The register sizes are normally inferred from the ISA and ABI, but these
90flags force a certain group of registers to be treated as 32 bits wide at
91all times. @samp{-mgp32} controls the size of general-purpose registers
92and @samp{-mfp32} controls the size of floating-point registers.
93
94On some MIPS variants there is a 32-bit mode flag; when this flag is
95set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
96save the 32-bit registers on a context switch, so it is essential never
97to use the 64-bit registers.
6349b5f4
AH
98
99@item -mgp64
100Assume that 64-bit general purpose registers are available. This is
101provided in the interests of symmetry with -gp32.
102
252b5132
RH
103@item -mips16
104@itemx -no-mips16
105Generate code for the MIPS 16 processor. This is equivalent to putting
106@samp{.set mips16} at the start of the assembly file. @samp{-no-mips16}
107turns off this option.
108
1f25f5d3
CD
109@item -mips3d
110@itemx -no-mips3d
111Generate code for the MIPS-3D Application Specific Extension.
112This tells the assembler to accept MIPS-3D instructions.
113@samp{-no-mips3d} turns off this option.
114
deec1734
CD
115@item -mdmx
116@itemx -no-mdmx
117Generate code for the MDMX Application Specific Extension.
118This tells the assembler to accept MDMX instructions.
119@samp{-no-mdmx} turns off this option.
120
6b76fefe 121@item -mfix7000
9ee72ff1 122@itemx -mno-fix7000
6b76fefe
CM
123Cause nops to be inserted if the read of the destination register
124of an mfhi or mflo instruction occurs in the following two instructions.
125
d766e8ec
RS
126@item -mfix-vr4120
127@itemx -no-mfix-vr4120
128Insert nops to work around certain VR4120 errata. This option is
129intended to be used on GCC-generated code: it is not designed to catch
130all problems in hand-written assembler code.
60b63b72 131
252b5132
RH
132@item -m4010
133@itemx -no-m4010
134Generate code for the LSI @sc{r4010} chip. This tells the assembler to
135accept the @sc{r4010} specific instructions (@samp{addciu}, @samp{ffc},
136etc.), and to not schedule @samp{nop} instructions around accesses to
137the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
138option.
139
140@item -m4650
141@itemx -no-m4650
142Generate code for the MIPS @sc{r4650} chip. This tells the assembler to accept
143the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
144instructions around accesses to the @samp{HI} and @samp{LO} registers.
145@samp{-no-m4650} turns off this option.
146
147@itemx -m3900
148@itemx -no-m3900
149@itemx -m4100
150@itemx -no-m4100
151For each option @samp{-m@var{nnnn}}, generate code for the MIPS
152@sc{r@var{nnnn}} chip. This tells the assembler to accept instructions
153specific to that chip, and to schedule for that chip's hazards.
154
ec68c924 155@item -march=@var{cpu}
252b5132
RH
156Generate code for a particular MIPS cpu. It is exactly equivalent to
157@samp{-m@var{cpu}}, except that there are more value of @var{cpu}
158understood. Valid @var{cpu} value are:
159
160@quotation
1612000,
1623000,
1633900,
1644000,
1654010,
1664100,
1674111,
60b63b72
RS
168vr4120,
169vr4130,
170vr4181,
252b5132
RH
1714300,
1724400,
1734600,
1744650,
1755000,
b946ec34
NC
176rm5200,
177rm5230,
178rm5231,
179rm5261,
180rm5721,
60b63b72
RS
181vr5400,
182vr5500,
252b5132 1836000,
b946ec34 184rm7000,
252b5132 1858000,
963ac363 186rm9000,
e7af610e 18710000,
18ae5d72 18812000,
c6c98b38
NC
189mips32-4k,
190sb1
252b5132
RH
191@end quotation
192
ec68c924
EC
193@item -mtune=@var{cpu}
194Schedule and tune for a particular MIPS cpu. Valid @var{cpu} values are
195identical to @samp{-march=@var{cpu}}.
196
316f5878
RS
197@item -mabi=@var{abi}
198Record which ABI the source code uses. The recognized arguments
199are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
252b5132 200
aed1a261
RS
201@item -msym32
202@itemx -mno-sym32
203@cindex -msym32
204@cindex -mno-sym32
205Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
206the beginning of the assembler input. @xref{MIPS symbol sizes}.
207
252b5132
RH
208@cindex @code{-nocpp} ignored (MIPS)
209@item -nocpp
210This option is ignored. It is accepted for command-line compatibility with
211other assemblers, which use it to turn off C style preprocessing. With
212@sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
213@sc{gnu} assembler itself never runs the C preprocessor.
214
119d663a
NC
215@item --construct-floats
216@itemx --no-construct-floats
217@cindex --construct-floats
218@cindex --no-construct-floats
219The @code{--no-construct-floats} option disables the construction of
220double width floating point constants by loading the two halves of the
221value into the two single width floating point registers that make up
222the double width register. This feature is useful if the processor
223support the FR bit in its status register, and this bit is known (by
224the programmer) to be set. This bit prevents the aliasing of the double
225width register by the single width registers.
226
63bf5651 227By default @code{--construct-floats} is selected, allowing construction
119d663a
NC
228of these floating point constants.
229
252b5132
RH
230@item --trap
231@itemx --no-break
232@c FIXME! (1) reflect these options (next item too) in option summaries;
233@c (2) stop teasing, say _which_ instructions expanded _how_.
234@code{@value{AS}} automatically macro expands certain division and
235multiplication instructions to check for overflow and division by zero. This
236option causes @code{@value{AS}} to generate code to take a trap exception
237rather than a break exception when an error is detected. The trap instructions
238are only supported at Instruction Set Architecture level 2 and higher.
239
240@item --break
241@itemx --no-trap
242Generate code to take a break exception rather than a trap exception when an
243error is detected. This is the default.
63486801 244
dcd410fe
RO
245@item -mpdr
246@itemx -mno-pdr
247Control generation of @code{.pdr} sections. Off by default on IRIX, on
248elsewhere.
aa6975fb
ILT
249
250@item -mshared
251@itemx -mno-shared
252When generating code using the Unix calling conventions (selected by
253@samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
254which can go into a shared library. The @samp{-mno-shared} option
255tells gas to generate code which uses the calling convention, but can
256not go into a shared library. The resulting code is slightly more
257efficient. This option only affects the handling of the
258@samp{.cpload} and @samp{.cpsetup} pseudo-ops.
252b5132
RH
259@end table
260
261@node MIPS Object
262@section MIPS ECOFF object code
263
264@cindex ECOFF sections
265@cindex MIPS ECOFF sections
266Assembling for a @sc{mips} @sc{ecoff} target supports some additional sections
267besides the usual @code{.text}, @code{.data} and @code{.bss}. The
268additional sections are @code{.rdata}, used for read-only data,
269@code{.sdata}, used for small data, and @code{.sbss}, used for small
270common objects.
271
272@cindex small objects, MIPS ECOFF
273@cindex @code{gp} register, MIPS
274When assembling for @sc{ecoff}, the assembler uses the @code{$gp} (@code{$28})
275register to form the address of a ``small object''. Any object in the
276@code{.sdata} or @code{.sbss} sections is considered ``small'' in this sense.
277For external objects, or for objects in the @code{.bss} section, you can use
278the @code{@value{GCC}} @samp{-G} option to control the size of objects addressed via
279@code{$gp}; the default value is 8, meaning that a reference to any object
280eight bytes or smaller uses @code{$gp}. Passing @samp{-G 0} to
281@code{@value{AS}} prevents it from using the @code{$gp} register on the basis
282of object size (but the assembler uses @code{$gp} for objects in @code{.sdata}
283or @code{sbss} in any case). The size of an object in the @code{.bss} section
284is set by the @code{.comm} or @code{.lcomm} directive that defines it. The
285size of an external object may be set with the @code{.extern} directive. For
286example, @samp{.extern sym,4} declares that the object at @code{sym} is 4 bytes
287in length, whie leaving @code{sym} otherwise undefined.
288
289Using small @sc{ecoff} objects requires linker support, and assumes that the
290@code{$gp} register is correctly initialized (normally done automatically by
291the startup code). @sc{mips} @sc{ecoff} assembly code must not modify the
292@code{$gp} register.
293
294@node MIPS Stabs
295@section Directives for debugging information
296
297@cindex MIPS debugging directives
298@sc{mips} @sc{ecoff} @code{@value{AS}} supports several directives used for
299generating debugging information which are not support by traditional @sc{mips}
300assemblers. These are @code{.def}, @code{.endef}, @code{.dim}, @code{.file},
301@code{.scl}, @code{.size}, @code{.tag}, @code{.type}, @code{.val},
302@code{.stabd}, @code{.stabn}, and @code{.stabs}. The debugging information
303generated by the three @code{.stab} directives can only be read by @sc{gdb},
304not by traditional @sc{mips} debuggers (this enhancement is required to fully
305support C++ debugging). These directives are primarily used by compilers, not
306assembly language programmers!
307
aed1a261
RS
308@node MIPS symbol sizes
309@section Directives to override the size of symbols
310
311@cindex @code{.set sym32}
312@cindex @code{.set nosym32}
313The n64 ABI allows symbols to have any 64-bit value. Although this
314provides a great deal of flexibility, it means that some macros have
315much longer expansions than their 32-bit counterparts. For example,
316the non-PIC expansion of @samp{dla $4,sym} is usually:
317
318@smallexample
319lui $4,%highest(sym)
320lui $1,%hi(sym)
321daddiu $4,$4,%higher(sym)
322daddiu $1,$1,%lo(sym)
323dsll32 $4,$4,0
324daddu $4,$4,$1
325@end smallexample
326
327whereas the 32-bit expansion is simply:
328
329@smallexample
330lui $4,%hi(sym)
331daddiu $4,$4,%lo(sym)
332@end smallexample
333
334n64 code is sometimes constructed in such a way that all symbolic
335constants are known to have 32-bit values, and in such cases, it's
336preferable to use the 32-bit expansion instead of the 64-bit
337expansion.
338
339You can use the @code{.set sym32} directive to tell the assembler
340that, from this point on, all expressions of the form
341@samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
342have 32-bit values. For example:
343
344@smallexample
345.set sym32
346dla $4,sym
347lw $4,sym+16
348sw $4,sym+0x8000($4)
349@end smallexample
350
351will cause the assembler to treat @samp{sym}, @code{sym+16} and
352@code{sym+0x8000} as 32-bit values. The handling of non-symbolic
353addresses is not affected.
354
355The directive @code{.set nosym32} ends a @code{.set sym32} block and
356reverts to the normal behavior. It is also possible to change the
357symbol size using the command-line options @option{-msym32} and
358@option{-mno-sym32}.
359
360These options and directives are always accepted, but at present,
361they have no effect for anything other than n64.
362
252b5132
RH
363@node MIPS ISA
364@section Directives to override the ISA level
365
366@cindex MIPS ISA override
367@kindex @code{.set mips@var{n}}
368@sc{gnu} @code{@value{AS}} supports an additional directive to change
369the @sc{mips} Instruction Set Architecture level on the fly: @code{.set
5f74bc13
CD
370mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 64
371or 64r2.
071742cf 372The values other than 0 make the assembler accept instructions
584da044
NC
373for the corresponding @sc{isa} level, from that point on in the
374assembly. @code{.set mips@var{n}} affects not only which instructions
375are permitted, but also how certain macros are expanded. @code{.set
376mips0} restores the @sc{isa} level to its original level: either the
377level you selected with command line options, or the default for your
378configuration. You can use this feature to permit specific @sc{r4000}
379instructions while assembling in 32 bit mode. Use this directive with
ec68c924 380care!
252b5132
RH
381
382The directive @samp{.set mips16} puts the assembler into MIPS 16 mode,
383in which it will assemble instructions for the MIPS 16 processor. Use
384@samp{.set nomips16} to return to normal 32 bit mode.
385
ec68c924 386Traditional @sc{mips} assemblers do not support this directive.
252b5132
RH
387
388@node MIPS autoextend
389@section Directives for extending MIPS 16 bit instructions
390
391@kindex @code{.set autoextend}
392@kindex @code{.set noautoextend}
393By default, MIPS 16 instructions are automatically extended to 32 bits
394when necessary. The directive @samp{.set noautoextend} will turn this
395off. When @samp{.set noautoextend} is in effect, any 32 bit instruction
396must be explicitly extended with the @samp{.e} modifier (e.g.,
397@samp{li.e $4,1000}). The directive @samp{.set autoextend} may be used
398to once again automatically extend instructions when necessary.
399
400This directive is only meaningful when in MIPS 16 mode. Traditional
401@sc{mips} assemblers do not support this directive.
402
403@node MIPS insn
404@section Directive to mark data as an instruction
405
406@kindex @code{.insn}
407The @code{.insn} directive tells @code{@value{AS}} that the following
408data is actually instructions. This makes a difference in MIPS 16 mode:
409when loading the address of a label which precedes instructions,
410@code{@value{AS}} automatically adds 1 to the value, so that jumping to
411the loaded address will do the right thing.
412
413@node MIPS option stack
414@section Directives to save and restore options
415
416@cindex MIPS option stack
417@kindex @code{.set push}
418@kindex @code{.set pop}
419The directives @code{.set push} and @code{.set pop} may be used to save
420and restore the current settings for all the options which are
421controlled by @code{.set}. The @code{.set push} directive saves the
422current settings on a stack. The @code{.set pop} directive pops the
423stack and restores the settings.
424
425These directives can be useful inside an macro which must change an
426option such as the ISA level or instruction reordering but does not want
427to change the state of the code which invoked the macro.
428
429Traditional @sc{mips} assemblers do not support these directives.
1f25f5d3
CD
430
431@node MIPS ASE instruction generation overrides
432@section Directives to control generation of MIPS ASE instructions
433
434@cindex MIPS MIPS-3D instruction generation override
435@kindex @code{.set mips3d}
436@kindex @code{.set nomips3d}
437The directive @code{.set mips3d} makes the assembler accept instructions
438from the MIPS-3D Application Specific Extension from that point on
439in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
440instructions from being accepted.
441
deec1734
CD
442@cindex MIPS MDMX instruction generation override
443@kindex @code{.set mdmx}
444@kindex @code{.set nomdmx}
445The directive @code{.set mdmx} makes the assembler accept instructions
446from the MDMX Application Specific Extension from that point on
447in the assembly. The @code{.set nomdmx} directive prevents MDMX
448instructions from being accepted.
449
1f25f5d3 450Traditional @sc{mips} assemblers do not support these directives.
This page took 0.267766 seconds and 4 git commands to generate.