Update descriptions of the .2byte, .4byte and .8byte directives.
[deliverable/binutils-gdb.git] / gas / doc / c-mips.texi
CommitLineData
2571583a 1@c Copyright (C) 1991-2017 Free Software Foundation, Inc.
252b5132
RH
2@c This is part of the GAS manual.
3@c For copying conditions, see the file as.texinfo.
4@ifset GENERIC
5@page
6@node MIPS-Dependent
7@chapter MIPS Dependent Features
8@end ifset
9@ifclear GENERIC
10@node Machine Dependencies
11@chapter MIPS Dependent Features
12@end ifclear
13
14@cindex MIPS processor
98508b2a
RS
15@sc{gnu} @code{@value{AS}} for MIPS architectures supports several
16different MIPS processors, and MIPS ISA levels I through V, MIPS32,
17and MIPS64. For information about the MIPS instruction set, see
584da044 18@cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
98508b2a 19For an overview of MIPS assembly conventions, see ``Appendix D:
584da044 20Assembly Language Programming'' in the same work.
252b5132
RH
21
22@menu
98508b2a 23* MIPS Options:: Assembler options
fc16f8cc 24* MIPS Macros:: High-level assembly macros
5a7560b5 25* MIPS Symbol Sizes:: Directives to override the size of symbols
fc16f8cc 26* MIPS Small Data:: Controlling the use of small data accesses
252b5132 27* MIPS ISA:: Directives to override the ISA level
833794fc 28* MIPS assembly options:: Directives to control code generation
252b5132
RH
29* MIPS autoextend:: Directives for extending MIPS 16 bit instructions
30* MIPS insn:: Directive to mark data as an instruction
351cdf24 31* MIPS FP ABIs:: Marking which FP ABI is in use
ba92f887 32* MIPS NaN Encodings:: Directives to record which NaN encoding is being used
98508b2a
RS
33* MIPS Option Stack:: Directives to save and restore options
34* MIPS ASE Instruction Generation Overrides:: Directives to control
0eb7102d 35 generation of MIPS ASE instructions
98508b2a 36* MIPS Floating-Point:: Directives to override floating-point options
7c31ae13 37* MIPS Syntax:: MIPS specific syntactical considerations
252b5132
RH
38@end menu
39
98508b2a 40@node MIPS Options
252b5132
RH
41@section Assembler options
42
98508b2a 43The MIPS configurations of @sc{gnu} @code{@value{AS}} support these
252b5132
RH
44special options:
45
46@table @code
47@cindex @code{-G} option (MIPS)
48@item -G @var{num}
fc16f8cc
RS
49Set the ``small data'' limit to @var{n} bytes. The default limit is 8 bytes.
50@xref{MIPS Small Data,, Controlling the use of small data accesses}.
252b5132
RH
51
52@cindex @code{-EB} option (MIPS)
53@cindex @code{-EL} option (MIPS)
54@cindex MIPS big-endian output
55@cindex MIPS little-endian output
56@cindex big-endian output, MIPS
57@cindex little-endian output, MIPS
58@item -EB
59@itemx -EL
98508b2a 60Any MIPS configuration of @code{@value{AS}} can select big-endian or
252b5132
RH
61little-endian output at run time (unlike the other @sc{gnu} development
62tools, which must be configured for one or the other). Use @samp{-EB}
63to select big-endian output, and @samp{-EL} for little-endian.
64
0c000745
RS
65@item -KPIC
66@cindex PIC selection, MIPS
67@cindex @option{-KPIC} option, MIPS
68Generate SVR4-style PIC. This option tells the assembler to generate
69SVR4-style position-independent macro expansions. It also tells the
70assembler to mark the output file as PIC.
71
72@item -mvxworks-pic
73@cindex @option{-mvxworks-pic} option, MIPS
74Generate VxWorks PIC. This option tells the assembler to generate
75VxWorks-style position-independent macro expansions.
76
252b5132
RH
77@cindex MIPS architecture options
78@item -mips1
79@itemx -mips2
80@itemx -mips3
81@itemx -mips4
b1929900 82@itemx -mips5
e7af610e 83@itemx -mips32
af7ee8bf 84@itemx -mips32r2
ae52f483
AB
85@itemx -mips32r3
86@itemx -mips32r5
7361da2c 87@itemx -mips32r6
84ea6cf2 88@itemx -mips64
5f74bc13 89@itemx -mips64r2
ae52f483
AB
90@itemx -mips64r3
91@itemx -mips64r5
7361da2c 92@itemx -mips64r6
252b5132 93Generate code for a particular MIPS Instruction Set Architecture level.
98508b2a
RS
94@samp{-mips1} corresponds to the R2000 and R3000 processors,
95@samp{-mips2} to the R6000 processor, @samp{-mips3} to the
81566a9b 96R4000 processor, and @samp{-mips4} to the R8000 and R10000 processors.
7361da2c
AB
97@samp{-mips5}, @samp{-mips32}, @samp{-mips32r2}, @samp{-mips32r3},
98@samp{-mips32r5}, @samp{-mips32r6}, @samp{-mips64}, @samp{-mips64r2},
99@samp{-mips64r3}, @samp{-mips64r5}, and @samp{-mips64r6} correspond to
100generic MIPS V, MIPS32, MIPS32 Release 2, MIPS32 Release 3, MIPS32
101Release 5, MIPS32 Release 6, MIPS64, and MIPS64 Release 2, MIPS64
102Release 3, MIPS64 Release 5, and MIPS64 Release 6 ISA processors,
103respectively. You can also switch instruction sets during the assembly;
104see @ref{MIPS ISA, Directives to override the ISA level}.
252b5132 105
6349b5f4 106@item -mgp32
ca4e0257
RS
107@itemx -mfp32
108Some macros have different expansions for 32-bit and 64-bit registers.
109The register sizes are normally inferred from the ISA and ABI, but these
110flags force a certain group of registers to be treated as 32 bits wide at
111all times. @samp{-mgp32} controls the size of general-purpose registers
112and @samp{-mfp32} controls the size of floating-point registers.
113
ad3fea08
TS
114The @code{.set gp=32} and @code{.set fp=32} directives allow the size
115of registers to be changed for parts of an object. The default value is
116restored by @code{.set gp=default} and @code{.set fp=default}.
117
ca4e0257
RS
118On some MIPS variants there is a 32-bit mode flag; when this flag is
119set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
120save the 32-bit registers on a context switch, so it is essential never
121to use the 64-bit registers.
6349b5f4
AH
122
123@item -mgp64
ad3fea08
TS
124@itemx -mfp64
125Assume that 64-bit registers are available. This is provided in the
126interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
127
128The @code{.set gp=64} and @code{.set fp=64} directives allow the size
129of registers to be changed for parts of an object. The default value is
130restored by @code{.set gp=default} and @code{.set fp=default}.
6349b5f4 131
351cdf24
MF
132@item -mfpxx
133Make no assumptions about whether 32-bit or 64-bit floating-point
134registers are available. This is provided to support having modules
135compatible with either @samp{-mfp32} or @samp{-mfp64}. This option can
136only be used with MIPS II and above.
137
138The @code{.set fp=xx} directive allows a part of an object to be marked
139as not making assumptions about 32-bit or 64-bit FP registers. The
140default value is restored by @code{.set fp=default}.
141
142@item -modd-spreg
143@itemx -mno-odd-spreg
144Enable use of floating-point operations on odd-numbered single-precision
145registers when supported by the ISA. @samp{-mfpxx} implies
146@samp{-mno-odd-spreg}, otherwise the default is @samp{-modd-spreg}
147
252b5132
RH
148@item -mips16
149@itemx -no-mips16
150Generate code for the MIPS 16 processor. This is equivalent to putting
ad3fea08 151@code{.set mips16} at the start of the assembly file. @samp{-no-mips16}
252b5132
RH
152turns off this option.
153
df58fc94
RS
154@item -mmicromips
155@itemx -mno-micromips
156Generate code for the microMIPS processor. This is equivalent to putting
157@code{.set micromips} at the start of the assembly file. @samp{-mno-micromips}
158turns off this option. This is equivalent to putting @code{.set nomicromips}
159at the start of the assembly file.
160
e16bfa71
TS
161@item -msmartmips
162@itemx -mno-smartmips
163Enables the SmartMIPS extensions to the MIPS32 instruction set, which
164provides a number of new instructions which target smartcard and
165cryptographic applications. This is equivalent to putting
ad3fea08 166@code{.set smartmips} at the start of the assembly file.
e16bfa71
TS
167@samp{-mno-smartmips} turns off this option.
168
1f25f5d3
CD
169@item -mips3d
170@itemx -no-mips3d
171Generate code for the MIPS-3D Application Specific Extension.
172This tells the assembler to accept MIPS-3D instructions.
173@samp{-no-mips3d} turns off this option.
174
deec1734
CD
175@item -mdmx
176@itemx -no-mdmx
177Generate code for the MDMX Application Specific Extension.
178This tells the assembler to accept MDMX instructions.
179@samp{-no-mdmx} turns off this option.
180
2ef2b9ae
CF
181@item -mdsp
182@itemx -mno-dsp
8b082fb1
TS
183Generate code for the DSP Release 1 Application Specific Extension.
184This tells the assembler to accept DSP Release 1 instructions.
2ef2b9ae
CF
185@samp{-mno-dsp} turns off this option.
186
8b082fb1
TS
187@item -mdspr2
188@itemx -mno-dspr2
189Generate code for the DSP Release 2 Application Specific Extension.
8f4f9071 190This option implies @samp{-mdsp}.
8b082fb1
TS
191This tells the assembler to accept DSP Release 2 instructions.
192@samp{-mno-dspr2} turns off this option.
193
8f4f9071
MF
194@item -mdspr3
195@itemx -mno-dspr3
196Generate code for the DSP Release 3 Application Specific Extension.
197This option implies @samp{-mdsp} and @samp{-mdspr2}.
198This tells the assembler to accept DSP Release 3 instructions.
199@samp{-mno-dspr3} turns off this option.
200
ef2e4d86
CF
201@item -mmt
202@itemx -mno-mt
203Generate code for the MT Application Specific Extension.
204This tells the assembler to accept MT instructions.
205@samp{-mno-mt} turns off this option.
206
dec0624d
MR
207@item -mmcu
208@itemx -mno-mcu
209Generate code for the MCU Application Specific Extension.
210This tells the assembler to accept MCU instructions.
211@samp{-mno-mcu} turns off this option.
212
56d438b1
CF
213@item -mmsa
214@itemx -mno-msa
215Generate code for the MIPS SIMD Architecture Extension.
216This tells the assembler to accept MSA instructions.
217@samp{-mno-msa} turns off this option.
218
7d64c587
AB
219@item -mxpa
220@itemx -mno-xpa
221Generate code for the MIPS eXtended Physical Address (XPA) Extension.
222This tells the assembler to accept XPA instructions.
223@samp{-mno-xpa} turns off this option.
224
b015e599
AP
225@item -mvirt
226@itemx -mno-virt
227Generate code for the Virtualization Application Specific Extension.
228This tells the assembler to accept Virtualization instructions.
229@samp{-mno-virt} turns off this option.
230
833794fc
MR
231@item -minsn32
232@itemx -mno-insn32
233Only use 32-bit instruction encodings when generating code for the
234microMIPS processor. This option inhibits the use of any 16-bit
235instructions. This is equivalent to putting @code{.set insn32} at
236the start of the assembly file. @samp{-mno-insn32} turns off this
237option. This is equivalent to putting @code{.set noinsn32} at the
238start of the assembly file. By default @samp{-mno-insn32} is
239selected, allowing all instructions to be used.
240
6b76fefe 241@item -mfix7000
9ee72ff1 242@itemx -mno-fix7000
6b76fefe
CM
243Cause nops to be inserted if the read of the destination register
244of an mfhi or mflo instruction occurs in the following two instructions.
245
a8d14a88
CM
246@item -mfix-rm7000
247@itemx -mno-fix-rm7000
248Cause nops to be inserted if a dmult or dmultu instruction is
249followed by a load instruction.
250
c67a084a
NC
251@item -mfix-loongson2f-jump
252@itemx -mno-fix-loongson2f-jump
253Eliminate instruction fetch from outside 256M region to work around the
254Loongson2F @samp{jump} instructions. Without it, under extreme cases,
255the kernel may crash. The issue has been solved in latest processor
256batches, but this fix has no side effect to them.
257
258@item -mfix-loongson2f-nop
259@itemx -mno-fix-loongson2f-nop
260Replace nops by @code{or at,at,zero} to work around the Loongson2F
98508b2a
RS
261@samp{nop} errata. Without it, under extreme cases, the CPU might
262deadlock. The issue has been solved in later Loongson2F batches, but
c67a084a
NC
263this fix has no side effect to them.
264
d766e8ec 265@item -mfix-vr4120
2babba43 266@itemx -mno-fix-vr4120
d766e8ec
RS
267Insert nops to work around certain VR4120 errata. This option is
268intended to be used on GCC-generated code: it is not designed to catch
269all problems in hand-written assembler code.
60b63b72 270
11db99f8 271@item -mfix-vr4130
2babba43 272@itemx -mno-fix-vr4130
11db99f8
RS
273Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
274
6a32d874 275@item -mfix-24k
45e279f5 276@itemx -mno-fix-24k
6a32d874
CM
277Insert nops to work around the 24K @samp{eret}/@samp{deret} errata.
278
d954098f
DD
279@item -mfix-cn63xxp1
280@itemx -mno-fix-cn63xxp1
281Replace @code{pref} hints 0 - 4 and 6 - 24 with hint 28 to work around
282certain CN63XXP1 errata.
283
252b5132
RH
284@item -m4010
285@itemx -no-m4010
98508b2a
RS
286Generate code for the LSI R4010 chip. This tells the assembler to
287accept the R4010-specific instructions (@samp{addciu}, @samp{ffc},
252b5132
RH
288etc.), and to not schedule @samp{nop} instructions around accesses to
289the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
290option.
291
292@item -m4650
293@itemx -no-m4650
98508b2a 294Generate code for the MIPS R4650 chip. This tells the assembler to accept
252b5132
RH
295the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
296instructions around accesses to the @samp{HI} and @samp{LO} registers.
297@samp{-no-m4650} turns off this option.
298
a4ac1c42 299@item -m3900
252b5132
RH
300@itemx -no-m3900
301@itemx -m4100
302@itemx -no-m4100
303For each option @samp{-m@var{nnnn}}, generate code for the MIPS
98508b2a 304R@var{nnnn} chip. This tells the assembler to accept instructions
252b5132
RH
305specific to that chip, and to schedule for that chip's hazards.
306
ec68c924 307@item -march=@var{cpu}
98508b2a 308Generate code for a particular MIPS CPU. It is exactly equivalent to
252b5132
RH
309@samp{-m@var{cpu}}, except that there are more value of @var{cpu}
310understood. Valid @var{cpu} value are:
311
312@quotation
3132000,
3143000,
3153900,
3164000,
3174010,
3184100,
3194111,
60b63b72
RS
320vr4120,
321vr4130,
322vr4181,
252b5132
RH
3234300,
3244400,
3254600,
3264650,
3275000,
b946ec34
NC
328rm5200,
329rm5230,
330rm5231,
331rm5261,
332rm5721,
60b63b72
RS
333vr5400,
334vr5500,
252b5132 3356000,
b946ec34 336rm7000,
252b5132 3378000,
963ac363 338rm9000,
e7af610e 33910000,
18ae5d72 34012000,
3aa3176b
TS
34114000,
34216000,
ad3fea08
TS
3434kc,
3444km,
3454kp,
3464ksc,
3474kec,
3484kem,
3494kep,
3504ksd,
351m4k,
352m4kp,
b5503c7b
MR
353m14k,
354m14kc,
7a795ef4
MR
355m14ke,
356m14kec,
ad3fea08 35724kc,
0fdf1951 35824kf2_1,
ad3fea08 35924kf,
0fdf1951 36024kf1_1,
ad3fea08 36124kec,
0fdf1951 36224kef2_1,
ad3fea08 36324kef,
0fdf1951 36424kef1_1,
ad3fea08 36534kc,
0fdf1951 36634kf2_1,
ad3fea08 36734kf,
0fdf1951 36834kf1_1,
711eefe4 36934kn,
f281862d 37074kc,
0fdf1951 37174kf2_1,
f281862d 37274kf,
0fdf1951
RS
37374kf1_1,
37474kf3_2,
30f8113a
SL
3751004kc,
3761004kf2_1,
3771004kf,
3781004kf1_1,
77403ce9 379interaptiv,
c6e5c03a
RS
380m5100,
381m5101,
bbaa46c0 382p5600,
ad3fea08
TS
3835kc,
3845kf,
38520kc,
38625kf,
82100185 387sb1,
350cc38d 388sb1a,
7ef0d297 389i6400,
a4968f42 390p6600,
350cc38d 391loongson2e,
037b32b9 392loongson2f,
fd503541 393loongson3a,
52b6b6b9 394octeon,
dd6a37e7 395octeon+,
432233b3 396octeon2,
2c629856 397octeon3,
55a36193
MK
398xlr,
399xlp
252b5132
RH
400@end quotation
401
0fdf1951
RS
402For compatibility reasons, @samp{@var{n}x} and @samp{@var{b}fx} are
403accepted as synonyms for @samp{@var{n}f1_1}. These values are
404deprecated.
405
ec68c924 406@item -mtune=@var{cpu}
98508b2a 407Schedule and tune for a particular MIPS CPU. Valid @var{cpu} values are
ec68c924
EC
408identical to @samp{-march=@var{cpu}}.
409
316f5878
RS
410@item -mabi=@var{abi}
411Record which ABI the source code uses. The recognized arguments
412are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
252b5132 413
aed1a261
RS
414@item -msym32
415@itemx -mno-sym32
416@cindex -msym32
417@cindex -mno-sym32
418Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
5a7560b5 419the beginning of the assembler input. @xref{MIPS Symbol Sizes}.
aed1a261 420
252b5132
RH
421@cindex @code{-nocpp} ignored (MIPS)
422@item -nocpp
423This option is ignored. It is accepted for command-line compatibility with
424other assemblers, which use it to turn off C style preprocessing. With
425@sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
426@sc{gnu} assembler itself never runs the C preprocessor.
427
037b32b9
AN
428@item -msoft-float
429@itemx -mhard-float
430Disable or enable floating-point instructions. Note that by default
431floating-point instructions are always allowed even with CPU targets
432that don't have support for these instructions.
433
434@item -msingle-float
435@itemx -mdouble-float
436Disable or enable double-precision floating-point operations. Note
437that by default double-precision floating-point operations are always
438allowed even with CPU targets that don't have support for these
439operations.
440
119d663a
NC
441@item --construct-floats
442@itemx --no-construct-floats
119d663a
NC
443The @code{--no-construct-floats} option disables the construction of
444double width floating point constants by loading the two halves of the
445value into the two single width floating point registers that make up
446the double width register. This feature is useful if the processor
447support the FR bit in its status register, and this bit is known (by
448the programmer) to be set. This bit prevents the aliasing of the double
449width register by the single width registers.
450
63bf5651 451By default @code{--construct-floats} is selected, allowing construction
119d663a
NC
452of these floating point constants.
453
3bf0dbfb
MR
454@item --relax-branch
455@itemx --no-relax-branch
456The @samp{--relax-branch} option enables the relaxation of out-of-range
457branches. Any branches whose target cannot be reached directly are
458converted to a small instruction sequence including an inverse-condition
459branch to the physically next instruction, and a jump to the original
460target is inserted between the two instructions. In PIC code the jump
461will involve further instructions for address calculation.
462
463The @code{BC1ANY2F}, @code{BC1ANY2T}, @code{BC1ANY4F}, @code{BC1ANY4T},
464@code{BPOSGE32} and @code{BPOSGE64} instructions are excluded from
465relaxation, because they have no complementing counterparts. They could
466be relaxed with the use of a longer sequence involving another branch,
467however this has not been implemented and if their target turns out of
468reach, they produce an error even if branch relaxation is enabled.
469
81566a9b 470Also no MIPS16 branches are ever relaxed.
3bf0dbfb
MR
471
472By default @samp{--no-relax-branch} is selected, causing any out-of-range
473branches to produce an error.
474
8b10b0b3
MR
475@item -mignore-branch-isa
476@itemx -mno-ignore-branch-isa
477Ignore branch checks for invalid transitions between ISA modes.
478
479The semantics of branches does not provide for an ISA mode switch, so in
480most cases the ISA mode a branch has been encoded for has to be the same
481as the ISA mode of the branch's target label. If the ISA modes do not
482match, then such a branch, if taken, will cause the ISA mode to remain
483unchanged and instructions that follow will be executed in the wrong ISA
484mode causing the program to misbehave or crash.
485
486In the case of the @code{BAL} instruction it may be possible to relax
487it to an equivalent @code{JALX} instruction so that the ISA mode is
488switched at the run time as required. For other branches no relaxation
489is possible and therefore GAS has checks implemented that verify in
490branch assembly that the two ISA modes match, and report an error
491otherwise so that the problem with code can be diagnosed at the assembly
492time rather than at the run time.
493
494However some assembly code, including generated code produced by some
495versions of GCC, may incorrectly include branches to data labels, which
496appear to require a mode switch but are either dead or immediately
497followed by valid instructions encoded for the same ISA the branch has
498been encoded for. While not strictly correct at the source level such
499code will execute as intended, so to help with these cases
500@samp{-mignore-branch-isa} is supported which disables ISA mode checks
501for branches.
502
503By default @samp{-mno-ignore-branch-isa} is selected, causing any invalid
504branch requiring a transition between ISA modes to produce an error.
505
ba92f887
MR
506@cindex @option{-mnan=} command line option, MIPS
507@item -mnan=@var{encoding}
508This option indicates whether the source code uses the IEEE 2008
509NaN encoding (@option{-mnan=2008}) or the original MIPS encoding
510(@option{-mnan=legacy}). It is equivalent to adding a @code{.nan}
511directive to the beginning of the source file. @xref{MIPS NaN Encodings}.
512
513@option{-mnan=legacy} is the default if no @option{-mnan} option or
514@code{.nan} directive is used.
515
252b5132
RH
516@item --trap
517@itemx --no-break
518@c FIXME! (1) reflect these options (next item too) in option summaries;
519@c (2) stop teasing, say _which_ instructions expanded _how_.
520@code{@value{AS}} automatically macro expands certain division and
521multiplication instructions to check for overflow and division by zero. This
522option causes @code{@value{AS}} to generate code to take a trap exception
523rather than a break exception when an error is detected. The trap instructions
524are only supported at Instruction Set Architecture level 2 and higher.
525
526@item --break
527@itemx --no-trap
528Generate code to take a break exception rather than a trap exception when an
529error is detected. This is the default.
63486801 530
dcd410fe
RO
531@item -mpdr
532@itemx -mno-pdr
533Control generation of @code{.pdr} sections. Off by default on IRIX, on
534elsewhere.
aa6975fb
ILT
535
536@item -mshared
537@itemx -mno-shared
538When generating code using the Unix calling conventions (selected by
539@samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
540which can go into a shared library. The @samp{-mno-shared} option
541tells gas to generate code which uses the calling convention, but can
542not go into a shared library. The resulting code is slightly more
543efficient. This option only affects the handling of the
544@samp{.cpload} and @samp{.cpsetup} pseudo-ops.
252b5132
RH
545@end table
546
fc16f8cc
RS
547@node MIPS Macros
548@section High-level assembly macros
549
550MIPS assemblers have traditionally provided a wider range of
551instructions than the MIPS architecture itself. These extra
552instructions are usually referred to as ``macro'' instructions
553@footnote{The term ``macro'' is somewhat overloaded here, since
554these macros have no relation to those defined by @code{.macro},
555@pxref{Macro,, @code{.macro}}.}.
556
557Some MIPS macro instructions extend an underlying architectural instruction
558while others are entirely new. An example of the former type is @code{and},
559which allows the third operand to be either a register or an arbitrary
560immediate value. Examples of the latter type include @code{bgt}, which
561branches to the third operand when the first operand is greater than
562the second operand, and @code{ulh}, which implements an unaligned
5632-byte load.
564
565One of the most common extensions provided by macros is to expand
566memory offsets to the full address range (32 or 64 bits) and to allow
567symbolic offsets such as @samp{my_data + 4} to be used in place of
568integer constants. For example, the architectural instruction
569@code{lbu} allows only a signed 16-bit offset, whereas the macro
570@code{lbu} allows code such as @samp{lbu $4,array+32769($5)}.
571The implementation of these symbolic offsets depends on several factors,
98508b2a
RS
572such as whether the assembler is generating SVR4-style PIC (selected by
573@option{-KPIC}, @pxref{MIPS Options,, Assembler options}), the size of symbols
fc16f8cc
RS
574(@pxref{MIPS Symbol Sizes,, Directives to override the size of symbols}),
575and the small data limit (@pxref{MIPS Small Data,, Controlling the use
576of small data accesses}).
577
578@kindex @code{.set macro}
579@kindex @code{.set nomacro}
580Sometimes it is undesirable to have one assembly instruction expand
581to several machine instructions. The directive @code{.set nomacro}
582tells the assembler to warn when this happens. @code{.set macro}
583restores the default behavior.
584
585@cindex @code{at} register, MIPS
586@kindex @code{.set at=@var{reg}}
587Some macro instructions need a temporary register to store intermediate
588results. This register is usually @code{$1}, also known as @code{$at},
589but it can be changed to any core register @var{reg} using
590@code{.set at=@var{reg}}. Note that @code{$at} always refers
591to @code{$1} regardless of which register is being used as the
592temporary register.
593
594@kindex @code{.set at}
595@kindex @code{.set noat}
596Implicit uses of the temporary register in macros could interfere with
597explicit uses in the assembly code. The assembler therefore warns
598whenever it sees an explicit use of the temporary register. The directive
599@code{.set noat} silences this warning while @code{.set at} restores
600the default behavior. It is safe to use @code{.set noat} while
601@code{.set nomacro} is in effect since single-instruction macros
602never need a temporary register.
603
604Note that while the @sc{gnu} assembler provides these macros for compatibility,
605it does not make any attempt to optimize them with the surrounding code.
606
5a7560b5 607@node MIPS Symbol Sizes
aed1a261
RS
608@section Directives to override the size of symbols
609
5a7560b5
RS
610@kindex @code{.set sym32}
611@kindex @code{.set nosym32}
aed1a261
RS
612The n64 ABI allows symbols to have any 64-bit value. Although this
613provides a great deal of flexibility, it means that some macros have
614much longer expansions than their 32-bit counterparts. For example,
615the non-PIC expansion of @samp{dla $4,sym} is usually:
616
617@smallexample
618lui $4,%highest(sym)
619lui $1,%hi(sym)
620daddiu $4,$4,%higher(sym)
621daddiu $1,$1,%lo(sym)
622dsll32 $4,$4,0
623daddu $4,$4,$1
624@end smallexample
625
626whereas the 32-bit expansion is simply:
627
628@smallexample
629lui $4,%hi(sym)
630daddiu $4,$4,%lo(sym)
631@end smallexample
632
633n64 code is sometimes constructed in such a way that all symbolic
634constants are known to have 32-bit values, and in such cases, it's
635preferable to use the 32-bit expansion instead of the 64-bit
636expansion.
637
638You can use the @code{.set sym32} directive to tell the assembler
639that, from this point on, all expressions of the form
640@samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
641have 32-bit values. For example:
642
643@smallexample
644.set sym32
645dla $4,sym
646lw $4,sym+16
647sw $4,sym+0x8000($4)
648@end smallexample
649
650will cause the assembler to treat @samp{sym}, @code{sym+16} and
651@code{sym+0x8000} as 32-bit values. The handling of non-symbolic
652addresses is not affected.
653
654The directive @code{.set nosym32} ends a @code{.set sym32} block and
655reverts to the normal behavior. It is also possible to change the
656symbol size using the command-line options @option{-msym32} and
657@option{-mno-sym32}.
658
659These options and directives are always accepted, but at present,
660they have no effect for anything other than n64.
661
fc16f8cc
RS
662@node MIPS Small Data
663@section Controlling the use of small data accesses
5a7560b5 664
fc16f8cc
RS
665@c This section deliberately glosses over the possibility of using -G
666@c in SVR4-style PIC, as could be done on IRIX. We don't support that.
667@cindex small data, MIPS
5a7560b5 668@cindex @code{gp} register, MIPS
fc16f8cc
RS
669It often takes several instructions to load the address of a symbol.
670For example, when @samp{addr} is a 32-bit symbol, the non-PIC expansion
671of @samp{dla $4,addr} is usually:
672
673@smallexample
674lui $4,%hi(addr)
675daddiu $4,$4,%lo(addr)
676@end smallexample
677
678The sequence is much longer when @samp{addr} is a 64-bit symbol.
679@xref{MIPS Symbol Sizes,, Directives to override the size of symbols}.
680
681In order to cut down on this overhead, most embedded MIPS systems
682set aside a 64-kilobyte ``small data'' area and guarantee that all
683data of size @var{n} and smaller will be placed in that area.
684The limit @var{n} is passed to both the assembler and the linker
98508b2a 685using the command-line option @option{-G @var{n}}, @pxref{MIPS Options,,
fc16f8cc
RS
686Assembler options}. Note that the same value of @var{n} must be used
687when linking and when assembling all input files to the link; any
688inconsistency could cause a relocation overflow error.
689
690The size of an object in the @code{.bss} section is set by the
691@code{.comm} or @code{.lcomm} directive that defines it. The size of
692an external object may be set with the @code{.extern} directive. For
693example, @samp{.extern sym,4} declares that the object at @code{sym}
694is 4 bytes in length, while leaving @code{sym} otherwise undefined.
695
696When no @option{-G} option is given, the default limit is 8 bytes.
697The option @option{-G 0} prevents any data from being automatically
698classified as small.
699
700It is also possible to mark specific objects as small by putting them
701in the special sections @code{.sdata} and @code{.sbss}, which are
702``small'' counterparts of @code{.data} and @code{.bss} respectively.
703The toolchain will treat such data as small regardless of the
704@option{-G} setting.
705
706On startup, systems that support a small data area are expected to
707initialize register @code{$28}, also known as @code{$gp}, in such a
708way that small data can be accessed using a 16-bit offset from that
709register. For example, when @samp{addr} is small data,
710the @samp{dla $4,addr} instruction above is equivalent to:
711
712@smallexample
713daddiu $4,$28,%gp_rel(addr)
714@end smallexample
715
716Small data is not supported for SVR4-style PIC.
5a7560b5 717
252b5132
RH
718@node MIPS ISA
719@section Directives to override the ISA level
720
721@cindex MIPS ISA override
722@kindex @code{.set mips@var{n}}
723@sc{gnu} @code{@value{AS}} supports an additional directive to change
98508b2a 724the MIPS Instruction Set Architecture level on the fly: @code{.set
ae52f483 725mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 32r3,
7361da2c 72632r5, 32r6, 64, 64r2, 64r3, 64r5 or 64r6.
071742cf 727The values other than 0 make the assembler accept instructions
e335d9cb 728for the corresponding ISA level, from that point on in the
584da044
NC
729assembly. @code{.set mips@var{n}} affects not only which instructions
730are permitted, but also how certain macros are expanded. @code{.set
e335d9cb 731mips0} restores the ISA level to its original level: either the
584da044 732level you selected with command line options, or the default for your
81566a9b 733configuration. You can use this feature to permit specific MIPS III
584da044 734instructions while assembling in 32 bit mode. Use this directive with
ec68c924 735care!
252b5132 736
ad3fea08
TS
737@cindex MIPS CPU override
738@kindex @code{.set arch=@var{cpu}}
739The @code{.set arch=@var{cpu}} directive provides even finer control.
740It changes the effective CPU target and allows the assembler to use
741instructions specific to a particular CPU. All CPUs supported by the
742@samp{-march} command line option are also selectable by this directive.
743The original value is restored by @code{.set arch=default}.
252b5132 744
ad3fea08
TS
745The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
746in which it will assemble instructions for the MIPS 16 processor. Use
747@code{.set nomips16} to return to normal 32 bit mode.
e16bfa71 748
98508b2a 749Traditional MIPS assemblers do not support this directive.
252b5132 750
df58fc94
RS
751The directive @code{.set micromips} puts the assembler into microMIPS mode,
752in which it will assemble instructions for the microMIPS processor. Use
753@code{.set nomicromips} to return to normal 32 bit mode.
754
98508b2a 755Traditional MIPS assemblers do not support this directive.
df58fc94 756
833794fc
MR
757@node MIPS assembly options
758@section Directives to control code generation
759
919731af 760@cindex MIPS directives to override command line options
761@kindex @code{.module}
762The @code{.module} directive allows command line options to be set directly
763from assembly. The format of the directive matches the @code{.set}
764directive but only those options which are relevant to a whole module are
765supported. The effect of a @code{.module} directive is the same as the
766corresponding command line option. Where @code{.set} directives support
767returning to a default then the @code{.module} directives do not as they
768define the defaults.
769
770These module-level directives must appear first in assembly.
771
772Traditional MIPS assemblers do not support this directive.
773
833794fc
MR
774@cindex MIPS 32-bit microMIPS instruction generation override
775@kindex @code{.set insn32}
776@kindex @code{.set noinsn32}
777The directive @code{.set insn32} makes the assembler only use 32-bit
778instruction encodings when generating code for the microMIPS processor.
779This directive inhibits the use of any 16-bit instructions from that
780point on in the assembly. The @code{.set noinsn32} directive allows
78116-bit instructions to be accepted.
782
783Traditional MIPS assemblers do not support this directive.
784
252b5132
RH
785@node MIPS autoextend
786@section Directives for extending MIPS 16 bit instructions
787
788@kindex @code{.set autoextend}
789@kindex @code{.set noautoextend}
790By default, MIPS 16 instructions are automatically extended to 32 bits
ad3fea08
TS
791when necessary. The directive @code{.set noautoextend} will turn this
792off. When @code{.set noautoextend} is in effect, any 32 bit instruction
793must be explicitly extended with the @code{.e} modifier (e.g.,
794@code{li.e $4,1000}). The directive @code{.set autoextend} may be used
252b5132
RH
795to once again automatically extend instructions when necessary.
796
797This directive is only meaningful when in MIPS 16 mode. Traditional
98508b2a 798MIPS assemblers do not support this directive.
252b5132
RH
799
800@node MIPS insn
801@section Directive to mark data as an instruction
802
803@kindex @code{.insn}
804The @code{.insn} directive tells @code{@value{AS}} that the following
df58fc94
RS
805data is actually instructions. This makes a difference in MIPS 16 and
806microMIPS modes: when loading the address of a label which precedes
807instructions, @code{@value{AS}} automatically adds 1 to the value, so
808that jumping to the loaded address will do the right thing.
252b5132 809
a946d7e3
NC
810@kindex @code{.global}
811The @code{.global} and @code{.globl} directives supported by
812@code{@value{AS}} will by default mark the symbol as pointing to a
813region of data not code. This means that, for example, any
814instructions following such a symbol will not be disassembled by
f746e6b9 815@code{objdump} as it will regard them as data. To change this
f179c512 816behavior an optional section name can be placed after the symbol name
a946d7e3 817in the @code{.global} directive. If this section exists and is known
f179c512 818to be a code section, then the symbol will be marked as pointing at
a946d7e3
NC
819code not data. Ie the syntax for the directive is:
820
821 @code{.global @var{symbol}[ @var{section}][, @var{symbol}[ @var{section}]] ...},
822
823Here is a short example:
824
825@example
826 .global foo .text, bar, baz .data
827foo:
828 nop
829bar:
830 .word 0x0
831baz:
832 .word 0x1
34bca508 833
a946d7e3
NC
834@end example
835
351cdf24
MF
836@node MIPS FP ABIs
837@section Directives to control the FP ABI
838@menu
839* MIPS FP ABI History:: History of FP ABIs
840* MIPS FP ABI Variants:: Supported FP ABIs
841* MIPS FP ABI Selection:: Automatic selection of FP ABI
842* MIPS FP ABI Compatibility:: Linking different FP ABI variants
843@end menu
844
845@node MIPS FP ABI History
846@subsection History of FP ABIs
847@cindex @code{.gnu_attribute 4, @var{n}} directive, MIPS
848@cindex @code{.gnu_attribute Tag_GNU_MIPS_ABI_FP, @var{n}} directive, MIPS
849The MIPS ABIs support a variety of different floating-point extensions
850where calling-convention and register sizes vary for floating-point data.
851The extensions exist to support a wide variety of optional architecture
852features. The resulting ABI variants are generally incompatible with each
853other and must be tracked carefully.
854
855Traditionally the use of an explicit @code{.gnu_attribute 4, @var{n}}
856directive is used to indicate which ABI is in use by a specific module.
857It was then left to the user to ensure that command line options and the
858selected ABI were compatible with some potential for inconsistencies.
859
860@node MIPS FP ABI Variants
861@subsection Supported FP ABIs
862The supported floating-point ABI variants are:
863
864@table @code
865@item 0 - No floating-point
866This variant is used to indicate that floating-point is not used within
867the module at all and therefore has no impact on the ABI. This is the
868default.
869
870@item 1 - Double-precision
871This variant indicates that double-precision support is used. For 64-bit
872ABIs this means that 64-bit wide floating-point registers are required.
873For 32-bit ABIs this means that 32-bit wide floating-point registers are
874required and double-precision operations use pairs of registers.
875
876@item 2 - Single-precision
877This variant indicates that single-precision support is used. Double
878precision operations will be supported via soft-float routines.
879
880@item 3 - Soft-float
881This variant indicates that although floating-point support is used all
882operations are emulated in software. This means the ABI is modified to
883pass all floating-point data in general-purpose registers.
884
885@item 4 - Deprecated
886This variant existed as an initial attempt at supporting 64-bit wide
f179c512
MF
887floating-point registers for O32 ABI on a MIPS32r2 CPU. This has been
888superseded by 5, 6 and 7.
351cdf24
MF
889
890@item 5 - Double-precision 32-bit CPU, 32-bit or 64-bit FPU
891This variant is used by 32-bit ABIs to indicate that the floating-point
892code in the module has been designed to operate correctly with either
89332-bit wide or 64-bit wide floating-point registers. Double-precision
894support is used. Only O32 currently supports this variant and requires
895a minimum architecture of MIPS II.
896
897@item 6 - Double-precision 32-bit FPU, 64-bit FPU
898This variant is used by 32-bit ABIs to indicate that the floating-point
899code in the module requires 64-bit wide floating-point registers.
900Double-precision support is used. Only O32 currently supports this
901variant and requires a minimum architecture of MIPS32r2.
902
903@item 7 - Double-precision compat 32-bit FPU, 64-bit FPU
904This variant is used by 32-bit ABIs to indicate that the floating-point
905code in the module requires 64-bit wide floating-point registers.
906Double-precision support is used. This differs from the previous ABI
907as it restricts use of odd-numbered single-precision registers. Only
908O32 currently supports this variant and requires a minimum architecture
909of MIPS32r2.
910@end table
911
912@node MIPS FP ABI Selection
913@subsection Automatic selection of FP ABI
914@cindex @code{.module fp=@var{nn}} directive, MIPS
915In order to simplify and add safety to the process of selecting the
916correct floating-point ABI, the assembler will automatically infer the
917correct @code{.gnu_attribute 4, @var{n}} directive based on command line
918options and @code{.module} overrides. Where an explicit
919@code{.gnu_attribute 4, @var{n}} directive has been seen then a warning
920will be raised if it does not match an inferred setting.
921
922The floating-point ABI is inferred as follows. If @samp{-msoft-float}
923has been used the module will be marked as soft-float. If
924@samp{-msingle-float} has been used then the module will be marked as
925single-precision. The remaining ABIs are then selected based
926on the FP register width. Double-precision is selected if the width
927of GP and FP registers match and the special double-precision variants
928for 32-bit ABIs are then selected depending on @samp{-mfpxx},
929@samp{-mfp64} and @samp{-mno-odd-spreg}.
930
931@node MIPS FP ABI Compatibility
932@subsection Linking different FP ABI variants
933Modules using the default FP ABI (no floating-point) can be linked with
934any other (singular) FP ABI variant.
935
936Special compatibility support exists for O32 with the four
937double-precision FP ABI variants. The @samp{-mfpxx} FP ABI is specifically
938designed to be compatible with the standard double-precision ABI and the
939@samp{-mfp64} FP ABIs. This makes it desirable for O32 modules to be
940built as @samp{-mfpxx} to ensure the maximum compatibility with other
941modules produced for more specific needs. The only FP ABIs which cannot
942be linked together are the standard double-precision ABI and the full
943@samp{-mfp64} ABI with @samp{-modd-spreg}.
944
ba92f887
MR
945@node MIPS NaN Encodings
946@section Directives to record which NaN encoding is being used
947
948@cindex MIPS IEEE 754 NaN data encoding selection
949@cindex @code{.nan} directive, MIPS
950The IEEE 754 floating-point standard defines two types of not-a-number
951(NaN) data: ``signalling'' NaNs and ``quiet'' NaNs. The original version
952of the standard did not specify how these two types should be
953distinguished. Most implementations followed the i387 model, in which
954the first bit of the significand is set for quiet NaNs and clear for
955signalling NaNs. However, the original MIPS implementation assigned the
956opposite meaning to the bit, so that it was set for signalling NaNs and
957clear for quiet NaNs.
958
959The 2008 revision of the standard formally suggested the i387 choice
960and as from Sep 2012 the current release of the MIPS architecture
961therefore optionally supports that form. Code that uses one NaN encoding
962would usually be incompatible with code that uses the other NaN encoding,
963so MIPS ELF objects have a flag (@code{EF_MIPS_NAN2008}) to record which
964encoding is being used.
965
966Assembly files can use the @code{.nan} directive to select between the
967two encodings. @samp{.nan 2008} says that the assembly file uses the
968IEEE 754-2008 encoding while @samp{.nan legacy} says that the file uses
969the original MIPS encoding. If several @code{.nan} directives are given,
970the final setting is the one that is used.
971
972The command-line options @option{-mnan=legacy} and @option{-mnan=2008}
973can be used instead of @samp{.nan legacy} and @samp{.nan 2008}
974respectively. However, any @code{.nan} directive overrides the
975command-line setting.
976
977@samp{.nan legacy} is the default if no @code{.nan} directive or
978@option{-mnan} option is given.
979
980Note that @sc{gnu} @code{@value{AS}} does not produce NaNs itself and
981therefore these directives do not affect code generation. They simply
982control the setting of the @code{EF_MIPS_NAN2008} flag.
983
984Traditional MIPS assemblers do not support these directives.
985
98508b2a 986@node MIPS Option Stack
252b5132
RH
987@section Directives to save and restore options
988
989@cindex MIPS option stack
990@kindex @code{.set push}
991@kindex @code{.set pop}
992The directives @code{.set push} and @code{.set pop} may be used to save
993and restore the current settings for all the options which are
994controlled by @code{.set}. The @code{.set push} directive saves the
995current settings on a stack. The @code{.set pop} directive pops the
996stack and restores the settings.
997
998These directives can be useful inside an macro which must change an
999option such as the ISA level or instruction reordering but does not want
1000to change the state of the code which invoked the macro.
1001
98508b2a 1002Traditional MIPS assemblers do not support these directives.
1f25f5d3 1003
98508b2a 1004@node MIPS ASE Instruction Generation Overrides
1f25f5d3
CD
1005@section Directives to control generation of MIPS ASE instructions
1006
1007@cindex MIPS MIPS-3D instruction generation override
1008@kindex @code{.set mips3d}
1009@kindex @code{.set nomips3d}
1010The directive @code{.set mips3d} makes the assembler accept instructions
1011from the MIPS-3D Application Specific Extension from that point on
1012in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
1013instructions from being accepted.
1014
ad3fea08
TS
1015@cindex SmartMIPS instruction generation override
1016@kindex @code{.set smartmips}
1017@kindex @code{.set nosmartmips}
1018The directive @code{.set smartmips} makes the assembler accept
1019instructions from the SmartMIPS Application Specific Extension to the
e335d9cb 1020MIPS32 ISA from that point on in the assembly. The
ad3fea08
TS
1021@code{.set nosmartmips} directive prevents SmartMIPS instructions from
1022being accepted.
1023
deec1734
CD
1024@cindex MIPS MDMX instruction generation override
1025@kindex @code{.set mdmx}
1026@kindex @code{.set nomdmx}
1027The directive @code{.set mdmx} makes the assembler accept instructions
1028from the MDMX Application Specific Extension from that point on
1029in the assembly. The @code{.set nomdmx} directive prevents MDMX
1030instructions from being accepted.
1031
8b082fb1 1032@cindex MIPS DSP Release 1 instruction generation override
2ef2b9ae
CF
1033@kindex @code{.set dsp}
1034@kindex @code{.set nodsp}
1035The directive @code{.set dsp} makes the assembler accept instructions
8b082fb1
TS
1036from the DSP Release 1 Application Specific Extension from that point
1037on in the assembly. The @code{.set nodsp} directive prevents DSP
1038Release 1 instructions from being accepted.
1039
1040@cindex MIPS DSP Release 2 instruction generation override
1041@kindex @code{.set dspr2}
1042@kindex @code{.set nodspr2}
1043The directive @code{.set dspr2} makes the assembler accept instructions
1044from the DSP Release 2 Application Specific Extension from that point
f179c512 1045on in the assembly. This directive implies @code{.set dsp}. The
8b082fb1
TS
1046@code{.set nodspr2} directive prevents DSP Release 2 instructions from
1047being accepted.
2ef2b9ae 1048
8f4f9071
MF
1049@cindex MIPS DSP Release 3 instruction generation override
1050@kindex @code{.set dspr3}
1051@kindex @code{.set nodspr3}
1052The directive @code{.set dspr3} makes the assembler accept instructions
1053from the DSP Release 3 Application Specific Extension from that point
1054on in the assembly. This directive implies @code{.set dsp} and
1055@code{.set dspr2}. The @code{.set nodspr3} directive prevents DSP
1056Release 3 instructions from being accepted.
1057
ef2e4d86
CF
1058@cindex MIPS MT instruction generation override
1059@kindex @code{.set mt}
1060@kindex @code{.set nomt}
1061The directive @code{.set mt} makes the assembler accept instructions
1062from the MT Application Specific Extension from that point on
1063in the assembly. The @code{.set nomt} directive prevents MT
1064instructions from being accepted.
1065
dec0624d
MR
1066@cindex MIPS MCU instruction generation override
1067@kindex @code{.set mcu}
1068@kindex @code{.set nomcu}
1069The directive @code{.set mcu} makes the assembler accept instructions
1070from the MCU Application Specific Extension from that point on
1071in the assembly. The @code{.set nomcu} directive prevents MCU
1072instructions from being accepted.
1073
56d438b1
CF
1074@cindex MIPS SIMD Architecture instruction generation override
1075@kindex @code{.set msa}
1076@kindex @code{.set nomsa}
1077The directive @code{.set msa} makes the assembler accept instructions
1078from the MIPS SIMD Architecture Extension from that point on
1079in the assembly. The @code{.set nomsa} directive prevents MSA
1080instructions from being accepted.
1081
b015e599
AP
1082@cindex Virtualization instruction generation override
1083@kindex @code{.set virt}
1084@kindex @code{.set novirt}
1085The directive @code{.set virt} makes the assembler accept instructions
1086from the Virtualization Application Specific Extension from that point
1087on in the assembly. The @code{.set novirt} directive prevents Virtualization
1088instructions from being accepted.
1089
7d64c587
AB
1090@cindex MIPS eXtended Physical Address (XPA) instruction generation override
1091@kindex @code{.set xpa}
1092@kindex @code{.set noxpa}
1093The directive @code{.set xpa} makes the assembler accept instructions
1094from the XPA Extension from that point on in the assembly. The
1095@code{.set noxpa} directive prevents XPA instructions from being accepted.
1096
98508b2a 1097Traditional MIPS assemblers do not support these directives.
037b32b9 1098
98508b2a 1099@node MIPS Floating-Point
037b32b9
AN
1100@section Directives to override floating-point options
1101
1102@cindex Disable floating-point instructions
1103@kindex @code{.set softfloat}
1104@kindex @code{.set hardfloat}
1105The directives @code{.set softfloat} and @code{.set hardfloat} provide
1106finer control of disabling and enabling float-point instructions.
1107These directives always override the default (that hard-float
1108instructions are accepted) or the command-line options
1109(@samp{-msoft-float} and @samp{-mhard-float}).
1110
1111@cindex Disable single-precision floating-point operations
605b1dd4
NH
1112@kindex @code{.set singlefloat}
1113@kindex @code{.set doublefloat}
037b32b9
AN
1114The directives @code{.set singlefloat} and @code{.set doublefloat}
1115provide finer control of disabling and enabling double-precision
1116float-point operations. These directives always override the default
1117(that double-precision operations are accepted) or the command-line
1118options (@samp{-msingle-float} and @samp{-mdouble-float}).
1119
98508b2a 1120Traditional MIPS assemblers do not support these directives.
7c31ae13
NC
1121
1122@node MIPS Syntax
1123@section Syntactical considerations for the MIPS assembler
1124@menu
1125* MIPS-Chars:: Special Characters
1126@end menu
1127
1128@node MIPS-Chars
1129@subsection Special Characters
1130
1131@cindex line comment character, MIPS
1132@cindex MIPS line comment character
1133The presence of a @samp{#} on a line indicates the start of a comment
1134that extends to the end of the current line.
1135
1136If a @samp{#} appears as the first character of a line, the whole line
1137is treated as a comment, but in this case the line can also be a
1138logical line number directive (@pxref{Comments}) or a
1139preprocessor control command (@pxref{Preprocessing}).
1140
1141@cindex line separator, MIPS
1142@cindex statement separator, MIPS
1143@cindex MIPS line separator
1144The @samp{;} character can be used to separate statements on the same
1145line.
This page took 0.782799 seconds and 4 git commands to generate.