PR24235, Read memory violation in pei-x86_64.c
[deliverable/binutils-gdb.git] / gas / doc / c-mips.texi
CommitLineData
82704155 1@c Copyright (C) 1991-2019 Free Software Foundation, Inc.
252b5132
RH
2@c This is part of the GAS manual.
3@c For copying conditions, see the file as.texinfo.
4@ifset GENERIC
5@page
6@node MIPS-Dependent
7@chapter MIPS Dependent Features
8@end ifset
9@ifclear GENERIC
10@node Machine Dependencies
11@chapter MIPS Dependent Features
12@end ifclear
13
14@cindex MIPS processor
98508b2a
RS
15@sc{gnu} @code{@value{AS}} for MIPS architectures supports several
16different MIPS processors, and MIPS ISA levels I through V, MIPS32,
17and MIPS64. For information about the MIPS instruction set, see
584da044 18@cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
98508b2a 19For an overview of MIPS assembly conventions, see ``Appendix D:
584da044 20Assembly Language Programming'' in the same work.
252b5132
RH
21
22@menu
98508b2a 23* MIPS Options:: Assembler options
fc16f8cc 24* MIPS Macros:: High-level assembly macros
5a7560b5 25* MIPS Symbol Sizes:: Directives to override the size of symbols
fc16f8cc 26* MIPS Small Data:: Controlling the use of small data accesses
252b5132 27* MIPS ISA:: Directives to override the ISA level
833794fc 28* MIPS assembly options:: Directives to control code generation
252b5132
RH
29* MIPS autoextend:: Directives for extending MIPS 16 bit instructions
30* MIPS insn:: Directive to mark data as an instruction
351cdf24 31* MIPS FP ABIs:: Marking which FP ABI is in use
ba92f887 32* MIPS NaN Encodings:: Directives to record which NaN encoding is being used
98508b2a
RS
33* MIPS Option Stack:: Directives to save and restore options
34* MIPS ASE Instruction Generation Overrides:: Directives to control
0eb7102d 35 generation of MIPS ASE instructions
98508b2a 36* MIPS Floating-Point:: Directives to override floating-point options
7c31ae13 37* MIPS Syntax:: MIPS specific syntactical considerations
252b5132
RH
38@end menu
39
98508b2a 40@node MIPS Options
252b5132
RH
41@section Assembler options
42
98508b2a 43The MIPS configurations of @sc{gnu} @code{@value{AS}} support these
252b5132
RH
44special options:
45
46@table @code
47@cindex @code{-G} option (MIPS)
48@item -G @var{num}
fc16f8cc
RS
49Set the ``small data'' limit to @var{n} bytes. The default limit is 8 bytes.
50@xref{MIPS Small Data,, Controlling the use of small data accesses}.
252b5132
RH
51
52@cindex @code{-EB} option (MIPS)
53@cindex @code{-EL} option (MIPS)
54@cindex MIPS big-endian output
55@cindex MIPS little-endian output
56@cindex big-endian output, MIPS
57@cindex little-endian output, MIPS
58@item -EB
59@itemx -EL
98508b2a 60Any MIPS configuration of @code{@value{AS}} can select big-endian or
252b5132
RH
61little-endian output at run time (unlike the other @sc{gnu} development
62tools, which must be configured for one or the other). Use @samp{-EB}
63to select big-endian output, and @samp{-EL} for little-endian.
64
0c000745
RS
65@item -KPIC
66@cindex PIC selection, MIPS
67@cindex @option{-KPIC} option, MIPS
68Generate SVR4-style PIC. This option tells the assembler to generate
69SVR4-style position-independent macro expansions. It also tells the
70assembler to mark the output file as PIC.
71
72@item -mvxworks-pic
73@cindex @option{-mvxworks-pic} option, MIPS
74Generate VxWorks PIC. This option tells the assembler to generate
75VxWorks-style position-independent macro expansions.
76
252b5132
RH
77@cindex MIPS architecture options
78@item -mips1
79@itemx -mips2
80@itemx -mips3
81@itemx -mips4
b1929900 82@itemx -mips5
e7af610e 83@itemx -mips32
af7ee8bf 84@itemx -mips32r2
ae52f483
AB
85@itemx -mips32r3
86@itemx -mips32r5
7361da2c 87@itemx -mips32r6
84ea6cf2 88@itemx -mips64
5f74bc13 89@itemx -mips64r2
ae52f483
AB
90@itemx -mips64r3
91@itemx -mips64r5
7361da2c 92@itemx -mips64r6
252b5132 93Generate code for a particular MIPS Instruction Set Architecture level.
98508b2a
RS
94@samp{-mips1} corresponds to the R2000 and R3000 processors,
95@samp{-mips2} to the R6000 processor, @samp{-mips3} to the
81566a9b 96R4000 processor, and @samp{-mips4} to the R8000 and R10000 processors.
7361da2c
AB
97@samp{-mips5}, @samp{-mips32}, @samp{-mips32r2}, @samp{-mips32r3},
98@samp{-mips32r5}, @samp{-mips32r6}, @samp{-mips64}, @samp{-mips64r2},
99@samp{-mips64r3}, @samp{-mips64r5}, and @samp{-mips64r6} correspond to
100generic MIPS V, MIPS32, MIPS32 Release 2, MIPS32 Release 3, MIPS32
101Release 5, MIPS32 Release 6, MIPS64, and MIPS64 Release 2, MIPS64
102Release 3, MIPS64 Release 5, and MIPS64 Release 6 ISA processors,
103respectively. You can also switch instruction sets during the assembly;
104see @ref{MIPS ISA, Directives to override the ISA level}.
252b5132 105
6349b5f4 106@item -mgp32
ca4e0257
RS
107@itemx -mfp32
108Some macros have different expansions for 32-bit and 64-bit registers.
109The register sizes are normally inferred from the ISA and ABI, but these
110flags force a certain group of registers to be treated as 32 bits wide at
111all times. @samp{-mgp32} controls the size of general-purpose registers
112and @samp{-mfp32} controls the size of floating-point registers.
113
ad3fea08
TS
114The @code{.set gp=32} and @code{.set fp=32} directives allow the size
115of registers to be changed for parts of an object. The default value is
116restored by @code{.set gp=default} and @code{.set fp=default}.
117
ca4e0257
RS
118On some MIPS variants there is a 32-bit mode flag; when this flag is
119set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
120save the 32-bit registers on a context switch, so it is essential never
121to use the 64-bit registers.
6349b5f4
AH
122
123@item -mgp64
ad3fea08
TS
124@itemx -mfp64
125Assume that 64-bit registers are available. This is provided in the
126interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
127
128The @code{.set gp=64} and @code{.set fp=64} directives allow the size
129of registers to be changed for parts of an object. The default value is
130restored by @code{.set gp=default} and @code{.set fp=default}.
6349b5f4 131
351cdf24
MF
132@item -mfpxx
133Make no assumptions about whether 32-bit or 64-bit floating-point
134registers are available. This is provided to support having modules
135compatible with either @samp{-mfp32} or @samp{-mfp64}. This option can
136only be used with MIPS II and above.
137
138The @code{.set fp=xx} directive allows a part of an object to be marked
139as not making assumptions about 32-bit or 64-bit FP registers. The
140default value is restored by @code{.set fp=default}.
141
142@item -modd-spreg
143@itemx -mno-odd-spreg
144Enable use of floating-point operations on odd-numbered single-precision
145registers when supported by the ISA. @samp{-mfpxx} implies
146@samp{-mno-odd-spreg}, otherwise the default is @samp{-modd-spreg}
147
252b5132
RH
148@item -mips16
149@itemx -no-mips16
150Generate code for the MIPS 16 processor. This is equivalent to putting
32035f51 151@code{.module mips16} at the start of the assembly file. @samp{-no-mips16}
252b5132
RH
152turns off this option.
153
25499ac7
MR
154@item -mmips16e2
155@itemx -mno-mips16e2
156Enable the use of MIPS16e2 instructions in MIPS16 mode. This is equivalent
157to putting @code{.module mips16e2} at the start of the assembly file.
158@samp{-mno-mips16e2} turns off this option.
159
df58fc94
RS
160@item -mmicromips
161@itemx -mno-micromips
162Generate code for the microMIPS processor. This is equivalent to putting
32035f51
MR
163@code{.module micromips} at the start of the assembly file.
164@samp{-mno-micromips} turns off this option. This is equivalent to putting
165@code{.module nomicromips} at the start of the assembly file.
df58fc94 166
e16bfa71
TS
167@item -msmartmips
168@itemx -mno-smartmips
169Enables the SmartMIPS extensions to the MIPS32 instruction set, which
170provides a number of new instructions which target smartcard and
171cryptographic applications. This is equivalent to putting
32035f51 172@code{.module smartmips} at the start of the assembly file.
e16bfa71
TS
173@samp{-mno-smartmips} turns off this option.
174
1f25f5d3
CD
175@item -mips3d
176@itemx -no-mips3d
177Generate code for the MIPS-3D Application Specific Extension.
178This tells the assembler to accept MIPS-3D instructions.
179@samp{-no-mips3d} turns off this option.
180
deec1734
CD
181@item -mdmx
182@itemx -no-mdmx
183Generate code for the MDMX Application Specific Extension.
184This tells the assembler to accept MDMX instructions.
185@samp{-no-mdmx} turns off this option.
186
2ef2b9ae
CF
187@item -mdsp
188@itemx -mno-dsp
8b082fb1
TS
189Generate code for the DSP Release 1 Application Specific Extension.
190This tells the assembler to accept DSP Release 1 instructions.
2ef2b9ae
CF
191@samp{-mno-dsp} turns off this option.
192
8b082fb1
TS
193@item -mdspr2
194@itemx -mno-dspr2
195Generate code for the DSP Release 2 Application Specific Extension.
8f4f9071 196This option implies @samp{-mdsp}.
8b082fb1
TS
197This tells the assembler to accept DSP Release 2 instructions.
198@samp{-mno-dspr2} turns off this option.
199
8f4f9071
MF
200@item -mdspr3
201@itemx -mno-dspr3
202Generate code for the DSP Release 3 Application Specific Extension.
203This option implies @samp{-mdsp} and @samp{-mdspr2}.
204This tells the assembler to accept DSP Release 3 instructions.
205@samp{-mno-dspr3} turns off this option.
206
ef2e4d86
CF
207@item -mmt
208@itemx -mno-mt
209Generate code for the MT Application Specific Extension.
210This tells the assembler to accept MT instructions.
211@samp{-mno-mt} turns off this option.
212
dec0624d
MR
213@item -mmcu
214@itemx -mno-mcu
215Generate code for the MCU Application Specific Extension.
216This tells the assembler to accept MCU instructions.
217@samp{-mno-mcu} turns off this option.
218
56d438b1
CF
219@item -mmsa
220@itemx -mno-msa
221Generate code for the MIPS SIMD Architecture Extension.
222This tells the assembler to accept MSA instructions.
223@samp{-mno-msa} turns off this option.
224
7d64c587
AB
225@item -mxpa
226@itemx -mno-xpa
227Generate code for the MIPS eXtended Physical Address (XPA) Extension.
228This tells the assembler to accept XPA instructions.
229@samp{-mno-xpa} turns off this option.
230
b015e599
AP
231@item -mvirt
232@itemx -mno-virt
233Generate code for the Virtualization Application Specific Extension.
234This tells the assembler to accept Virtualization instructions.
235@samp{-mno-virt} turns off this option.
236
730c3174
SE
237@item -mcrc
238@itemx -mno-crc
239Generate code for the cyclic redundancy check (CRC) Application Specific
240Extension. This tells the assembler to accept CRC instructions.
241@samp{-mno-crc} turns off this option.
242
6f20c942
FS
243@item -mginv
244@itemx -mno-ginv
245Generate code for the Global INValidate (GINV) Application Specific
246Extension. This tells the assembler to accept GINV instructions.
247@samp{-mno-ginv} turns off this option.
248
8095d2f7
CX
249@item -mloongson-mmi
250@itemx -mno-loongson-mmi
251Generate code for the Loongson MultiMedia extensions Instructions (MMI)
252Application Specific Extension. This tells the assembler to accept MMI
253instructions.
254@samp{-mno-loongson-mmi} turns off this option.
255
716c08de
CX
256@item -mloongson-cam
257@itemx -mno-loongson-cam
258Generate code for the Loongson Content Address Memory (CAM)
259Application Specific Extension. This tells the assembler to accept CAM
260instructions.
261@samp{-mno-loongson-cam} turns off this option.
262
bdc6c06e
CX
263@item -mloongson-ext
264@itemx -mno-loongson-ext
265Generate code for the Loongson EXTensions (EXT) instructions
266Application Specific Extension. This tells the assembler to accept EXT
267instructions.
268@samp{-mno-loongson-ext} turns off this option.
269
a693765e
CX
270@item -mloongson-ext2
271@itemx -mno-loongson-ext2
272Generate code for the Loongson EXTensions R2 (EXT2) instructions
273Application Specific Extension. This tells the assembler to accept EXT2
274instructions.
275@samp{-mno-loongson-ext2} turns off this option.
276
833794fc
MR
277@item -minsn32
278@itemx -mno-insn32
279Only use 32-bit instruction encodings when generating code for the
280microMIPS processor. This option inhibits the use of any 16-bit
281instructions. This is equivalent to putting @code{.set insn32} at
282the start of the assembly file. @samp{-mno-insn32} turns off this
283option. This is equivalent to putting @code{.set noinsn32} at the
284start of the assembly file. By default @samp{-mno-insn32} is
285selected, allowing all instructions to be used.
286
6b76fefe 287@item -mfix7000
9ee72ff1 288@itemx -mno-fix7000
6b76fefe
CM
289Cause nops to be inserted if the read of the destination register
290of an mfhi or mflo instruction occurs in the following two instructions.
291
a8d14a88
CM
292@item -mfix-rm7000
293@itemx -mno-fix-rm7000
294Cause nops to be inserted if a dmult or dmultu instruction is
295followed by a load instruction.
296
c67a084a
NC
297@item -mfix-loongson2f-jump
298@itemx -mno-fix-loongson2f-jump
299Eliminate instruction fetch from outside 256M region to work around the
300Loongson2F @samp{jump} instructions. Without it, under extreme cases,
301the kernel may crash. The issue has been solved in latest processor
302batches, but this fix has no side effect to them.
303
304@item -mfix-loongson2f-nop
305@itemx -mno-fix-loongson2f-nop
306Replace nops by @code{or at,at,zero} to work around the Loongson2F
98508b2a
RS
307@samp{nop} errata. Without it, under extreme cases, the CPU might
308deadlock. The issue has been solved in later Loongson2F batches, but
c67a084a
NC
309this fix has no side effect to them.
310
d766e8ec 311@item -mfix-vr4120
2babba43 312@itemx -mno-fix-vr4120
d766e8ec
RS
313Insert nops to work around certain VR4120 errata. This option is
314intended to be used on GCC-generated code: it is not designed to catch
315all problems in hand-written assembler code.
60b63b72 316
11db99f8 317@item -mfix-vr4130
2babba43 318@itemx -mno-fix-vr4130
11db99f8
RS
319Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
320
6a32d874 321@item -mfix-24k
45e279f5 322@itemx -mno-fix-24k
6a32d874
CM
323Insert nops to work around the 24K @samp{eret}/@samp{deret} errata.
324
d954098f
DD
325@item -mfix-cn63xxp1
326@itemx -mno-fix-cn63xxp1
327Replace @code{pref} hints 0 - 4 and 6 - 24 with hint 28 to work around
328certain CN63XXP1 errata.
329
27c634e0
FN
330@item -mfix-r5900
331@itemx -mno-fix-r5900
332Do not attempt to schedule the preceding instruction into the delay slot
333of a branch instruction placed at the end of a short loop of six
334instructions or fewer and always schedule a @code{nop} instruction there
335instead. The short loop bug under certain conditions causes loops to
336execute only once or twice, due to a hardware bug in the R5900 chip.
337
252b5132
RH
338@item -m4010
339@itemx -no-m4010
98508b2a
RS
340Generate code for the LSI R4010 chip. This tells the assembler to
341accept the R4010-specific instructions (@samp{addciu}, @samp{ffc},
252b5132
RH
342etc.), and to not schedule @samp{nop} instructions around accesses to
343the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
344option.
345
346@item -m4650
347@itemx -no-m4650
98508b2a 348Generate code for the MIPS R4650 chip. This tells the assembler to accept
252b5132
RH
349the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
350instructions around accesses to the @samp{HI} and @samp{LO} registers.
351@samp{-no-m4650} turns off this option.
352
a4ac1c42 353@item -m3900
252b5132
RH
354@itemx -no-m3900
355@itemx -m4100
356@itemx -no-m4100
357For each option @samp{-m@var{nnnn}}, generate code for the MIPS
98508b2a 358R@var{nnnn} chip. This tells the assembler to accept instructions
252b5132
RH
359specific to that chip, and to schedule for that chip's hazards.
360
ec68c924 361@item -march=@var{cpu}
98508b2a 362Generate code for a particular MIPS CPU. It is exactly equivalent to
252b5132
RH
363@samp{-m@var{cpu}}, except that there are more value of @var{cpu}
364understood. Valid @var{cpu} value are:
365
366@quotation
3672000,
3683000,
3693900,
3704000,
3714010,
3724100,
3734111,
60b63b72
RS
374vr4120,
375vr4130,
376vr4181,
252b5132
RH
3774300,
3784400,
3794600,
3804650,
3815000,
b946ec34
NC
382rm5200,
383rm5230,
384rm5231,
385rm5261,
386rm5721,
60b63b72
RS
387vr5400,
388vr5500,
252b5132 3896000,
b946ec34 390rm7000,
252b5132 3918000,
963ac363 392rm9000,
e7af610e 39310000,
18ae5d72 39412000,
3aa3176b
TS
39514000,
39616000,
ad3fea08
TS
3974kc,
3984km,
3994kp,
4004ksc,
4014kec,
4024kem,
4034kep,
4044ksd,
405m4k,
406m4kp,
b5503c7b
MR
407m14k,
408m14kc,
7a795ef4
MR
409m14ke,
410m14kec,
ad3fea08 41124kc,
0fdf1951 41224kf2_1,
ad3fea08 41324kf,
0fdf1951 41424kf1_1,
ad3fea08 41524kec,
0fdf1951 41624kef2_1,
ad3fea08 41724kef,
0fdf1951 41824kef1_1,
ad3fea08 41934kc,
0fdf1951 42034kf2_1,
ad3fea08 42134kf,
0fdf1951 42234kf1_1,
711eefe4 42334kn,
f281862d 42474kc,
0fdf1951 42574kf2_1,
f281862d 42674kf,
0fdf1951
RS
42774kf1_1,
42874kf3_2,
30f8113a
SL
4291004kc,
4301004kf2_1,
4311004kf,
4321004kf1_1,
77403ce9 433interaptiv,
38bf472a 434interaptiv-mr2,
c6e5c03a
RS
435m5100,
436m5101,
bbaa46c0 437p5600,
ad3fea08
TS
4385kc,
4395kf,
44020kc,
44125kf,
82100185 442sb1,
350cc38d 443sb1a,
7ef0d297 444i6400,
a4968f42 445p6600,
350cc38d 446loongson2e,
037b32b9 447loongson2f,
ac8cb70f 448gs464,
bd782c07 449gs464e,
9108bc33 450gs264e,
52b6b6b9 451octeon,
dd6a37e7 452octeon+,
432233b3 453octeon2,
2c629856 454octeon3,
55a36193
MK
455xlr,
456xlp
252b5132
RH
457@end quotation
458
0fdf1951
RS
459For compatibility reasons, @samp{@var{n}x} and @samp{@var{b}fx} are
460accepted as synonyms for @samp{@var{n}f1_1}. These values are
461deprecated.
462
ec68c924 463@item -mtune=@var{cpu}
98508b2a 464Schedule and tune for a particular MIPS CPU. Valid @var{cpu} values are
ec68c924
EC
465identical to @samp{-march=@var{cpu}}.
466
316f5878
RS
467@item -mabi=@var{abi}
468Record which ABI the source code uses. The recognized arguments
469are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
252b5132 470
aed1a261
RS
471@item -msym32
472@itemx -mno-sym32
473@cindex -msym32
474@cindex -mno-sym32
475Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
5a7560b5 476the beginning of the assembler input. @xref{MIPS Symbol Sizes}.
aed1a261 477
252b5132
RH
478@cindex @code{-nocpp} ignored (MIPS)
479@item -nocpp
480This option is ignored. It is accepted for command-line compatibility with
481other assemblers, which use it to turn off C style preprocessing. With
482@sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
483@sc{gnu} assembler itself never runs the C preprocessor.
484
037b32b9
AN
485@item -msoft-float
486@itemx -mhard-float
487Disable or enable floating-point instructions. Note that by default
488floating-point instructions are always allowed even with CPU targets
489that don't have support for these instructions.
490
491@item -msingle-float
492@itemx -mdouble-float
493Disable or enable double-precision floating-point operations. Note
494that by default double-precision floating-point operations are always
495allowed even with CPU targets that don't have support for these
496operations.
497
119d663a
NC
498@item --construct-floats
499@itemx --no-construct-floats
119d663a
NC
500The @code{--no-construct-floats} option disables the construction of
501double width floating point constants by loading the two halves of the
502value into the two single width floating point registers that make up
503the double width register. This feature is useful if the processor
504support the FR bit in its status register, and this bit is known (by
505the programmer) to be set. This bit prevents the aliasing of the double
506width register by the single width registers.
507
63bf5651 508By default @code{--construct-floats} is selected, allowing construction
119d663a
NC
509of these floating point constants.
510
3bf0dbfb
MR
511@item --relax-branch
512@itemx --no-relax-branch
513The @samp{--relax-branch} option enables the relaxation of out-of-range
514branches. Any branches whose target cannot be reached directly are
515converted to a small instruction sequence including an inverse-condition
516branch to the physically next instruction, and a jump to the original
517target is inserted between the two instructions. In PIC code the jump
518will involve further instructions for address calculation.
519
520The @code{BC1ANY2F}, @code{BC1ANY2T}, @code{BC1ANY4F}, @code{BC1ANY4T},
521@code{BPOSGE32} and @code{BPOSGE64} instructions are excluded from
522relaxation, because they have no complementing counterparts. They could
523be relaxed with the use of a longer sequence involving another branch,
524however this has not been implemented and if their target turns out of
525reach, they produce an error even if branch relaxation is enabled.
526
81566a9b 527Also no MIPS16 branches are ever relaxed.
3bf0dbfb
MR
528
529By default @samp{--no-relax-branch} is selected, causing any out-of-range
530branches to produce an error.
531
8b10b0b3
MR
532@item -mignore-branch-isa
533@itemx -mno-ignore-branch-isa
534Ignore branch checks for invalid transitions between ISA modes.
535
536The semantics of branches does not provide for an ISA mode switch, so in
537most cases the ISA mode a branch has been encoded for has to be the same
538as the ISA mode of the branch's target label. If the ISA modes do not
539match, then such a branch, if taken, will cause the ISA mode to remain
540unchanged and instructions that follow will be executed in the wrong ISA
541mode causing the program to misbehave or crash.
542
543In the case of the @code{BAL} instruction it may be possible to relax
544it to an equivalent @code{JALX} instruction so that the ISA mode is
545switched at the run time as required. For other branches no relaxation
546is possible and therefore GAS has checks implemented that verify in
547branch assembly that the two ISA modes match, and report an error
548otherwise so that the problem with code can be diagnosed at the assembly
549time rather than at the run time.
550
551However some assembly code, including generated code produced by some
552versions of GCC, may incorrectly include branches to data labels, which
553appear to require a mode switch but are either dead or immediately
554followed by valid instructions encoded for the same ISA the branch has
555been encoded for. While not strictly correct at the source level such
556code will execute as intended, so to help with these cases
557@samp{-mignore-branch-isa} is supported which disables ISA mode checks
558for branches.
559
560By default @samp{-mno-ignore-branch-isa} is selected, causing any invalid
561branch requiring a transition between ISA modes to produce an error.
562
a05a5b64 563@cindex @option{-mnan=} command-line option, MIPS
ba92f887
MR
564@item -mnan=@var{encoding}
565This option indicates whether the source code uses the IEEE 2008
566NaN encoding (@option{-mnan=2008}) or the original MIPS encoding
567(@option{-mnan=legacy}). It is equivalent to adding a @code{.nan}
568directive to the beginning of the source file. @xref{MIPS NaN Encodings}.
569
570@option{-mnan=legacy} is the default if no @option{-mnan} option or
571@code{.nan} directive is used.
572
252b5132
RH
573@item --trap
574@itemx --no-break
575@c FIXME! (1) reflect these options (next item too) in option summaries;
576@c (2) stop teasing, say _which_ instructions expanded _how_.
577@code{@value{AS}} automatically macro expands certain division and
578multiplication instructions to check for overflow and division by zero. This
579option causes @code{@value{AS}} to generate code to take a trap exception
580rather than a break exception when an error is detected. The trap instructions
581are only supported at Instruction Set Architecture level 2 and higher.
582
583@item --break
584@itemx --no-trap
585Generate code to take a break exception rather than a trap exception when an
586error is detected. This is the default.
63486801 587
dcd410fe
RO
588@item -mpdr
589@itemx -mno-pdr
590Control generation of @code{.pdr} sections. Off by default on IRIX, on
591elsewhere.
aa6975fb
ILT
592
593@item -mshared
594@itemx -mno-shared
595When generating code using the Unix calling conventions (selected by
596@samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
597which can go into a shared library. The @samp{-mno-shared} option
598tells gas to generate code which uses the calling convention, but can
599not go into a shared library. The resulting code is slightly more
600efficient. This option only affects the handling of the
601@samp{.cpload} and @samp{.cpsetup} pseudo-ops.
252b5132
RH
602@end table
603
fc16f8cc
RS
604@node MIPS Macros
605@section High-level assembly macros
606
607MIPS assemblers have traditionally provided a wider range of
608instructions than the MIPS architecture itself. These extra
609instructions are usually referred to as ``macro'' instructions
610@footnote{The term ``macro'' is somewhat overloaded here, since
611these macros have no relation to those defined by @code{.macro},
612@pxref{Macro,, @code{.macro}}.}.
613
614Some MIPS macro instructions extend an underlying architectural instruction
615while others are entirely new. An example of the former type is @code{and},
616which allows the third operand to be either a register or an arbitrary
617immediate value. Examples of the latter type include @code{bgt}, which
618branches to the third operand when the first operand is greater than
619the second operand, and @code{ulh}, which implements an unaligned
6202-byte load.
621
622One of the most common extensions provided by macros is to expand
623memory offsets to the full address range (32 or 64 bits) and to allow
624symbolic offsets such as @samp{my_data + 4} to be used in place of
625integer constants. For example, the architectural instruction
626@code{lbu} allows only a signed 16-bit offset, whereas the macro
627@code{lbu} allows code such as @samp{lbu $4,array+32769($5)}.
628The implementation of these symbolic offsets depends on several factors,
98508b2a
RS
629such as whether the assembler is generating SVR4-style PIC (selected by
630@option{-KPIC}, @pxref{MIPS Options,, Assembler options}), the size of symbols
fc16f8cc
RS
631(@pxref{MIPS Symbol Sizes,, Directives to override the size of symbols}),
632and the small data limit (@pxref{MIPS Small Data,, Controlling the use
633of small data accesses}).
634
635@kindex @code{.set macro}
636@kindex @code{.set nomacro}
637Sometimes it is undesirable to have one assembly instruction expand
638to several machine instructions. The directive @code{.set nomacro}
639tells the assembler to warn when this happens. @code{.set macro}
640restores the default behavior.
641
642@cindex @code{at} register, MIPS
643@kindex @code{.set at=@var{reg}}
644Some macro instructions need a temporary register to store intermediate
645results. This register is usually @code{$1}, also known as @code{$at},
646but it can be changed to any core register @var{reg} using
647@code{.set at=@var{reg}}. Note that @code{$at} always refers
648to @code{$1} regardless of which register is being used as the
649temporary register.
650
651@kindex @code{.set at}
652@kindex @code{.set noat}
653Implicit uses of the temporary register in macros could interfere with
654explicit uses in the assembly code. The assembler therefore warns
655whenever it sees an explicit use of the temporary register. The directive
656@code{.set noat} silences this warning while @code{.set at} restores
657the default behavior. It is safe to use @code{.set noat} while
658@code{.set nomacro} is in effect since single-instruction macros
659never need a temporary register.
660
661Note that while the @sc{gnu} assembler provides these macros for compatibility,
662it does not make any attempt to optimize them with the surrounding code.
663
5a7560b5 664@node MIPS Symbol Sizes
aed1a261
RS
665@section Directives to override the size of symbols
666
5a7560b5
RS
667@kindex @code{.set sym32}
668@kindex @code{.set nosym32}
aed1a261
RS
669The n64 ABI allows symbols to have any 64-bit value. Although this
670provides a great deal of flexibility, it means that some macros have
671much longer expansions than their 32-bit counterparts. For example,
672the non-PIC expansion of @samp{dla $4,sym} is usually:
673
674@smallexample
675lui $4,%highest(sym)
676lui $1,%hi(sym)
677daddiu $4,$4,%higher(sym)
678daddiu $1,$1,%lo(sym)
679dsll32 $4,$4,0
680daddu $4,$4,$1
681@end smallexample
682
683whereas the 32-bit expansion is simply:
684
685@smallexample
686lui $4,%hi(sym)
687daddiu $4,$4,%lo(sym)
688@end smallexample
689
690n64 code is sometimes constructed in such a way that all symbolic
691constants are known to have 32-bit values, and in such cases, it's
692preferable to use the 32-bit expansion instead of the 64-bit
693expansion.
694
695You can use the @code{.set sym32} directive to tell the assembler
696that, from this point on, all expressions of the form
697@samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
698have 32-bit values. For example:
699
700@smallexample
701.set sym32
702dla $4,sym
703lw $4,sym+16
704sw $4,sym+0x8000($4)
705@end smallexample
706
707will cause the assembler to treat @samp{sym}, @code{sym+16} and
708@code{sym+0x8000} as 32-bit values. The handling of non-symbolic
709addresses is not affected.
710
711The directive @code{.set nosym32} ends a @code{.set sym32} block and
712reverts to the normal behavior. It is also possible to change the
713symbol size using the command-line options @option{-msym32} and
714@option{-mno-sym32}.
715
716These options and directives are always accepted, but at present,
717they have no effect for anything other than n64.
718
fc16f8cc
RS
719@node MIPS Small Data
720@section Controlling the use of small data accesses
5a7560b5 721
fc16f8cc
RS
722@c This section deliberately glosses over the possibility of using -G
723@c in SVR4-style PIC, as could be done on IRIX. We don't support that.
724@cindex small data, MIPS
5a7560b5 725@cindex @code{gp} register, MIPS
fc16f8cc
RS
726It often takes several instructions to load the address of a symbol.
727For example, when @samp{addr} is a 32-bit symbol, the non-PIC expansion
728of @samp{dla $4,addr} is usually:
729
730@smallexample
731lui $4,%hi(addr)
732daddiu $4,$4,%lo(addr)
733@end smallexample
734
735The sequence is much longer when @samp{addr} is a 64-bit symbol.
736@xref{MIPS Symbol Sizes,, Directives to override the size of symbols}.
737
738In order to cut down on this overhead, most embedded MIPS systems
739set aside a 64-kilobyte ``small data'' area and guarantee that all
740data of size @var{n} and smaller will be placed in that area.
741The limit @var{n} is passed to both the assembler and the linker
98508b2a 742using the command-line option @option{-G @var{n}}, @pxref{MIPS Options,,
fc16f8cc
RS
743Assembler options}. Note that the same value of @var{n} must be used
744when linking and when assembling all input files to the link; any
745inconsistency could cause a relocation overflow error.
746
747The size of an object in the @code{.bss} section is set by the
748@code{.comm} or @code{.lcomm} directive that defines it. The size of
749an external object may be set with the @code{.extern} directive. For
750example, @samp{.extern sym,4} declares that the object at @code{sym}
751is 4 bytes in length, while leaving @code{sym} otherwise undefined.
752
753When no @option{-G} option is given, the default limit is 8 bytes.
754The option @option{-G 0} prevents any data from being automatically
755classified as small.
756
757It is also possible to mark specific objects as small by putting them
758in the special sections @code{.sdata} and @code{.sbss}, which are
759``small'' counterparts of @code{.data} and @code{.bss} respectively.
760The toolchain will treat such data as small regardless of the
761@option{-G} setting.
762
763On startup, systems that support a small data area are expected to
764initialize register @code{$28}, also known as @code{$gp}, in such a
765way that small data can be accessed using a 16-bit offset from that
766register. For example, when @samp{addr} is small data,
767the @samp{dla $4,addr} instruction above is equivalent to:
768
769@smallexample
770daddiu $4,$28,%gp_rel(addr)
771@end smallexample
772
773Small data is not supported for SVR4-style PIC.
5a7560b5 774
252b5132
RH
775@node MIPS ISA
776@section Directives to override the ISA level
777
778@cindex MIPS ISA override
779@kindex @code{.set mips@var{n}}
780@sc{gnu} @code{@value{AS}} supports an additional directive to change
98508b2a 781the MIPS Instruction Set Architecture level on the fly: @code{.set
ae52f483 782mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 32r3,
7361da2c 78332r5, 32r6, 64, 64r2, 64r3, 64r5 or 64r6.
071742cf 784The values other than 0 make the assembler accept instructions
e335d9cb 785for the corresponding ISA level, from that point on in the
584da044
NC
786assembly. @code{.set mips@var{n}} affects not only which instructions
787are permitted, but also how certain macros are expanded. @code{.set
e335d9cb 788mips0} restores the ISA level to its original level: either the
a05a5b64 789level you selected with command-line options, or the default for your
81566a9b 790configuration. You can use this feature to permit specific MIPS III
584da044 791instructions while assembling in 32 bit mode. Use this directive with
ec68c924 792care!
252b5132 793
ad3fea08
TS
794@cindex MIPS CPU override
795@kindex @code{.set arch=@var{cpu}}
796The @code{.set arch=@var{cpu}} directive provides even finer control.
797It changes the effective CPU target and allows the assembler to use
798instructions specific to a particular CPU. All CPUs supported by the
a05a5b64 799@samp{-march} command-line option are also selectable by this directive.
ad3fea08 800The original value is restored by @code{.set arch=default}.
252b5132 801
ad3fea08
TS
802The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
803in which it will assemble instructions for the MIPS 16 processor. Use
804@code{.set nomips16} to return to normal 32 bit mode.
e16bfa71 805
98508b2a 806Traditional MIPS assemblers do not support this directive.
252b5132 807
df58fc94
RS
808The directive @code{.set micromips} puts the assembler into microMIPS mode,
809in which it will assemble instructions for the microMIPS processor. Use
810@code{.set nomicromips} to return to normal 32 bit mode.
811
98508b2a 812Traditional MIPS assemblers do not support this directive.
df58fc94 813
833794fc
MR
814@node MIPS assembly options
815@section Directives to control code generation
816
a05a5b64 817@cindex MIPS directives to override command-line options
919731af 818@kindex @code{.module}
a05a5b64 819The @code{.module} directive allows command-line options to be set directly
919731af 820from assembly. The format of the directive matches the @code{.set}
821directive but only those options which are relevant to a whole module are
822supported. The effect of a @code{.module} directive is the same as the
a05a5b64 823corresponding command-line option. Where @code{.set} directives support
919731af 824returning to a default then the @code{.module} directives do not as they
825define the defaults.
826
827These module-level directives must appear first in assembly.
828
829Traditional MIPS assemblers do not support this directive.
830
833794fc
MR
831@cindex MIPS 32-bit microMIPS instruction generation override
832@kindex @code{.set insn32}
833@kindex @code{.set noinsn32}
834The directive @code{.set insn32} makes the assembler only use 32-bit
835instruction encodings when generating code for the microMIPS processor.
836This directive inhibits the use of any 16-bit instructions from that
837point on in the assembly. The @code{.set noinsn32} directive allows
83816-bit instructions to be accepted.
839
840Traditional MIPS assemblers do not support this directive.
841
252b5132
RH
842@node MIPS autoextend
843@section Directives for extending MIPS 16 bit instructions
844
845@kindex @code{.set autoextend}
846@kindex @code{.set noautoextend}
847By default, MIPS 16 instructions are automatically extended to 32 bits
ad3fea08
TS
848when necessary. The directive @code{.set noautoextend} will turn this
849off. When @code{.set noautoextend} is in effect, any 32 bit instruction
850must be explicitly extended with the @code{.e} modifier (e.g.,
851@code{li.e $4,1000}). The directive @code{.set autoextend} may be used
252b5132
RH
852to once again automatically extend instructions when necessary.
853
854This directive is only meaningful when in MIPS 16 mode. Traditional
98508b2a 855MIPS assemblers do not support this directive.
252b5132
RH
856
857@node MIPS insn
858@section Directive to mark data as an instruction
859
860@kindex @code{.insn}
861The @code{.insn} directive tells @code{@value{AS}} that the following
df58fc94
RS
862data is actually instructions. This makes a difference in MIPS 16 and
863microMIPS modes: when loading the address of a label which precedes
864instructions, @code{@value{AS}} automatically adds 1 to the value, so
865that jumping to the loaded address will do the right thing.
252b5132 866
a946d7e3
NC
867@kindex @code{.global}
868The @code{.global} and @code{.globl} directives supported by
869@code{@value{AS}} will by default mark the symbol as pointing to a
870region of data not code. This means that, for example, any
871instructions following such a symbol will not be disassembled by
f746e6b9 872@code{objdump} as it will regard them as data. To change this
f179c512 873behavior an optional section name can be placed after the symbol name
a946d7e3 874in the @code{.global} directive. If this section exists and is known
f179c512 875to be a code section, then the symbol will be marked as pointing at
a946d7e3
NC
876code not data. Ie the syntax for the directive is:
877
878 @code{.global @var{symbol}[ @var{section}][, @var{symbol}[ @var{section}]] ...},
879
880Here is a short example:
881
882@example
883 .global foo .text, bar, baz .data
884foo:
885 nop
886bar:
887 .word 0x0
888baz:
889 .word 0x1
34bca508 890
a946d7e3
NC
891@end example
892
351cdf24
MF
893@node MIPS FP ABIs
894@section Directives to control the FP ABI
895@menu
896* MIPS FP ABI History:: History of FP ABIs
897* MIPS FP ABI Variants:: Supported FP ABIs
898* MIPS FP ABI Selection:: Automatic selection of FP ABI
899* MIPS FP ABI Compatibility:: Linking different FP ABI variants
900@end menu
901
902@node MIPS FP ABI History
903@subsection History of FP ABIs
904@cindex @code{.gnu_attribute 4, @var{n}} directive, MIPS
905@cindex @code{.gnu_attribute Tag_GNU_MIPS_ABI_FP, @var{n}} directive, MIPS
906The MIPS ABIs support a variety of different floating-point extensions
907where calling-convention and register sizes vary for floating-point data.
908The extensions exist to support a wide variety of optional architecture
909features. The resulting ABI variants are generally incompatible with each
910other and must be tracked carefully.
911
912Traditionally the use of an explicit @code{.gnu_attribute 4, @var{n}}
913directive is used to indicate which ABI is in use by a specific module.
a05a5b64 914It was then left to the user to ensure that command-line options and the
351cdf24
MF
915selected ABI were compatible with some potential for inconsistencies.
916
917@node MIPS FP ABI Variants
918@subsection Supported FP ABIs
919The supported floating-point ABI variants are:
920
921@table @code
922@item 0 - No floating-point
923This variant is used to indicate that floating-point is not used within
924the module at all and therefore has no impact on the ABI. This is the
925default.
926
927@item 1 - Double-precision
928This variant indicates that double-precision support is used. For 64-bit
929ABIs this means that 64-bit wide floating-point registers are required.
930For 32-bit ABIs this means that 32-bit wide floating-point registers are
931required and double-precision operations use pairs of registers.
932
933@item 2 - Single-precision
934This variant indicates that single-precision support is used. Double
935precision operations will be supported via soft-float routines.
936
937@item 3 - Soft-float
938This variant indicates that although floating-point support is used all
939operations are emulated in software. This means the ABI is modified to
940pass all floating-point data in general-purpose registers.
941
942@item 4 - Deprecated
943This variant existed as an initial attempt at supporting 64-bit wide
f179c512
MF
944floating-point registers for O32 ABI on a MIPS32r2 CPU. This has been
945superseded by 5, 6 and 7.
351cdf24
MF
946
947@item 5 - Double-precision 32-bit CPU, 32-bit or 64-bit FPU
948This variant is used by 32-bit ABIs to indicate that the floating-point
949code in the module has been designed to operate correctly with either
95032-bit wide or 64-bit wide floating-point registers. Double-precision
951support is used. Only O32 currently supports this variant and requires
952a minimum architecture of MIPS II.
953
954@item 6 - Double-precision 32-bit FPU, 64-bit FPU
955This variant is used by 32-bit ABIs to indicate that the floating-point
956code in the module requires 64-bit wide floating-point registers.
957Double-precision support is used. Only O32 currently supports this
958variant and requires a minimum architecture of MIPS32r2.
959
960@item 7 - Double-precision compat 32-bit FPU, 64-bit FPU
961This variant is used by 32-bit ABIs to indicate that the floating-point
962code in the module requires 64-bit wide floating-point registers.
963Double-precision support is used. This differs from the previous ABI
964as it restricts use of odd-numbered single-precision registers. Only
965O32 currently supports this variant and requires a minimum architecture
966of MIPS32r2.
967@end table
968
969@node MIPS FP ABI Selection
970@subsection Automatic selection of FP ABI
971@cindex @code{.module fp=@var{nn}} directive, MIPS
972In order to simplify and add safety to the process of selecting the
973correct floating-point ABI, the assembler will automatically infer the
a05a5b64 974correct @code{.gnu_attribute 4, @var{n}} directive based on command-line
351cdf24
MF
975options and @code{.module} overrides. Where an explicit
976@code{.gnu_attribute 4, @var{n}} directive has been seen then a warning
977will be raised if it does not match an inferred setting.
978
979The floating-point ABI is inferred as follows. If @samp{-msoft-float}
980has been used the module will be marked as soft-float. If
981@samp{-msingle-float} has been used then the module will be marked as
982single-precision. The remaining ABIs are then selected based
983on the FP register width. Double-precision is selected if the width
984of GP and FP registers match and the special double-precision variants
985for 32-bit ABIs are then selected depending on @samp{-mfpxx},
986@samp{-mfp64} and @samp{-mno-odd-spreg}.
987
988@node MIPS FP ABI Compatibility
989@subsection Linking different FP ABI variants
990Modules using the default FP ABI (no floating-point) can be linked with
991any other (singular) FP ABI variant.
992
993Special compatibility support exists for O32 with the four
994double-precision FP ABI variants. The @samp{-mfpxx} FP ABI is specifically
995designed to be compatible with the standard double-precision ABI and the
996@samp{-mfp64} FP ABIs. This makes it desirable for O32 modules to be
997built as @samp{-mfpxx} to ensure the maximum compatibility with other
998modules produced for more specific needs. The only FP ABIs which cannot
999be linked together are the standard double-precision ABI and the full
1000@samp{-mfp64} ABI with @samp{-modd-spreg}.
1001
ba92f887
MR
1002@node MIPS NaN Encodings
1003@section Directives to record which NaN encoding is being used
1004
1005@cindex MIPS IEEE 754 NaN data encoding selection
1006@cindex @code{.nan} directive, MIPS
1007The IEEE 754 floating-point standard defines two types of not-a-number
1008(NaN) data: ``signalling'' NaNs and ``quiet'' NaNs. The original version
1009of the standard did not specify how these two types should be
1010distinguished. Most implementations followed the i387 model, in which
1011the first bit of the significand is set for quiet NaNs and clear for
1012signalling NaNs. However, the original MIPS implementation assigned the
1013opposite meaning to the bit, so that it was set for signalling NaNs and
1014clear for quiet NaNs.
1015
1016The 2008 revision of the standard formally suggested the i387 choice
1017and as from Sep 2012 the current release of the MIPS architecture
1018therefore optionally supports that form. Code that uses one NaN encoding
1019would usually be incompatible with code that uses the other NaN encoding,
1020so MIPS ELF objects have a flag (@code{EF_MIPS_NAN2008}) to record which
1021encoding is being used.
1022
1023Assembly files can use the @code{.nan} directive to select between the
1024two encodings. @samp{.nan 2008} says that the assembly file uses the
1025IEEE 754-2008 encoding while @samp{.nan legacy} says that the file uses
1026the original MIPS encoding. If several @code{.nan} directives are given,
1027the final setting is the one that is used.
1028
1029The command-line options @option{-mnan=legacy} and @option{-mnan=2008}
1030can be used instead of @samp{.nan legacy} and @samp{.nan 2008}
1031respectively. However, any @code{.nan} directive overrides the
1032command-line setting.
1033
1034@samp{.nan legacy} is the default if no @code{.nan} directive or
1035@option{-mnan} option is given.
1036
1037Note that @sc{gnu} @code{@value{AS}} does not produce NaNs itself and
1038therefore these directives do not affect code generation. They simply
1039control the setting of the @code{EF_MIPS_NAN2008} flag.
1040
1041Traditional MIPS assemblers do not support these directives.
1042
98508b2a 1043@node MIPS Option Stack
252b5132
RH
1044@section Directives to save and restore options
1045
1046@cindex MIPS option stack
1047@kindex @code{.set push}
1048@kindex @code{.set pop}
1049The directives @code{.set push} and @code{.set pop} may be used to save
1050and restore the current settings for all the options which are
1051controlled by @code{.set}. The @code{.set push} directive saves the
1052current settings on a stack. The @code{.set pop} directive pops the
1053stack and restores the settings.
1054
1055These directives can be useful inside an macro which must change an
1056option such as the ISA level or instruction reordering but does not want
1057to change the state of the code which invoked the macro.
1058
98508b2a 1059Traditional MIPS assemblers do not support these directives.
1f25f5d3 1060
98508b2a 1061@node MIPS ASE Instruction Generation Overrides
1f25f5d3
CD
1062@section Directives to control generation of MIPS ASE instructions
1063
1064@cindex MIPS MIPS-3D instruction generation override
1065@kindex @code{.set mips3d}
1066@kindex @code{.set nomips3d}
1067The directive @code{.set mips3d} makes the assembler accept instructions
1068from the MIPS-3D Application Specific Extension from that point on
1069in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
1070instructions from being accepted.
1071
ad3fea08
TS
1072@cindex SmartMIPS instruction generation override
1073@kindex @code{.set smartmips}
1074@kindex @code{.set nosmartmips}
1075The directive @code{.set smartmips} makes the assembler accept
1076instructions from the SmartMIPS Application Specific Extension to the
e335d9cb 1077MIPS32 ISA from that point on in the assembly. The
ad3fea08
TS
1078@code{.set nosmartmips} directive prevents SmartMIPS instructions from
1079being accepted.
1080
deec1734
CD
1081@cindex MIPS MDMX instruction generation override
1082@kindex @code{.set mdmx}
1083@kindex @code{.set nomdmx}
1084The directive @code{.set mdmx} makes the assembler accept instructions
1085from the MDMX Application Specific Extension from that point on
1086in the assembly. The @code{.set nomdmx} directive prevents MDMX
1087instructions from being accepted.
1088
8b082fb1 1089@cindex MIPS DSP Release 1 instruction generation override
2ef2b9ae
CF
1090@kindex @code{.set dsp}
1091@kindex @code{.set nodsp}
1092The directive @code{.set dsp} makes the assembler accept instructions
8b082fb1
TS
1093from the DSP Release 1 Application Specific Extension from that point
1094on in the assembly. The @code{.set nodsp} directive prevents DSP
1095Release 1 instructions from being accepted.
1096
1097@cindex MIPS DSP Release 2 instruction generation override
1098@kindex @code{.set dspr2}
1099@kindex @code{.set nodspr2}
1100The directive @code{.set dspr2} makes the assembler accept instructions
1101from the DSP Release 2 Application Specific Extension from that point
f179c512 1102on in the assembly. This directive implies @code{.set dsp}. The
8b082fb1
TS
1103@code{.set nodspr2} directive prevents DSP Release 2 instructions from
1104being accepted.
2ef2b9ae 1105
8f4f9071
MF
1106@cindex MIPS DSP Release 3 instruction generation override
1107@kindex @code{.set dspr3}
1108@kindex @code{.set nodspr3}
1109The directive @code{.set dspr3} makes the assembler accept instructions
1110from the DSP Release 3 Application Specific Extension from that point
1111on in the assembly. This directive implies @code{.set dsp} and
1112@code{.set dspr2}. The @code{.set nodspr3} directive prevents DSP
1113Release 3 instructions from being accepted.
1114
ef2e4d86
CF
1115@cindex MIPS MT instruction generation override
1116@kindex @code{.set mt}
1117@kindex @code{.set nomt}
1118The directive @code{.set mt} makes the assembler accept instructions
1119from the MT Application Specific Extension from that point on
1120in the assembly. The @code{.set nomt} directive prevents MT
1121instructions from being accepted.
1122
dec0624d
MR
1123@cindex MIPS MCU instruction generation override
1124@kindex @code{.set mcu}
1125@kindex @code{.set nomcu}
1126The directive @code{.set mcu} makes the assembler accept instructions
1127from the MCU Application Specific Extension from that point on
1128in the assembly. The @code{.set nomcu} directive prevents MCU
1129instructions from being accepted.
1130
56d438b1
CF
1131@cindex MIPS SIMD Architecture instruction generation override
1132@kindex @code{.set msa}
1133@kindex @code{.set nomsa}
1134The directive @code{.set msa} makes the assembler accept instructions
1135from the MIPS SIMD Architecture Extension from that point on
1136in the assembly. The @code{.set nomsa} directive prevents MSA
1137instructions from being accepted.
1138
b015e599
AP
1139@cindex Virtualization instruction generation override
1140@kindex @code{.set virt}
1141@kindex @code{.set novirt}
1142The directive @code{.set virt} makes the assembler accept instructions
1143from the Virtualization Application Specific Extension from that point
1144on in the assembly. The @code{.set novirt} directive prevents Virtualization
1145instructions from being accepted.
1146
7d64c587
AB
1147@cindex MIPS eXtended Physical Address (XPA) instruction generation override
1148@kindex @code{.set xpa}
1149@kindex @code{.set noxpa}
1150The directive @code{.set xpa} makes the assembler accept instructions
1151from the XPA Extension from that point on in the assembly. The
1152@code{.set noxpa} directive prevents XPA instructions from being accepted.
1153
25499ac7
MR
1154@cindex MIPS16e2 instruction generation override
1155@kindex @code{.set mips16e2}
1156@kindex @code{.set nomips16e2}
1157The directive @code{.set mips16e2} makes the assembler accept instructions
1158from the MIPS16e2 Application Specific Extension from that point on in the
75c80ee1
MR
1159assembly, whenever in MIPS16 mode. The @code{.set nomips16e2} directive
1160prevents MIPS16e2 instructions from being accepted, in MIPS16 mode. Neither
25499ac7
MR
1161directive affects the state of MIPS16 mode being active itself which has
1162separate controls.
1163
730c3174
SE
1164@cindex MIPS cyclic redundancy check (CRC) instruction generation override
1165@kindex @code{.set crc}
1166@kindex @code{.set nocrc}
1167The directive @code{.set crc} makes the assembler accept instructions
1168from the CRC Extension from that point on in the assembly. The
1169@code{.set nocrc} directive prevents CRC instructions from being accepted.
1170
6f20c942
FS
1171@cindex MIPS Global INValidate (GINV) instruction generation override
1172@kindex @code{.set ginv}
1173@kindex @code{.set noginv}
1174The directive @code{.set ginv} makes the assembler accept instructions
1175from the GINV Extension from that point on in the assembly. The
1176@code{.set noginv} directive prevents GINV instructions from being accepted.
1177
8095d2f7
CX
1178@cindex Loongson MultiMedia extensions Instructions (MMI) generation override
1179@kindex @code{.set loongson-mmi}
1180@kindex @code{.set noloongson-mmi}
1181The directive @code{.set loongson-mmi} makes the assembler accept
1182instructions from the MMI Extension from that point on in the assembly.
1183The @code{.set noloongson-mmi} directive prevents MMI instructions from
1184being accepted.
1185
716c08de
CX
1186@cindex Loongson Content Address Memory (CAM) generation override
1187@kindex @code{.set loongson-cam}
1188@kindex @code{.set noloongson-cam}
1189The directive @code{.set loongson-cam} makes the assembler accept
1190instructions from the Loongson CAM from that point on in the assembly.
1191The @code{.set noloongson-cam} directive prevents Loongson CAM instructions
1192from being accepted.
1193
bdc6c06e
CX
1194@cindex Loongson EXTensions (EXT) instructions generation override
1195@kindex @code{.set loongson-ext}
1196@kindex @code{.set noloongson-ext}
1197The directive @code{.set loongson-ext} makes the assembler accept
1198instructions from the Loongson EXT from that point on in the assembly.
1199The @code{.set noloongson-ext} directive prevents Loongson EXT instructions
1200from being accepted.
1201
a693765e
CX
1202@cindex Loongson EXTensions R2 (EXT2) instructions generation override
1203@kindex @code{.set loongson-ext2}
1204@kindex @code{.set noloongson-ext2}
1205The directive @code{.set loongson-ext2} makes the assembler accept
1206instructions from the Loongson EXT2 from that point on in the assembly.
1207This directive implies @code{.set loognson-ext}.
1208The @code{.set noloongson-ext2} directive prevents Loongson EXT2 instructions
1209from being accepted.
1210
98508b2a 1211Traditional MIPS assemblers do not support these directives.
037b32b9 1212
98508b2a 1213@node MIPS Floating-Point
037b32b9
AN
1214@section Directives to override floating-point options
1215
1216@cindex Disable floating-point instructions
1217@kindex @code{.set softfloat}
1218@kindex @code{.set hardfloat}
1219The directives @code{.set softfloat} and @code{.set hardfloat} provide
1220finer control of disabling and enabling float-point instructions.
1221These directives always override the default (that hard-float
1222instructions are accepted) or the command-line options
1223(@samp{-msoft-float} and @samp{-mhard-float}).
1224
1225@cindex Disable single-precision floating-point operations
605b1dd4
NH
1226@kindex @code{.set singlefloat}
1227@kindex @code{.set doublefloat}
037b32b9
AN
1228The directives @code{.set singlefloat} and @code{.set doublefloat}
1229provide finer control of disabling and enabling double-precision
1230float-point operations. These directives always override the default
1231(that double-precision operations are accepted) or the command-line
1232options (@samp{-msingle-float} and @samp{-mdouble-float}).
1233
98508b2a 1234Traditional MIPS assemblers do not support these directives.
7c31ae13
NC
1235
1236@node MIPS Syntax
1237@section Syntactical considerations for the MIPS assembler
1238@menu
1239* MIPS-Chars:: Special Characters
1240@end menu
1241
1242@node MIPS-Chars
1243@subsection Special Characters
1244
1245@cindex line comment character, MIPS
1246@cindex MIPS line comment character
1247The presence of a @samp{#} on a line indicates the start of a comment
1248that extends to the end of the current line.
1249
1250If a @samp{#} appears as the first character of a line, the whole line
1251is treated as a comment, but in this case the line can also be a
1252logical line number directive (@pxref{Comments}) or a
1253preprocessor control command (@pxref{Preprocessing}).
1254
1255@cindex line separator, MIPS
1256@cindex statement separator, MIPS
1257@cindex MIPS line separator
1258The @samp{;} character can be used to separate statements on the same
1259line.
This page took 0.854218 seconds and 4 git commands to generate.