[MIPS] Apply ASE information for the selected processor
[deliverable/binutils-gdb.git] / gas / doc / c-mips.texi
CommitLineData
82704155 1@c Copyright (C) 1991-2019 Free Software Foundation, Inc.
252b5132
RH
2@c This is part of the GAS manual.
3@c For copying conditions, see the file as.texinfo.
4@ifset GENERIC
5@page
6@node MIPS-Dependent
7@chapter MIPS Dependent Features
8@end ifset
9@ifclear GENERIC
10@node Machine Dependencies
11@chapter MIPS Dependent Features
12@end ifclear
13
14@cindex MIPS processor
98508b2a
RS
15@sc{gnu} @code{@value{AS}} for MIPS architectures supports several
16different MIPS processors, and MIPS ISA levels I through V, MIPS32,
17and MIPS64. For information about the MIPS instruction set, see
584da044 18@cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
98508b2a 19For an overview of MIPS assembly conventions, see ``Appendix D:
584da044 20Assembly Language Programming'' in the same work.
252b5132
RH
21
22@menu
98508b2a 23* MIPS Options:: Assembler options
fc16f8cc 24* MIPS Macros:: High-level assembly macros
5a7560b5 25* MIPS Symbol Sizes:: Directives to override the size of symbols
fc16f8cc 26* MIPS Small Data:: Controlling the use of small data accesses
252b5132 27* MIPS ISA:: Directives to override the ISA level
833794fc 28* MIPS assembly options:: Directives to control code generation
252b5132
RH
29* MIPS autoextend:: Directives for extending MIPS 16 bit instructions
30* MIPS insn:: Directive to mark data as an instruction
351cdf24 31* MIPS FP ABIs:: Marking which FP ABI is in use
ba92f887 32* MIPS NaN Encodings:: Directives to record which NaN encoding is being used
98508b2a
RS
33* MIPS Option Stack:: Directives to save and restore options
34* MIPS ASE Instruction Generation Overrides:: Directives to control
0eb7102d 35 generation of MIPS ASE instructions
98508b2a 36* MIPS Floating-Point:: Directives to override floating-point options
7c31ae13 37* MIPS Syntax:: MIPS specific syntactical considerations
252b5132
RH
38@end menu
39
98508b2a 40@node MIPS Options
252b5132
RH
41@section Assembler options
42
98508b2a 43The MIPS configurations of @sc{gnu} @code{@value{AS}} support these
252b5132
RH
44special options:
45
46@table @code
47@cindex @code{-G} option (MIPS)
48@item -G @var{num}
fc16f8cc
RS
49Set the ``small data'' limit to @var{n} bytes. The default limit is 8 bytes.
50@xref{MIPS Small Data,, Controlling the use of small data accesses}.
252b5132
RH
51
52@cindex @code{-EB} option (MIPS)
53@cindex @code{-EL} option (MIPS)
54@cindex MIPS big-endian output
55@cindex MIPS little-endian output
56@cindex big-endian output, MIPS
57@cindex little-endian output, MIPS
58@item -EB
59@itemx -EL
98508b2a 60Any MIPS configuration of @code{@value{AS}} can select big-endian or
252b5132
RH
61little-endian output at run time (unlike the other @sc{gnu} development
62tools, which must be configured for one or the other). Use @samp{-EB}
63to select big-endian output, and @samp{-EL} for little-endian.
64
0c000745
RS
65@item -KPIC
66@cindex PIC selection, MIPS
67@cindex @option{-KPIC} option, MIPS
68Generate SVR4-style PIC. This option tells the assembler to generate
69SVR4-style position-independent macro expansions. It also tells the
70assembler to mark the output file as PIC.
71
72@item -mvxworks-pic
73@cindex @option{-mvxworks-pic} option, MIPS
74Generate VxWorks PIC. This option tells the assembler to generate
75VxWorks-style position-independent macro expansions.
76
252b5132
RH
77@cindex MIPS architecture options
78@item -mips1
79@itemx -mips2
80@itemx -mips3
81@itemx -mips4
b1929900 82@itemx -mips5
e7af610e 83@itemx -mips32
af7ee8bf 84@itemx -mips32r2
ae52f483
AB
85@itemx -mips32r3
86@itemx -mips32r5
7361da2c 87@itemx -mips32r6
84ea6cf2 88@itemx -mips64
5f74bc13 89@itemx -mips64r2
ae52f483
AB
90@itemx -mips64r3
91@itemx -mips64r5
7361da2c 92@itemx -mips64r6
252b5132 93Generate code for a particular MIPS Instruction Set Architecture level.
98508b2a
RS
94@samp{-mips1} corresponds to the R2000 and R3000 processors,
95@samp{-mips2} to the R6000 processor, @samp{-mips3} to the
81566a9b 96R4000 processor, and @samp{-mips4} to the R8000 and R10000 processors.
7361da2c
AB
97@samp{-mips5}, @samp{-mips32}, @samp{-mips32r2}, @samp{-mips32r3},
98@samp{-mips32r5}, @samp{-mips32r6}, @samp{-mips64}, @samp{-mips64r2},
99@samp{-mips64r3}, @samp{-mips64r5}, and @samp{-mips64r6} correspond to
100generic MIPS V, MIPS32, MIPS32 Release 2, MIPS32 Release 3, MIPS32
101Release 5, MIPS32 Release 6, MIPS64, and MIPS64 Release 2, MIPS64
102Release 3, MIPS64 Release 5, and MIPS64 Release 6 ISA processors,
103respectively. You can also switch instruction sets during the assembly;
104see @ref{MIPS ISA, Directives to override the ISA level}.
252b5132 105
6349b5f4 106@item -mgp32
ca4e0257
RS
107@itemx -mfp32
108Some macros have different expansions for 32-bit and 64-bit registers.
109The register sizes are normally inferred from the ISA and ABI, but these
110flags force a certain group of registers to be treated as 32 bits wide at
111all times. @samp{-mgp32} controls the size of general-purpose registers
112and @samp{-mfp32} controls the size of floating-point registers.
113
ad3fea08
TS
114The @code{.set gp=32} and @code{.set fp=32} directives allow the size
115of registers to be changed for parts of an object. The default value is
116restored by @code{.set gp=default} and @code{.set fp=default}.
117
ca4e0257
RS
118On some MIPS variants there is a 32-bit mode flag; when this flag is
119set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
120save the 32-bit registers on a context switch, so it is essential never
121to use the 64-bit registers.
6349b5f4
AH
122
123@item -mgp64
ad3fea08
TS
124@itemx -mfp64
125Assume that 64-bit registers are available. This is provided in the
126interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
127
128The @code{.set gp=64} and @code{.set fp=64} directives allow the size
129of registers to be changed for parts of an object. The default value is
130restored by @code{.set gp=default} and @code{.set fp=default}.
6349b5f4 131
351cdf24
MF
132@item -mfpxx
133Make no assumptions about whether 32-bit or 64-bit floating-point
134registers are available. This is provided to support having modules
135compatible with either @samp{-mfp32} or @samp{-mfp64}. This option can
136only be used with MIPS II and above.
137
138The @code{.set fp=xx} directive allows a part of an object to be marked
139as not making assumptions about 32-bit or 64-bit FP registers. The
140default value is restored by @code{.set fp=default}.
141
142@item -modd-spreg
143@itemx -mno-odd-spreg
144Enable use of floating-point operations on odd-numbered single-precision
145registers when supported by the ISA. @samp{-mfpxx} implies
146@samp{-mno-odd-spreg}, otherwise the default is @samp{-modd-spreg}
147
252b5132
RH
148@item -mips16
149@itemx -no-mips16
150Generate code for the MIPS 16 processor. This is equivalent to putting
32035f51 151@code{.module mips16} at the start of the assembly file. @samp{-no-mips16}
252b5132
RH
152turns off this option.
153
25499ac7
MR
154@item -mmips16e2
155@itemx -mno-mips16e2
156Enable the use of MIPS16e2 instructions in MIPS16 mode. This is equivalent
157to putting @code{.module mips16e2} at the start of the assembly file.
158@samp{-mno-mips16e2} turns off this option.
159
df58fc94
RS
160@item -mmicromips
161@itemx -mno-micromips
162Generate code for the microMIPS processor. This is equivalent to putting
32035f51
MR
163@code{.module micromips} at the start of the assembly file.
164@samp{-mno-micromips} turns off this option. This is equivalent to putting
165@code{.module nomicromips} at the start of the assembly file.
df58fc94 166
e16bfa71
TS
167@item -msmartmips
168@itemx -mno-smartmips
169Enables the SmartMIPS extensions to the MIPS32 instruction set, which
170provides a number of new instructions which target smartcard and
171cryptographic applications. This is equivalent to putting
32035f51 172@code{.module smartmips} at the start of the assembly file.
e16bfa71
TS
173@samp{-mno-smartmips} turns off this option.
174
1f25f5d3
CD
175@item -mips3d
176@itemx -no-mips3d
177Generate code for the MIPS-3D Application Specific Extension.
178This tells the assembler to accept MIPS-3D instructions.
179@samp{-no-mips3d} turns off this option.
180
deec1734
CD
181@item -mdmx
182@itemx -no-mdmx
183Generate code for the MDMX Application Specific Extension.
184This tells the assembler to accept MDMX instructions.
185@samp{-no-mdmx} turns off this option.
186
2ef2b9ae
CF
187@item -mdsp
188@itemx -mno-dsp
8b082fb1
TS
189Generate code for the DSP Release 1 Application Specific Extension.
190This tells the assembler to accept DSP Release 1 instructions.
2ef2b9ae
CF
191@samp{-mno-dsp} turns off this option.
192
8b082fb1
TS
193@item -mdspr2
194@itemx -mno-dspr2
195Generate code for the DSP Release 2 Application Specific Extension.
8f4f9071 196This option implies @samp{-mdsp}.
8b082fb1
TS
197This tells the assembler to accept DSP Release 2 instructions.
198@samp{-mno-dspr2} turns off this option.
199
8f4f9071
MF
200@item -mdspr3
201@itemx -mno-dspr3
202Generate code for the DSP Release 3 Application Specific Extension.
203This option implies @samp{-mdsp} and @samp{-mdspr2}.
204This tells the assembler to accept DSP Release 3 instructions.
205@samp{-mno-dspr3} turns off this option.
206
ef2e4d86
CF
207@item -mmt
208@itemx -mno-mt
209Generate code for the MT Application Specific Extension.
210This tells the assembler to accept MT instructions.
211@samp{-mno-mt} turns off this option.
212
dec0624d
MR
213@item -mmcu
214@itemx -mno-mcu
215Generate code for the MCU Application Specific Extension.
216This tells the assembler to accept MCU instructions.
217@samp{-mno-mcu} turns off this option.
218
56d438b1
CF
219@item -mmsa
220@itemx -mno-msa
221Generate code for the MIPS SIMD Architecture Extension.
222This tells the assembler to accept MSA instructions.
223@samp{-mno-msa} turns off this option.
224
7d64c587
AB
225@item -mxpa
226@itemx -mno-xpa
227Generate code for the MIPS eXtended Physical Address (XPA) Extension.
228This tells the assembler to accept XPA instructions.
229@samp{-mno-xpa} turns off this option.
230
b015e599
AP
231@item -mvirt
232@itemx -mno-virt
233Generate code for the Virtualization Application Specific Extension.
234This tells the assembler to accept Virtualization instructions.
235@samp{-mno-virt} turns off this option.
236
730c3174
SE
237@item -mcrc
238@itemx -mno-crc
239Generate code for the cyclic redundancy check (CRC) Application Specific
240Extension. This tells the assembler to accept CRC instructions.
241@samp{-mno-crc} turns off this option.
242
6f20c942
FS
243@item -mginv
244@itemx -mno-ginv
245Generate code for the Global INValidate (GINV) Application Specific
246Extension. This tells the assembler to accept GINV instructions.
247@samp{-mno-ginv} turns off this option.
248
8095d2f7
CX
249@item -mloongson-mmi
250@itemx -mno-loongson-mmi
251Generate code for the Loongson MultiMedia extensions Instructions (MMI)
252Application Specific Extension. This tells the assembler to accept MMI
253instructions.
254@samp{-mno-loongson-mmi} turns off this option.
255
716c08de
CX
256@item -mloongson-cam
257@itemx -mno-loongson-cam
258Generate code for the Loongson Content Address Memory (CAM)
259Application Specific Extension. This tells the assembler to accept CAM
260instructions.
261@samp{-mno-loongson-cam} turns off this option.
262
bdc6c06e
CX
263@item -mloongson-ext
264@itemx -mno-loongson-ext
265Generate code for the Loongson EXTensions (EXT) instructions
266Application Specific Extension. This tells the assembler to accept EXT
267instructions.
268@samp{-mno-loongson-ext} turns off this option.
269
a693765e
CX
270@item -mloongson-ext2
271@itemx -mno-loongson-ext2
272Generate code for the Loongson EXTensions R2 (EXT2) instructions
273Application Specific Extension. This tells the assembler to accept EXT2
274instructions.
275@samp{-mno-loongson-ext2} turns off this option.
276
833794fc
MR
277@item -minsn32
278@itemx -mno-insn32
279Only use 32-bit instruction encodings when generating code for the
280microMIPS processor. This option inhibits the use of any 16-bit
281instructions. This is equivalent to putting @code{.set insn32} at
282the start of the assembly file. @samp{-mno-insn32} turns off this
283option. This is equivalent to putting @code{.set noinsn32} at the
284start of the assembly file. By default @samp{-mno-insn32} is
285selected, allowing all instructions to be used.
286
6b76fefe 287@item -mfix7000
9ee72ff1 288@itemx -mno-fix7000
6b76fefe
CM
289Cause nops to be inserted if the read of the destination register
290of an mfhi or mflo instruction occurs in the following two instructions.
291
a8d14a88
CM
292@item -mfix-rm7000
293@itemx -mno-fix-rm7000
294Cause nops to be inserted if a dmult or dmultu instruction is
295followed by a load instruction.
296
c67a084a
NC
297@item -mfix-loongson2f-jump
298@itemx -mno-fix-loongson2f-jump
299Eliminate instruction fetch from outside 256M region to work around the
300Loongson2F @samp{jump} instructions. Without it, under extreme cases,
301the kernel may crash. The issue has been solved in latest processor
302batches, but this fix has no side effect to them.
303
304@item -mfix-loongson2f-nop
305@itemx -mno-fix-loongson2f-nop
306Replace nops by @code{or at,at,zero} to work around the Loongson2F
98508b2a
RS
307@samp{nop} errata. Without it, under extreme cases, the CPU might
308deadlock. The issue has been solved in later Loongson2F batches, but
c67a084a
NC
309this fix has no side effect to them.
310
6f2117ba
PH
311@item -mfix-loongson3-llsc
312@itemx -mno-fix-loongson3-llsc
313Insert @samp{sync} before @samp{ll} and @samp{lld} to work around
314Loongson3 LLSC errata. Without it, under extrame cases, the CPU might
315deadlock. The default can be controlled by the
316@option{--enable-mips-fix-loongson3-llsc=[yes|no]} configure option.
317
d766e8ec 318@item -mfix-vr4120
2babba43 319@itemx -mno-fix-vr4120
d766e8ec
RS
320Insert nops to work around certain VR4120 errata. This option is
321intended to be used on GCC-generated code: it is not designed to catch
322all problems in hand-written assembler code.
60b63b72 323
11db99f8 324@item -mfix-vr4130
2babba43 325@itemx -mno-fix-vr4130
11db99f8
RS
326Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
327
6a32d874 328@item -mfix-24k
45e279f5 329@itemx -mno-fix-24k
6a32d874
CM
330Insert nops to work around the 24K @samp{eret}/@samp{deret} errata.
331
d954098f
DD
332@item -mfix-cn63xxp1
333@itemx -mno-fix-cn63xxp1
334Replace @code{pref} hints 0 - 4 and 6 - 24 with hint 28 to work around
335certain CN63XXP1 errata.
336
27c634e0
FN
337@item -mfix-r5900
338@itemx -mno-fix-r5900
339Do not attempt to schedule the preceding instruction into the delay slot
340of a branch instruction placed at the end of a short loop of six
341instructions or fewer and always schedule a @code{nop} instruction there
342instead. The short loop bug under certain conditions causes loops to
343execute only once or twice, due to a hardware bug in the R5900 chip.
344
252b5132
RH
345@item -m4010
346@itemx -no-m4010
98508b2a
RS
347Generate code for the LSI R4010 chip. This tells the assembler to
348accept the R4010-specific instructions (@samp{addciu}, @samp{ffc},
252b5132
RH
349etc.), and to not schedule @samp{nop} instructions around accesses to
350the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
351option.
352
353@item -m4650
354@itemx -no-m4650
98508b2a 355Generate code for the MIPS R4650 chip. This tells the assembler to accept
252b5132
RH
356the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
357instructions around accesses to the @samp{HI} and @samp{LO} registers.
358@samp{-no-m4650} turns off this option.
359
a4ac1c42 360@item -m3900
252b5132
RH
361@itemx -no-m3900
362@itemx -m4100
363@itemx -no-m4100
364For each option @samp{-m@var{nnnn}}, generate code for the MIPS
98508b2a 365R@var{nnnn} chip. This tells the assembler to accept instructions
252b5132
RH
366specific to that chip, and to schedule for that chip's hazards.
367
ec68c924 368@item -march=@var{cpu}
98508b2a 369Generate code for a particular MIPS CPU. It is exactly equivalent to
252b5132
RH
370@samp{-m@var{cpu}}, except that there are more value of @var{cpu}
371understood. Valid @var{cpu} value are:
372
373@quotation
3742000,
3753000,
3763900,
3774000,
3784010,
3794100,
3804111,
60b63b72
RS
381vr4120,
382vr4130,
383vr4181,
252b5132
RH
3844300,
3854400,
3864600,
3874650,
3885000,
b946ec34
NC
389rm5200,
390rm5230,
391rm5231,
392rm5261,
393rm5721,
60b63b72
RS
394vr5400,
395vr5500,
252b5132 3966000,
b946ec34 397rm7000,
252b5132 3988000,
963ac363 399rm9000,
e7af610e 40010000,
18ae5d72 40112000,
3aa3176b
TS
40214000,
40316000,
ad3fea08
TS
4044kc,
4054km,
4064kp,
4074ksc,
4084kec,
4094kem,
4104kep,
4114ksd,
412m4k,
413m4kp,
b5503c7b
MR
414m14k,
415m14kc,
7a795ef4
MR
416m14ke,
417m14kec,
ad3fea08 41824kc,
0fdf1951 41924kf2_1,
ad3fea08 42024kf,
0fdf1951 42124kf1_1,
ad3fea08 42224kec,
0fdf1951 42324kef2_1,
ad3fea08 42424kef,
0fdf1951 42524kef1_1,
ad3fea08 42634kc,
0fdf1951 42734kf2_1,
ad3fea08 42834kf,
0fdf1951 42934kf1_1,
711eefe4 43034kn,
f281862d 43174kc,
0fdf1951 43274kf2_1,
f281862d 43374kf,
0fdf1951
RS
43474kf1_1,
43574kf3_2,
30f8113a
SL
4361004kc,
4371004kf2_1,
4381004kf,
4391004kf1_1,
77403ce9 440interaptiv,
38bf472a 441interaptiv-mr2,
c6e5c03a
RS
442m5100,
443m5101,
bbaa46c0 444p5600,
ad3fea08
TS
4455kc,
4465kf,
44720kc,
44825kf,
82100185 449sb1,
350cc38d 450sb1a,
7ef0d297 451i6400,
a4968f42 452p6600,
350cc38d 453loongson2e,
037b32b9 454loongson2f,
ac8cb70f 455gs464,
bd782c07 456gs464e,
9108bc33 457gs264e,
52b6b6b9 458octeon,
dd6a37e7 459octeon+,
432233b3 460octeon2,
2c629856 461octeon3,
55a36193
MK
462xlr,
463xlp
252b5132
RH
464@end quotation
465
0fdf1951
RS
466For compatibility reasons, @samp{@var{n}x} and @samp{@var{b}fx} are
467accepted as synonyms for @samp{@var{n}f1_1}. These values are
468deprecated.
469
ec68c924 470@item -mtune=@var{cpu}
98508b2a 471Schedule and tune for a particular MIPS CPU. Valid @var{cpu} values are
ec68c924
EC
472identical to @samp{-march=@var{cpu}}.
473
316f5878
RS
474@item -mabi=@var{abi}
475Record which ABI the source code uses. The recognized arguments
476are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
252b5132 477
aed1a261
RS
478@item -msym32
479@itemx -mno-sym32
480@cindex -msym32
481@cindex -mno-sym32
482Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
5a7560b5 483the beginning of the assembler input. @xref{MIPS Symbol Sizes}.
aed1a261 484
252b5132
RH
485@cindex @code{-nocpp} ignored (MIPS)
486@item -nocpp
487This option is ignored. It is accepted for command-line compatibility with
488other assemblers, which use it to turn off C style preprocessing. With
489@sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
490@sc{gnu} assembler itself never runs the C preprocessor.
491
037b32b9
AN
492@item -msoft-float
493@itemx -mhard-float
494Disable or enable floating-point instructions. Note that by default
495floating-point instructions are always allowed even with CPU targets
496that don't have support for these instructions.
497
498@item -msingle-float
499@itemx -mdouble-float
500Disable or enable double-precision floating-point operations. Note
501that by default double-precision floating-point operations are always
502allowed even with CPU targets that don't have support for these
503operations.
504
119d663a
NC
505@item --construct-floats
506@itemx --no-construct-floats
119d663a
NC
507The @code{--no-construct-floats} option disables the construction of
508double width floating point constants by loading the two halves of the
509value into the two single width floating point registers that make up
510the double width register. This feature is useful if the processor
511support the FR bit in its status register, and this bit is known (by
512the programmer) to be set. This bit prevents the aliasing of the double
513width register by the single width registers.
514
63bf5651 515By default @code{--construct-floats} is selected, allowing construction
119d663a
NC
516of these floating point constants.
517
3bf0dbfb
MR
518@item --relax-branch
519@itemx --no-relax-branch
520The @samp{--relax-branch} option enables the relaxation of out-of-range
521branches. Any branches whose target cannot be reached directly are
522converted to a small instruction sequence including an inverse-condition
523branch to the physically next instruction, and a jump to the original
524target is inserted between the two instructions. In PIC code the jump
525will involve further instructions for address calculation.
526
527The @code{BC1ANY2F}, @code{BC1ANY2T}, @code{BC1ANY4F}, @code{BC1ANY4T},
528@code{BPOSGE32} and @code{BPOSGE64} instructions are excluded from
529relaxation, because they have no complementing counterparts. They could
530be relaxed with the use of a longer sequence involving another branch,
531however this has not been implemented and if their target turns out of
532reach, they produce an error even if branch relaxation is enabled.
533
81566a9b 534Also no MIPS16 branches are ever relaxed.
3bf0dbfb
MR
535
536By default @samp{--no-relax-branch} is selected, causing any out-of-range
537branches to produce an error.
538
8b10b0b3
MR
539@item -mignore-branch-isa
540@itemx -mno-ignore-branch-isa
541Ignore branch checks for invalid transitions between ISA modes.
542
543The semantics of branches does not provide for an ISA mode switch, so in
544most cases the ISA mode a branch has been encoded for has to be the same
545as the ISA mode of the branch's target label. If the ISA modes do not
546match, then such a branch, if taken, will cause the ISA mode to remain
547unchanged and instructions that follow will be executed in the wrong ISA
548mode causing the program to misbehave or crash.
549
550In the case of the @code{BAL} instruction it may be possible to relax
551it to an equivalent @code{JALX} instruction so that the ISA mode is
552switched at the run time as required. For other branches no relaxation
553is possible and therefore GAS has checks implemented that verify in
554branch assembly that the two ISA modes match, and report an error
555otherwise so that the problem with code can be diagnosed at the assembly
556time rather than at the run time.
557
558However some assembly code, including generated code produced by some
559versions of GCC, may incorrectly include branches to data labels, which
560appear to require a mode switch but are either dead or immediately
561followed by valid instructions encoded for the same ISA the branch has
562been encoded for. While not strictly correct at the source level such
563code will execute as intended, so to help with these cases
564@samp{-mignore-branch-isa} is supported which disables ISA mode checks
565for branches.
566
567By default @samp{-mno-ignore-branch-isa} is selected, causing any invalid
568branch requiring a transition between ISA modes to produce an error.
569
a05a5b64 570@cindex @option{-mnan=} command-line option, MIPS
ba92f887
MR
571@item -mnan=@var{encoding}
572This option indicates whether the source code uses the IEEE 2008
573NaN encoding (@option{-mnan=2008}) or the original MIPS encoding
574(@option{-mnan=legacy}). It is equivalent to adding a @code{.nan}
575directive to the beginning of the source file. @xref{MIPS NaN Encodings}.
576
577@option{-mnan=legacy} is the default if no @option{-mnan} option or
578@code{.nan} directive is used.
579
252b5132
RH
580@item --trap
581@itemx --no-break
582@c FIXME! (1) reflect these options (next item too) in option summaries;
583@c (2) stop teasing, say _which_ instructions expanded _how_.
584@code{@value{AS}} automatically macro expands certain division and
585multiplication instructions to check for overflow and division by zero. This
586option causes @code{@value{AS}} to generate code to take a trap exception
587rather than a break exception when an error is detected. The trap instructions
588are only supported at Instruction Set Architecture level 2 and higher.
589
590@item --break
591@itemx --no-trap
592Generate code to take a break exception rather than a trap exception when an
593error is detected. This is the default.
63486801 594
dcd410fe
RO
595@item -mpdr
596@itemx -mno-pdr
597Control generation of @code{.pdr} sections. Off by default on IRIX, on
598elsewhere.
aa6975fb
ILT
599
600@item -mshared
601@itemx -mno-shared
602When generating code using the Unix calling conventions (selected by
603@samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
604which can go into a shared library. The @samp{-mno-shared} option
605tells gas to generate code which uses the calling convention, but can
606not go into a shared library. The resulting code is slightly more
607efficient. This option only affects the handling of the
608@samp{.cpload} and @samp{.cpsetup} pseudo-ops.
252b5132
RH
609@end table
610
fc16f8cc
RS
611@node MIPS Macros
612@section High-level assembly macros
613
614MIPS assemblers have traditionally provided a wider range of
615instructions than the MIPS architecture itself. These extra
616instructions are usually referred to as ``macro'' instructions
617@footnote{The term ``macro'' is somewhat overloaded here, since
618these macros have no relation to those defined by @code{.macro},
619@pxref{Macro,, @code{.macro}}.}.
620
621Some MIPS macro instructions extend an underlying architectural instruction
622while others are entirely new. An example of the former type is @code{and},
623which allows the third operand to be either a register or an arbitrary
624immediate value. Examples of the latter type include @code{bgt}, which
625branches to the third operand when the first operand is greater than
626the second operand, and @code{ulh}, which implements an unaligned
6272-byte load.
628
629One of the most common extensions provided by macros is to expand
630memory offsets to the full address range (32 or 64 bits) and to allow
631symbolic offsets such as @samp{my_data + 4} to be used in place of
632integer constants. For example, the architectural instruction
633@code{lbu} allows only a signed 16-bit offset, whereas the macro
634@code{lbu} allows code such as @samp{lbu $4,array+32769($5)}.
635The implementation of these symbolic offsets depends on several factors,
98508b2a
RS
636such as whether the assembler is generating SVR4-style PIC (selected by
637@option{-KPIC}, @pxref{MIPS Options,, Assembler options}), the size of symbols
fc16f8cc
RS
638(@pxref{MIPS Symbol Sizes,, Directives to override the size of symbols}),
639and the small data limit (@pxref{MIPS Small Data,, Controlling the use
640of small data accesses}).
641
642@kindex @code{.set macro}
643@kindex @code{.set nomacro}
644Sometimes it is undesirable to have one assembly instruction expand
645to several machine instructions. The directive @code{.set nomacro}
646tells the assembler to warn when this happens. @code{.set macro}
647restores the default behavior.
648
649@cindex @code{at} register, MIPS
650@kindex @code{.set at=@var{reg}}
651Some macro instructions need a temporary register to store intermediate
652results. This register is usually @code{$1}, also known as @code{$at},
653but it can be changed to any core register @var{reg} using
654@code{.set at=@var{reg}}. Note that @code{$at} always refers
655to @code{$1} regardless of which register is being used as the
656temporary register.
657
658@kindex @code{.set at}
659@kindex @code{.set noat}
660Implicit uses of the temporary register in macros could interfere with
661explicit uses in the assembly code. The assembler therefore warns
662whenever it sees an explicit use of the temporary register. The directive
663@code{.set noat} silences this warning while @code{.set at} restores
664the default behavior. It is safe to use @code{.set noat} while
665@code{.set nomacro} is in effect since single-instruction macros
666never need a temporary register.
667
668Note that while the @sc{gnu} assembler provides these macros for compatibility,
669it does not make any attempt to optimize them with the surrounding code.
670
5a7560b5 671@node MIPS Symbol Sizes
aed1a261
RS
672@section Directives to override the size of symbols
673
5a7560b5
RS
674@kindex @code{.set sym32}
675@kindex @code{.set nosym32}
aed1a261
RS
676The n64 ABI allows symbols to have any 64-bit value. Although this
677provides a great deal of flexibility, it means that some macros have
678much longer expansions than their 32-bit counterparts. For example,
679the non-PIC expansion of @samp{dla $4,sym} is usually:
680
681@smallexample
682lui $4,%highest(sym)
683lui $1,%hi(sym)
684daddiu $4,$4,%higher(sym)
685daddiu $1,$1,%lo(sym)
686dsll32 $4,$4,0
687daddu $4,$4,$1
688@end smallexample
689
690whereas the 32-bit expansion is simply:
691
692@smallexample
693lui $4,%hi(sym)
694daddiu $4,$4,%lo(sym)
695@end smallexample
696
697n64 code is sometimes constructed in such a way that all symbolic
698constants are known to have 32-bit values, and in such cases, it's
699preferable to use the 32-bit expansion instead of the 64-bit
700expansion.
701
702You can use the @code{.set sym32} directive to tell the assembler
703that, from this point on, all expressions of the form
704@samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
705have 32-bit values. For example:
706
707@smallexample
708.set sym32
709dla $4,sym
710lw $4,sym+16
711sw $4,sym+0x8000($4)
712@end smallexample
713
714will cause the assembler to treat @samp{sym}, @code{sym+16} and
715@code{sym+0x8000} as 32-bit values. The handling of non-symbolic
716addresses is not affected.
717
718The directive @code{.set nosym32} ends a @code{.set sym32} block and
719reverts to the normal behavior. It is also possible to change the
720symbol size using the command-line options @option{-msym32} and
721@option{-mno-sym32}.
722
723These options and directives are always accepted, but at present,
724they have no effect for anything other than n64.
725
fc16f8cc
RS
726@node MIPS Small Data
727@section Controlling the use of small data accesses
5a7560b5 728
fc16f8cc
RS
729@c This section deliberately glosses over the possibility of using -G
730@c in SVR4-style PIC, as could be done on IRIX. We don't support that.
731@cindex small data, MIPS
5a7560b5 732@cindex @code{gp} register, MIPS
fc16f8cc
RS
733It often takes several instructions to load the address of a symbol.
734For example, when @samp{addr} is a 32-bit symbol, the non-PIC expansion
735of @samp{dla $4,addr} is usually:
736
737@smallexample
738lui $4,%hi(addr)
739daddiu $4,$4,%lo(addr)
740@end smallexample
741
742The sequence is much longer when @samp{addr} is a 64-bit symbol.
743@xref{MIPS Symbol Sizes,, Directives to override the size of symbols}.
744
745In order to cut down on this overhead, most embedded MIPS systems
746set aside a 64-kilobyte ``small data'' area and guarantee that all
747data of size @var{n} and smaller will be placed in that area.
748The limit @var{n} is passed to both the assembler and the linker
98508b2a 749using the command-line option @option{-G @var{n}}, @pxref{MIPS Options,,
fc16f8cc
RS
750Assembler options}. Note that the same value of @var{n} must be used
751when linking and when assembling all input files to the link; any
752inconsistency could cause a relocation overflow error.
753
754The size of an object in the @code{.bss} section is set by the
755@code{.comm} or @code{.lcomm} directive that defines it. The size of
756an external object may be set with the @code{.extern} directive. For
757example, @samp{.extern sym,4} declares that the object at @code{sym}
758is 4 bytes in length, while leaving @code{sym} otherwise undefined.
759
760When no @option{-G} option is given, the default limit is 8 bytes.
761The option @option{-G 0} prevents any data from being automatically
762classified as small.
763
764It is also possible to mark specific objects as small by putting them
765in the special sections @code{.sdata} and @code{.sbss}, which are
766``small'' counterparts of @code{.data} and @code{.bss} respectively.
767The toolchain will treat such data as small regardless of the
768@option{-G} setting.
769
770On startup, systems that support a small data area are expected to
771initialize register @code{$28}, also known as @code{$gp}, in such a
772way that small data can be accessed using a 16-bit offset from that
773register. For example, when @samp{addr} is small data,
774the @samp{dla $4,addr} instruction above is equivalent to:
775
776@smallexample
777daddiu $4,$28,%gp_rel(addr)
778@end smallexample
779
780Small data is not supported for SVR4-style PIC.
5a7560b5 781
252b5132
RH
782@node MIPS ISA
783@section Directives to override the ISA level
784
785@cindex MIPS ISA override
786@kindex @code{.set mips@var{n}}
787@sc{gnu} @code{@value{AS}} supports an additional directive to change
98508b2a 788the MIPS Instruction Set Architecture level on the fly: @code{.set
ae52f483 789mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 32r3,
7361da2c 79032r5, 32r6, 64, 64r2, 64r3, 64r5 or 64r6.
071742cf 791The values other than 0 make the assembler accept instructions
e335d9cb 792for the corresponding ISA level, from that point on in the
584da044
NC
793assembly. @code{.set mips@var{n}} affects not only which instructions
794are permitted, but also how certain macros are expanded. @code{.set
e335d9cb 795mips0} restores the ISA level to its original level: either the
a05a5b64 796level you selected with command-line options, or the default for your
81566a9b 797configuration. You can use this feature to permit specific MIPS III
584da044 798instructions while assembling in 32 bit mode. Use this directive with
ec68c924 799care!
252b5132 800
ad3fea08
TS
801@cindex MIPS CPU override
802@kindex @code{.set arch=@var{cpu}}
803The @code{.set arch=@var{cpu}} directive provides even finer control.
804It changes the effective CPU target and allows the assembler to use
805instructions specific to a particular CPU. All CPUs supported by the
a05a5b64 806@samp{-march} command-line option are also selectable by this directive.
ad3fea08 807The original value is restored by @code{.set arch=default}.
252b5132 808
ad3fea08
TS
809The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
810in which it will assemble instructions for the MIPS 16 processor. Use
811@code{.set nomips16} to return to normal 32 bit mode.
e16bfa71 812
98508b2a 813Traditional MIPS assemblers do not support this directive.
252b5132 814
df58fc94
RS
815The directive @code{.set micromips} puts the assembler into microMIPS mode,
816in which it will assemble instructions for the microMIPS processor. Use
817@code{.set nomicromips} to return to normal 32 bit mode.
818
98508b2a 819Traditional MIPS assemblers do not support this directive.
df58fc94 820
833794fc
MR
821@node MIPS assembly options
822@section Directives to control code generation
823
a05a5b64 824@cindex MIPS directives to override command-line options
919731af 825@kindex @code{.module}
a05a5b64 826The @code{.module} directive allows command-line options to be set directly
919731af 827from assembly. The format of the directive matches the @code{.set}
828directive but only those options which are relevant to a whole module are
829supported. The effect of a @code{.module} directive is the same as the
a05a5b64 830corresponding command-line option. Where @code{.set} directives support
919731af 831returning to a default then the @code{.module} directives do not as they
832define the defaults.
833
834These module-level directives must appear first in assembly.
835
836Traditional MIPS assemblers do not support this directive.
837
833794fc
MR
838@cindex MIPS 32-bit microMIPS instruction generation override
839@kindex @code{.set insn32}
840@kindex @code{.set noinsn32}
841The directive @code{.set insn32} makes the assembler only use 32-bit
842instruction encodings when generating code for the microMIPS processor.
843This directive inhibits the use of any 16-bit instructions from that
844point on in the assembly. The @code{.set noinsn32} directive allows
84516-bit instructions to be accepted.
846
847Traditional MIPS assemblers do not support this directive.
848
252b5132
RH
849@node MIPS autoextend
850@section Directives for extending MIPS 16 bit instructions
851
852@kindex @code{.set autoextend}
853@kindex @code{.set noautoextend}
854By default, MIPS 16 instructions are automatically extended to 32 bits
ad3fea08
TS
855when necessary. The directive @code{.set noautoextend} will turn this
856off. When @code{.set noautoextend} is in effect, any 32 bit instruction
857must be explicitly extended with the @code{.e} modifier (e.g.,
858@code{li.e $4,1000}). The directive @code{.set autoextend} may be used
252b5132
RH
859to once again automatically extend instructions when necessary.
860
861This directive is only meaningful when in MIPS 16 mode. Traditional
98508b2a 862MIPS assemblers do not support this directive.
252b5132
RH
863
864@node MIPS insn
865@section Directive to mark data as an instruction
866
867@kindex @code{.insn}
868The @code{.insn} directive tells @code{@value{AS}} that the following
df58fc94
RS
869data is actually instructions. This makes a difference in MIPS 16 and
870microMIPS modes: when loading the address of a label which precedes
871instructions, @code{@value{AS}} automatically adds 1 to the value, so
872that jumping to the loaded address will do the right thing.
252b5132 873
a946d7e3
NC
874@kindex @code{.global}
875The @code{.global} and @code{.globl} directives supported by
876@code{@value{AS}} will by default mark the symbol as pointing to a
877region of data not code. This means that, for example, any
878instructions following such a symbol will not be disassembled by
f746e6b9 879@code{objdump} as it will regard them as data. To change this
f179c512 880behavior an optional section name can be placed after the symbol name
a946d7e3 881in the @code{.global} directive. If this section exists and is known
f179c512 882to be a code section, then the symbol will be marked as pointing at
a946d7e3
NC
883code not data. Ie the syntax for the directive is:
884
885 @code{.global @var{symbol}[ @var{section}][, @var{symbol}[ @var{section}]] ...},
886
887Here is a short example:
888
889@example
890 .global foo .text, bar, baz .data
891foo:
892 nop
893bar:
894 .word 0x0
895baz:
896 .word 0x1
34bca508 897
a946d7e3
NC
898@end example
899
351cdf24
MF
900@node MIPS FP ABIs
901@section Directives to control the FP ABI
902@menu
903* MIPS FP ABI History:: History of FP ABIs
904* MIPS FP ABI Variants:: Supported FP ABIs
905* MIPS FP ABI Selection:: Automatic selection of FP ABI
906* MIPS FP ABI Compatibility:: Linking different FP ABI variants
907@end menu
908
909@node MIPS FP ABI History
910@subsection History of FP ABIs
911@cindex @code{.gnu_attribute 4, @var{n}} directive, MIPS
912@cindex @code{.gnu_attribute Tag_GNU_MIPS_ABI_FP, @var{n}} directive, MIPS
913The MIPS ABIs support a variety of different floating-point extensions
914where calling-convention and register sizes vary for floating-point data.
915The extensions exist to support a wide variety of optional architecture
916features. The resulting ABI variants are generally incompatible with each
917other and must be tracked carefully.
918
919Traditionally the use of an explicit @code{.gnu_attribute 4, @var{n}}
920directive is used to indicate which ABI is in use by a specific module.
a05a5b64 921It was then left to the user to ensure that command-line options and the
351cdf24
MF
922selected ABI were compatible with some potential for inconsistencies.
923
924@node MIPS FP ABI Variants
925@subsection Supported FP ABIs
926The supported floating-point ABI variants are:
927
928@table @code
929@item 0 - No floating-point
930This variant is used to indicate that floating-point is not used within
931the module at all and therefore has no impact on the ABI. This is the
932default.
933
934@item 1 - Double-precision
935This variant indicates that double-precision support is used. For 64-bit
936ABIs this means that 64-bit wide floating-point registers are required.
937For 32-bit ABIs this means that 32-bit wide floating-point registers are
938required and double-precision operations use pairs of registers.
939
940@item 2 - Single-precision
941This variant indicates that single-precision support is used. Double
942precision operations will be supported via soft-float routines.
943
944@item 3 - Soft-float
945This variant indicates that although floating-point support is used all
946operations are emulated in software. This means the ABI is modified to
947pass all floating-point data in general-purpose registers.
948
949@item 4 - Deprecated
950This variant existed as an initial attempt at supporting 64-bit wide
f179c512
MF
951floating-point registers for O32 ABI on a MIPS32r2 CPU. This has been
952superseded by 5, 6 and 7.
351cdf24
MF
953
954@item 5 - Double-precision 32-bit CPU, 32-bit or 64-bit FPU
955This variant is used by 32-bit ABIs to indicate that the floating-point
956code in the module has been designed to operate correctly with either
95732-bit wide or 64-bit wide floating-point registers. Double-precision
958support is used. Only O32 currently supports this variant and requires
959a minimum architecture of MIPS II.
960
961@item 6 - Double-precision 32-bit FPU, 64-bit FPU
962This variant is used by 32-bit ABIs to indicate that the floating-point
963code in the module requires 64-bit wide floating-point registers.
964Double-precision support is used. Only O32 currently supports this
965variant and requires a minimum architecture of MIPS32r2.
966
967@item 7 - Double-precision compat 32-bit FPU, 64-bit FPU
968This variant is used by 32-bit ABIs to indicate that the floating-point
969code in the module requires 64-bit wide floating-point registers.
970Double-precision support is used. This differs from the previous ABI
971as it restricts use of odd-numbered single-precision registers. Only
972O32 currently supports this variant and requires a minimum architecture
973of MIPS32r2.
974@end table
975
976@node MIPS FP ABI Selection
977@subsection Automatic selection of FP ABI
978@cindex @code{.module fp=@var{nn}} directive, MIPS
979In order to simplify and add safety to the process of selecting the
980correct floating-point ABI, the assembler will automatically infer the
a05a5b64 981correct @code{.gnu_attribute 4, @var{n}} directive based on command-line
351cdf24
MF
982options and @code{.module} overrides. Where an explicit
983@code{.gnu_attribute 4, @var{n}} directive has been seen then a warning
984will be raised if it does not match an inferred setting.
985
986The floating-point ABI is inferred as follows. If @samp{-msoft-float}
987has been used the module will be marked as soft-float. If
988@samp{-msingle-float} has been used then the module will be marked as
989single-precision. The remaining ABIs are then selected based
990on the FP register width. Double-precision is selected if the width
991of GP and FP registers match and the special double-precision variants
992for 32-bit ABIs are then selected depending on @samp{-mfpxx},
993@samp{-mfp64} and @samp{-mno-odd-spreg}.
994
995@node MIPS FP ABI Compatibility
996@subsection Linking different FP ABI variants
997Modules using the default FP ABI (no floating-point) can be linked with
998any other (singular) FP ABI variant.
999
1000Special compatibility support exists for O32 with the four
1001double-precision FP ABI variants. The @samp{-mfpxx} FP ABI is specifically
1002designed to be compatible with the standard double-precision ABI and the
1003@samp{-mfp64} FP ABIs. This makes it desirable for O32 modules to be
1004built as @samp{-mfpxx} to ensure the maximum compatibility with other
1005modules produced for more specific needs. The only FP ABIs which cannot
1006be linked together are the standard double-precision ABI and the full
1007@samp{-mfp64} ABI with @samp{-modd-spreg}.
1008
ba92f887
MR
1009@node MIPS NaN Encodings
1010@section Directives to record which NaN encoding is being used
1011
1012@cindex MIPS IEEE 754 NaN data encoding selection
1013@cindex @code{.nan} directive, MIPS
1014The IEEE 754 floating-point standard defines two types of not-a-number
1015(NaN) data: ``signalling'' NaNs and ``quiet'' NaNs. The original version
1016of the standard did not specify how these two types should be
1017distinguished. Most implementations followed the i387 model, in which
1018the first bit of the significand is set for quiet NaNs and clear for
1019signalling NaNs. However, the original MIPS implementation assigned the
1020opposite meaning to the bit, so that it was set for signalling NaNs and
1021clear for quiet NaNs.
1022
1023The 2008 revision of the standard formally suggested the i387 choice
1024and as from Sep 2012 the current release of the MIPS architecture
1025therefore optionally supports that form. Code that uses one NaN encoding
1026would usually be incompatible with code that uses the other NaN encoding,
1027so MIPS ELF objects have a flag (@code{EF_MIPS_NAN2008}) to record which
1028encoding is being used.
1029
1030Assembly files can use the @code{.nan} directive to select between the
1031two encodings. @samp{.nan 2008} says that the assembly file uses the
1032IEEE 754-2008 encoding while @samp{.nan legacy} says that the file uses
1033the original MIPS encoding. If several @code{.nan} directives are given,
1034the final setting is the one that is used.
1035
1036The command-line options @option{-mnan=legacy} and @option{-mnan=2008}
1037can be used instead of @samp{.nan legacy} and @samp{.nan 2008}
1038respectively. However, any @code{.nan} directive overrides the
1039command-line setting.
1040
1041@samp{.nan legacy} is the default if no @code{.nan} directive or
1042@option{-mnan} option is given.
1043
1044Note that @sc{gnu} @code{@value{AS}} does not produce NaNs itself and
1045therefore these directives do not affect code generation. They simply
1046control the setting of the @code{EF_MIPS_NAN2008} flag.
1047
1048Traditional MIPS assemblers do not support these directives.
1049
98508b2a 1050@node MIPS Option Stack
252b5132
RH
1051@section Directives to save and restore options
1052
1053@cindex MIPS option stack
1054@kindex @code{.set push}
1055@kindex @code{.set pop}
1056The directives @code{.set push} and @code{.set pop} may be used to save
1057and restore the current settings for all the options which are
1058controlled by @code{.set}. The @code{.set push} directive saves the
1059current settings on a stack. The @code{.set pop} directive pops the
1060stack and restores the settings.
1061
1062These directives can be useful inside an macro which must change an
1063option such as the ISA level or instruction reordering but does not want
1064to change the state of the code which invoked the macro.
1065
98508b2a 1066Traditional MIPS assemblers do not support these directives.
1f25f5d3 1067
98508b2a 1068@node MIPS ASE Instruction Generation Overrides
1f25f5d3
CD
1069@section Directives to control generation of MIPS ASE instructions
1070
1071@cindex MIPS MIPS-3D instruction generation override
1072@kindex @code{.set mips3d}
1073@kindex @code{.set nomips3d}
1074The directive @code{.set mips3d} makes the assembler accept instructions
1075from the MIPS-3D Application Specific Extension from that point on
1076in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
1077instructions from being accepted.
1078
ad3fea08
TS
1079@cindex SmartMIPS instruction generation override
1080@kindex @code{.set smartmips}
1081@kindex @code{.set nosmartmips}
1082The directive @code{.set smartmips} makes the assembler accept
1083instructions from the SmartMIPS Application Specific Extension to the
e335d9cb 1084MIPS32 ISA from that point on in the assembly. The
ad3fea08
TS
1085@code{.set nosmartmips} directive prevents SmartMIPS instructions from
1086being accepted.
1087
deec1734
CD
1088@cindex MIPS MDMX instruction generation override
1089@kindex @code{.set mdmx}
1090@kindex @code{.set nomdmx}
1091The directive @code{.set mdmx} makes the assembler accept instructions
1092from the MDMX Application Specific Extension from that point on
1093in the assembly. The @code{.set nomdmx} directive prevents MDMX
1094instructions from being accepted.
1095
8b082fb1 1096@cindex MIPS DSP Release 1 instruction generation override
2ef2b9ae
CF
1097@kindex @code{.set dsp}
1098@kindex @code{.set nodsp}
1099The directive @code{.set dsp} makes the assembler accept instructions
8b082fb1
TS
1100from the DSP Release 1 Application Specific Extension from that point
1101on in the assembly. The @code{.set nodsp} directive prevents DSP
1102Release 1 instructions from being accepted.
1103
1104@cindex MIPS DSP Release 2 instruction generation override
1105@kindex @code{.set dspr2}
1106@kindex @code{.set nodspr2}
1107The directive @code{.set dspr2} makes the assembler accept instructions
1108from the DSP Release 2 Application Specific Extension from that point
f179c512 1109on in the assembly. This directive implies @code{.set dsp}. The
8b082fb1
TS
1110@code{.set nodspr2} directive prevents DSP Release 2 instructions from
1111being accepted.
2ef2b9ae 1112
8f4f9071
MF
1113@cindex MIPS DSP Release 3 instruction generation override
1114@kindex @code{.set dspr3}
1115@kindex @code{.set nodspr3}
1116The directive @code{.set dspr3} makes the assembler accept instructions
1117from the DSP Release 3 Application Specific Extension from that point
1118on in the assembly. This directive implies @code{.set dsp} and
1119@code{.set dspr2}. The @code{.set nodspr3} directive prevents DSP
1120Release 3 instructions from being accepted.
1121
ef2e4d86
CF
1122@cindex MIPS MT instruction generation override
1123@kindex @code{.set mt}
1124@kindex @code{.set nomt}
1125The directive @code{.set mt} makes the assembler accept instructions
1126from the MT Application Specific Extension from that point on
1127in the assembly. The @code{.set nomt} directive prevents MT
1128instructions from being accepted.
1129
dec0624d
MR
1130@cindex MIPS MCU instruction generation override
1131@kindex @code{.set mcu}
1132@kindex @code{.set nomcu}
1133The directive @code{.set mcu} makes the assembler accept instructions
1134from the MCU Application Specific Extension from that point on
1135in the assembly. The @code{.set nomcu} directive prevents MCU
1136instructions from being accepted.
1137
56d438b1
CF
1138@cindex MIPS SIMD Architecture instruction generation override
1139@kindex @code{.set msa}
1140@kindex @code{.set nomsa}
1141The directive @code{.set msa} makes the assembler accept instructions
1142from the MIPS SIMD Architecture Extension from that point on
1143in the assembly. The @code{.set nomsa} directive prevents MSA
1144instructions from being accepted.
1145
b015e599
AP
1146@cindex Virtualization instruction generation override
1147@kindex @code{.set virt}
1148@kindex @code{.set novirt}
1149The directive @code{.set virt} makes the assembler accept instructions
1150from the Virtualization Application Specific Extension from that point
1151on in the assembly. The @code{.set novirt} directive prevents Virtualization
1152instructions from being accepted.
1153
7d64c587
AB
1154@cindex MIPS eXtended Physical Address (XPA) instruction generation override
1155@kindex @code{.set xpa}
1156@kindex @code{.set noxpa}
1157The directive @code{.set xpa} makes the assembler accept instructions
1158from the XPA Extension from that point on in the assembly. The
1159@code{.set noxpa} directive prevents XPA instructions from being accepted.
1160
25499ac7
MR
1161@cindex MIPS16e2 instruction generation override
1162@kindex @code{.set mips16e2}
1163@kindex @code{.set nomips16e2}
1164The directive @code{.set mips16e2} makes the assembler accept instructions
1165from the MIPS16e2 Application Specific Extension from that point on in the
75c80ee1
MR
1166assembly, whenever in MIPS16 mode. The @code{.set nomips16e2} directive
1167prevents MIPS16e2 instructions from being accepted, in MIPS16 mode. Neither
25499ac7
MR
1168directive affects the state of MIPS16 mode being active itself which has
1169separate controls.
1170
730c3174
SE
1171@cindex MIPS cyclic redundancy check (CRC) instruction generation override
1172@kindex @code{.set crc}
1173@kindex @code{.set nocrc}
1174The directive @code{.set crc} makes the assembler accept instructions
1175from the CRC Extension from that point on in the assembly. The
1176@code{.set nocrc} directive prevents CRC instructions from being accepted.
1177
6f20c942
FS
1178@cindex MIPS Global INValidate (GINV) instruction generation override
1179@kindex @code{.set ginv}
1180@kindex @code{.set noginv}
1181The directive @code{.set ginv} makes the assembler accept instructions
1182from the GINV Extension from that point on in the assembly. The
1183@code{.set noginv} directive prevents GINV instructions from being accepted.
1184
8095d2f7
CX
1185@cindex Loongson MultiMedia extensions Instructions (MMI) generation override
1186@kindex @code{.set loongson-mmi}
1187@kindex @code{.set noloongson-mmi}
1188The directive @code{.set loongson-mmi} makes the assembler accept
1189instructions from the MMI Extension from that point on in the assembly.
1190The @code{.set noloongson-mmi} directive prevents MMI instructions from
1191being accepted.
1192
716c08de
CX
1193@cindex Loongson Content Address Memory (CAM) generation override
1194@kindex @code{.set loongson-cam}
1195@kindex @code{.set noloongson-cam}
1196The directive @code{.set loongson-cam} makes the assembler accept
1197instructions from the Loongson CAM from that point on in the assembly.
1198The @code{.set noloongson-cam} directive prevents Loongson CAM instructions
1199from being accepted.
1200
bdc6c06e
CX
1201@cindex Loongson EXTensions (EXT) instructions generation override
1202@kindex @code{.set loongson-ext}
1203@kindex @code{.set noloongson-ext}
1204The directive @code{.set loongson-ext} makes the assembler accept
1205instructions from the Loongson EXT from that point on in the assembly.
1206The @code{.set noloongson-ext} directive prevents Loongson EXT instructions
1207from being accepted.
1208
a693765e
CX
1209@cindex Loongson EXTensions R2 (EXT2) instructions generation override
1210@kindex @code{.set loongson-ext2}
1211@kindex @code{.set noloongson-ext2}
1212The directive @code{.set loongson-ext2} makes the assembler accept
1213instructions from the Loongson EXT2 from that point on in the assembly.
1214This directive implies @code{.set loognson-ext}.
1215The @code{.set noloongson-ext2} directive prevents Loongson EXT2 instructions
1216from being accepted.
1217
98508b2a 1218Traditional MIPS assemblers do not support these directives.
037b32b9 1219
98508b2a 1220@node MIPS Floating-Point
037b32b9
AN
1221@section Directives to override floating-point options
1222
1223@cindex Disable floating-point instructions
1224@kindex @code{.set softfloat}
1225@kindex @code{.set hardfloat}
1226The directives @code{.set softfloat} and @code{.set hardfloat} provide
1227finer control of disabling and enabling float-point instructions.
1228These directives always override the default (that hard-float
1229instructions are accepted) or the command-line options
1230(@samp{-msoft-float} and @samp{-mhard-float}).
1231
1232@cindex Disable single-precision floating-point operations
605b1dd4
NH
1233@kindex @code{.set singlefloat}
1234@kindex @code{.set doublefloat}
037b32b9
AN
1235The directives @code{.set singlefloat} and @code{.set doublefloat}
1236provide finer control of disabling and enabling double-precision
1237float-point operations. These directives always override the default
1238(that double-precision operations are accepted) or the command-line
1239options (@samp{-msingle-float} and @samp{-mdouble-float}).
1240
98508b2a 1241Traditional MIPS assemblers do not support these directives.
7c31ae13
NC
1242
1243@node MIPS Syntax
1244@section Syntactical considerations for the MIPS assembler
1245@menu
1246* MIPS-Chars:: Special Characters
1247@end menu
1248
1249@node MIPS-Chars
1250@subsection Special Characters
1251
1252@cindex line comment character, MIPS
1253@cindex MIPS line comment character
1254The presence of a @samp{#} on a line indicates the start of a comment
1255that extends to the end of the current line.
1256
1257If a @samp{#} appears as the first character of a line, the whole line
1258is treated as a comment, but in this case the line can also be a
1259logical line number directive (@pxref{Comments}) or a
1260preprocessor control command (@pxref{Preprocessing}).
1261
1262@cindex line separator, MIPS
1263@cindex statement separator, MIPS
1264@cindex MIPS line separator
1265The @samp{;} character can be used to separate statements on the same
1266line.
This page took 0.904804 seconds and 4 git commands to generate.