Commit | Line | Data |
---|---|---|
219d1afa | 1 | @c Copyright (C) 1991-2018 Free Software Foundation, Inc. |
252b5132 RH |
2 | @c This is part of the GAS manual. |
3 | @c For copying conditions, see the file as.texinfo. | |
4 | @ifset GENERIC | |
5 | @page | |
6 | @node MIPS-Dependent | |
7 | @chapter MIPS Dependent Features | |
8 | @end ifset | |
9 | @ifclear GENERIC | |
10 | @node Machine Dependencies | |
11 | @chapter MIPS Dependent Features | |
12 | @end ifclear | |
13 | ||
14 | @cindex MIPS processor | |
98508b2a RS |
15 | @sc{gnu} @code{@value{AS}} for MIPS architectures supports several |
16 | different MIPS processors, and MIPS ISA levels I through V, MIPS32, | |
17 | and MIPS64. For information about the MIPS instruction set, see | |
584da044 | 18 | @cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall). |
98508b2a | 19 | For an overview of MIPS assembly conventions, see ``Appendix D: |
584da044 | 20 | Assembly Language Programming'' in the same work. |
252b5132 RH |
21 | |
22 | @menu | |
98508b2a | 23 | * MIPS Options:: Assembler options |
fc16f8cc | 24 | * MIPS Macros:: High-level assembly macros |
5a7560b5 | 25 | * MIPS Symbol Sizes:: Directives to override the size of symbols |
fc16f8cc | 26 | * MIPS Small Data:: Controlling the use of small data accesses |
252b5132 | 27 | * MIPS ISA:: Directives to override the ISA level |
833794fc | 28 | * MIPS assembly options:: Directives to control code generation |
252b5132 RH |
29 | * MIPS autoextend:: Directives for extending MIPS 16 bit instructions |
30 | * MIPS insn:: Directive to mark data as an instruction | |
351cdf24 | 31 | * MIPS FP ABIs:: Marking which FP ABI is in use |
ba92f887 | 32 | * MIPS NaN Encodings:: Directives to record which NaN encoding is being used |
98508b2a RS |
33 | * MIPS Option Stack:: Directives to save and restore options |
34 | * MIPS ASE Instruction Generation Overrides:: Directives to control | |
0eb7102d | 35 | generation of MIPS ASE instructions |
98508b2a | 36 | * MIPS Floating-Point:: Directives to override floating-point options |
7c31ae13 | 37 | * MIPS Syntax:: MIPS specific syntactical considerations |
252b5132 RH |
38 | @end menu |
39 | ||
98508b2a | 40 | @node MIPS Options |
252b5132 RH |
41 | @section Assembler options |
42 | ||
98508b2a | 43 | The MIPS configurations of @sc{gnu} @code{@value{AS}} support these |
252b5132 RH |
44 | special options: |
45 | ||
46 | @table @code | |
47 | @cindex @code{-G} option (MIPS) | |
48 | @item -G @var{num} | |
fc16f8cc RS |
49 | Set the ``small data'' limit to @var{n} bytes. The default limit is 8 bytes. |
50 | @xref{MIPS Small Data,, Controlling the use of small data accesses}. | |
252b5132 RH |
51 | |
52 | @cindex @code{-EB} option (MIPS) | |
53 | @cindex @code{-EL} option (MIPS) | |
54 | @cindex MIPS big-endian output | |
55 | @cindex MIPS little-endian output | |
56 | @cindex big-endian output, MIPS | |
57 | @cindex little-endian output, MIPS | |
58 | @item -EB | |
59 | @itemx -EL | |
98508b2a | 60 | Any MIPS configuration of @code{@value{AS}} can select big-endian or |
252b5132 RH |
61 | little-endian output at run time (unlike the other @sc{gnu} development |
62 | tools, which must be configured for one or the other). Use @samp{-EB} | |
63 | to select big-endian output, and @samp{-EL} for little-endian. | |
64 | ||
0c000745 RS |
65 | @item -KPIC |
66 | @cindex PIC selection, MIPS | |
67 | @cindex @option{-KPIC} option, MIPS | |
68 | Generate SVR4-style PIC. This option tells the assembler to generate | |
69 | SVR4-style position-independent macro expansions. It also tells the | |
70 | assembler to mark the output file as PIC. | |
71 | ||
72 | @item -mvxworks-pic | |
73 | @cindex @option{-mvxworks-pic} option, MIPS | |
74 | Generate VxWorks PIC. This option tells the assembler to generate | |
75 | VxWorks-style position-independent macro expansions. | |
76 | ||
252b5132 RH |
77 | @cindex MIPS architecture options |
78 | @item -mips1 | |
79 | @itemx -mips2 | |
80 | @itemx -mips3 | |
81 | @itemx -mips4 | |
b1929900 | 82 | @itemx -mips5 |
e7af610e | 83 | @itemx -mips32 |
af7ee8bf | 84 | @itemx -mips32r2 |
ae52f483 AB |
85 | @itemx -mips32r3 |
86 | @itemx -mips32r5 | |
7361da2c | 87 | @itemx -mips32r6 |
84ea6cf2 | 88 | @itemx -mips64 |
5f74bc13 | 89 | @itemx -mips64r2 |
ae52f483 AB |
90 | @itemx -mips64r3 |
91 | @itemx -mips64r5 | |
7361da2c | 92 | @itemx -mips64r6 |
252b5132 | 93 | Generate code for a particular MIPS Instruction Set Architecture level. |
98508b2a RS |
94 | @samp{-mips1} corresponds to the R2000 and R3000 processors, |
95 | @samp{-mips2} to the R6000 processor, @samp{-mips3} to the | |
81566a9b | 96 | R4000 processor, and @samp{-mips4} to the R8000 and R10000 processors. |
7361da2c AB |
97 | @samp{-mips5}, @samp{-mips32}, @samp{-mips32r2}, @samp{-mips32r3}, |
98 | @samp{-mips32r5}, @samp{-mips32r6}, @samp{-mips64}, @samp{-mips64r2}, | |
99 | @samp{-mips64r3}, @samp{-mips64r5}, and @samp{-mips64r6} correspond to | |
100 | generic MIPS V, MIPS32, MIPS32 Release 2, MIPS32 Release 3, MIPS32 | |
101 | Release 5, MIPS32 Release 6, MIPS64, and MIPS64 Release 2, MIPS64 | |
102 | Release 3, MIPS64 Release 5, and MIPS64 Release 6 ISA processors, | |
103 | respectively. You can also switch instruction sets during the assembly; | |
104 | see @ref{MIPS ISA, Directives to override the ISA level}. | |
252b5132 | 105 | |
6349b5f4 | 106 | @item -mgp32 |
ca4e0257 RS |
107 | @itemx -mfp32 |
108 | Some macros have different expansions for 32-bit and 64-bit registers. | |
109 | The register sizes are normally inferred from the ISA and ABI, but these | |
110 | flags force a certain group of registers to be treated as 32 bits wide at | |
111 | all times. @samp{-mgp32} controls the size of general-purpose registers | |
112 | and @samp{-mfp32} controls the size of floating-point registers. | |
113 | ||
ad3fea08 TS |
114 | The @code{.set gp=32} and @code{.set fp=32} directives allow the size |
115 | of registers to be changed for parts of an object. The default value is | |
116 | restored by @code{.set gp=default} and @code{.set fp=default}. | |
117 | ||
ca4e0257 RS |
118 | On some MIPS variants there is a 32-bit mode flag; when this flag is |
119 | set, 64-bit instructions generate a trap. Also, some 32-bit OSes only | |
120 | save the 32-bit registers on a context switch, so it is essential never | |
121 | to use the 64-bit registers. | |
6349b5f4 AH |
122 | |
123 | @item -mgp64 | |
ad3fea08 TS |
124 | @itemx -mfp64 |
125 | Assume that 64-bit registers are available. This is provided in the | |
126 | interests of symmetry with @samp{-mgp32} and @samp{-mfp32}. | |
127 | ||
128 | The @code{.set gp=64} and @code{.set fp=64} directives allow the size | |
129 | of registers to be changed for parts of an object. The default value is | |
130 | restored by @code{.set gp=default} and @code{.set fp=default}. | |
6349b5f4 | 131 | |
351cdf24 MF |
132 | @item -mfpxx |
133 | Make no assumptions about whether 32-bit or 64-bit floating-point | |
134 | registers are available. This is provided to support having modules | |
135 | compatible with either @samp{-mfp32} or @samp{-mfp64}. This option can | |
136 | only be used with MIPS II and above. | |
137 | ||
138 | The @code{.set fp=xx} directive allows a part of an object to be marked | |
139 | as not making assumptions about 32-bit or 64-bit FP registers. The | |
140 | default value is restored by @code{.set fp=default}. | |
141 | ||
142 | @item -modd-spreg | |
143 | @itemx -mno-odd-spreg | |
144 | Enable use of floating-point operations on odd-numbered single-precision | |
145 | registers when supported by the ISA. @samp{-mfpxx} implies | |
146 | @samp{-mno-odd-spreg}, otherwise the default is @samp{-modd-spreg} | |
147 | ||
252b5132 RH |
148 | @item -mips16 |
149 | @itemx -no-mips16 | |
150 | Generate code for the MIPS 16 processor. This is equivalent to putting | |
32035f51 | 151 | @code{.module mips16} at the start of the assembly file. @samp{-no-mips16} |
252b5132 RH |
152 | turns off this option. |
153 | ||
25499ac7 MR |
154 | @item -mmips16e2 |
155 | @itemx -mno-mips16e2 | |
156 | Enable the use of MIPS16e2 instructions in MIPS16 mode. This is equivalent | |
157 | to putting @code{.module mips16e2} at the start of the assembly file. | |
158 | @samp{-mno-mips16e2} turns off this option. | |
159 | ||
df58fc94 RS |
160 | @item -mmicromips |
161 | @itemx -mno-micromips | |
162 | Generate code for the microMIPS processor. This is equivalent to putting | |
32035f51 MR |
163 | @code{.module micromips} at the start of the assembly file. |
164 | @samp{-mno-micromips} turns off this option. This is equivalent to putting | |
165 | @code{.module nomicromips} at the start of the assembly file. | |
df58fc94 | 166 | |
e16bfa71 TS |
167 | @item -msmartmips |
168 | @itemx -mno-smartmips | |
169 | Enables the SmartMIPS extensions to the MIPS32 instruction set, which | |
170 | provides a number of new instructions which target smartcard and | |
171 | cryptographic applications. This is equivalent to putting | |
32035f51 | 172 | @code{.module smartmips} at the start of the assembly file. |
e16bfa71 TS |
173 | @samp{-mno-smartmips} turns off this option. |
174 | ||
1f25f5d3 CD |
175 | @item -mips3d |
176 | @itemx -no-mips3d | |
177 | Generate code for the MIPS-3D Application Specific Extension. | |
178 | This tells the assembler to accept MIPS-3D instructions. | |
179 | @samp{-no-mips3d} turns off this option. | |
180 | ||
deec1734 CD |
181 | @item -mdmx |
182 | @itemx -no-mdmx | |
183 | Generate code for the MDMX Application Specific Extension. | |
184 | This tells the assembler to accept MDMX instructions. | |
185 | @samp{-no-mdmx} turns off this option. | |
186 | ||
2ef2b9ae CF |
187 | @item -mdsp |
188 | @itemx -mno-dsp | |
8b082fb1 TS |
189 | Generate code for the DSP Release 1 Application Specific Extension. |
190 | This tells the assembler to accept DSP Release 1 instructions. | |
2ef2b9ae CF |
191 | @samp{-mno-dsp} turns off this option. |
192 | ||
8b082fb1 TS |
193 | @item -mdspr2 |
194 | @itemx -mno-dspr2 | |
195 | Generate code for the DSP Release 2 Application Specific Extension. | |
8f4f9071 | 196 | This option implies @samp{-mdsp}. |
8b082fb1 TS |
197 | This tells the assembler to accept DSP Release 2 instructions. |
198 | @samp{-mno-dspr2} turns off this option. | |
199 | ||
8f4f9071 MF |
200 | @item -mdspr3 |
201 | @itemx -mno-dspr3 | |
202 | Generate code for the DSP Release 3 Application Specific Extension. | |
203 | This option implies @samp{-mdsp} and @samp{-mdspr2}. | |
204 | This tells the assembler to accept DSP Release 3 instructions. | |
205 | @samp{-mno-dspr3} turns off this option. | |
206 | ||
ef2e4d86 CF |
207 | @item -mmt |
208 | @itemx -mno-mt | |
209 | Generate code for the MT Application Specific Extension. | |
210 | This tells the assembler to accept MT instructions. | |
211 | @samp{-mno-mt} turns off this option. | |
212 | ||
dec0624d MR |
213 | @item -mmcu |
214 | @itemx -mno-mcu | |
215 | Generate code for the MCU Application Specific Extension. | |
216 | This tells the assembler to accept MCU instructions. | |
217 | @samp{-mno-mcu} turns off this option. | |
218 | ||
56d438b1 CF |
219 | @item -mmsa |
220 | @itemx -mno-msa | |
221 | Generate code for the MIPS SIMD Architecture Extension. | |
222 | This tells the assembler to accept MSA instructions. | |
223 | @samp{-mno-msa} turns off this option. | |
224 | ||
7d64c587 AB |
225 | @item -mxpa |
226 | @itemx -mno-xpa | |
227 | Generate code for the MIPS eXtended Physical Address (XPA) Extension. | |
228 | This tells the assembler to accept XPA instructions. | |
229 | @samp{-mno-xpa} turns off this option. | |
230 | ||
b015e599 AP |
231 | @item -mvirt |
232 | @itemx -mno-virt | |
233 | Generate code for the Virtualization Application Specific Extension. | |
234 | This tells the assembler to accept Virtualization instructions. | |
235 | @samp{-mno-virt} turns off this option. | |
236 | ||
730c3174 SE |
237 | @item -mcrc |
238 | @itemx -mno-crc | |
239 | Generate code for the cyclic redundancy check (CRC) Application Specific | |
240 | Extension. This tells the assembler to accept CRC instructions. | |
241 | @samp{-mno-crc} turns off this option. | |
242 | ||
6f20c942 FS |
243 | @item -mginv |
244 | @itemx -mno-ginv | |
245 | Generate code for the Global INValidate (GINV) Application Specific | |
246 | Extension. This tells the assembler to accept GINV instructions. | |
247 | @samp{-mno-ginv} turns off this option. | |
248 | ||
8095d2f7 CX |
249 | @item -mloongson-mmi |
250 | @itemx -mno-loongson-mmi | |
251 | Generate code for the Loongson MultiMedia extensions Instructions (MMI) | |
252 | Application Specific Extension. This tells the assembler to accept MMI | |
253 | instructions. | |
254 | @samp{-mno-loongson-mmi} turns off this option. | |
255 | ||
716c08de CX |
256 | @item -mloongson-cam |
257 | @itemx -mno-loongson-cam | |
258 | Generate code for the Loongson Content Address Memory (CAM) | |
259 | Application Specific Extension. This tells the assembler to accept CAM | |
260 | instructions. | |
261 | @samp{-mno-loongson-cam} turns off this option. | |
262 | ||
833794fc MR |
263 | @item -minsn32 |
264 | @itemx -mno-insn32 | |
265 | Only use 32-bit instruction encodings when generating code for the | |
266 | microMIPS processor. This option inhibits the use of any 16-bit | |
267 | instructions. This is equivalent to putting @code{.set insn32} at | |
268 | the start of the assembly file. @samp{-mno-insn32} turns off this | |
269 | option. This is equivalent to putting @code{.set noinsn32} at the | |
270 | start of the assembly file. By default @samp{-mno-insn32} is | |
271 | selected, allowing all instructions to be used. | |
272 | ||
6b76fefe | 273 | @item -mfix7000 |
9ee72ff1 | 274 | @itemx -mno-fix7000 |
6b76fefe CM |
275 | Cause nops to be inserted if the read of the destination register |
276 | of an mfhi or mflo instruction occurs in the following two instructions. | |
277 | ||
a8d14a88 CM |
278 | @item -mfix-rm7000 |
279 | @itemx -mno-fix-rm7000 | |
280 | Cause nops to be inserted if a dmult or dmultu instruction is | |
281 | followed by a load instruction. | |
282 | ||
c67a084a NC |
283 | @item -mfix-loongson2f-jump |
284 | @itemx -mno-fix-loongson2f-jump | |
285 | Eliminate instruction fetch from outside 256M region to work around the | |
286 | Loongson2F @samp{jump} instructions. Without it, under extreme cases, | |
287 | the kernel may crash. The issue has been solved in latest processor | |
288 | batches, but this fix has no side effect to them. | |
289 | ||
290 | @item -mfix-loongson2f-nop | |
291 | @itemx -mno-fix-loongson2f-nop | |
292 | Replace nops by @code{or at,at,zero} to work around the Loongson2F | |
98508b2a RS |
293 | @samp{nop} errata. Without it, under extreme cases, the CPU might |
294 | deadlock. The issue has been solved in later Loongson2F batches, but | |
c67a084a NC |
295 | this fix has no side effect to them. |
296 | ||
d766e8ec | 297 | @item -mfix-vr4120 |
2babba43 | 298 | @itemx -mno-fix-vr4120 |
d766e8ec RS |
299 | Insert nops to work around certain VR4120 errata. This option is |
300 | intended to be used on GCC-generated code: it is not designed to catch | |
301 | all problems in hand-written assembler code. | |
60b63b72 | 302 | |
11db99f8 | 303 | @item -mfix-vr4130 |
2babba43 | 304 | @itemx -mno-fix-vr4130 |
11db99f8 RS |
305 | Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata. |
306 | ||
6a32d874 | 307 | @item -mfix-24k |
45e279f5 | 308 | @itemx -mno-fix-24k |
6a32d874 CM |
309 | Insert nops to work around the 24K @samp{eret}/@samp{deret} errata. |
310 | ||
d954098f DD |
311 | @item -mfix-cn63xxp1 |
312 | @itemx -mno-fix-cn63xxp1 | |
313 | Replace @code{pref} hints 0 - 4 and 6 - 24 with hint 28 to work around | |
314 | certain CN63XXP1 errata. | |
315 | ||
252b5132 RH |
316 | @item -m4010 |
317 | @itemx -no-m4010 | |
98508b2a RS |
318 | Generate code for the LSI R4010 chip. This tells the assembler to |
319 | accept the R4010-specific instructions (@samp{addciu}, @samp{ffc}, | |
252b5132 RH |
320 | etc.), and to not schedule @samp{nop} instructions around accesses to |
321 | the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this | |
322 | option. | |
323 | ||
324 | @item -m4650 | |
325 | @itemx -no-m4650 | |
98508b2a | 326 | Generate code for the MIPS R4650 chip. This tells the assembler to accept |
252b5132 RH |
327 | the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop} |
328 | instructions around accesses to the @samp{HI} and @samp{LO} registers. | |
329 | @samp{-no-m4650} turns off this option. | |
330 | ||
a4ac1c42 | 331 | @item -m3900 |
252b5132 RH |
332 | @itemx -no-m3900 |
333 | @itemx -m4100 | |
334 | @itemx -no-m4100 | |
335 | For each option @samp{-m@var{nnnn}}, generate code for the MIPS | |
98508b2a | 336 | R@var{nnnn} chip. This tells the assembler to accept instructions |
252b5132 RH |
337 | specific to that chip, and to schedule for that chip's hazards. |
338 | ||
ec68c924 | 339 | @item -march=@var{cpu} |
98508b2a | 340 | Generate code for a particular MIPS CPU. It is exactly equivalent to |
252b5132 RH |
341 | @samp{-m@var{cpu}}, except that there are more value of @var{cpu} |
342 | understood. Valid @var{cpu} value are: | |
343 | ||
344 | @quotation | |
345 | 2000, | |
346 | 3000, | |
347 | 3900, | |
348 | 4000, | |
349 | 4010, | |
350 | 4100, | |
351 | 4111, | |
60b63b72 RS |
352 | vr4120, |
353 | vr4130, | |
354 | vr4181, | |
252b5132 RH |
355 | 4300, |
356 | 4400, | |
357 | 4600, | |
358 | 4650, | |
359 | 5000, | |
b946ec34 NC |
360 | rm5200, |
361 | rm5230, | |
362 | rm5231, | |
363 | rm5261, | |
364 | rm5721, | |
60b63b72 RS |
365 | vr5400, |
366 | vr5500, | |
252b5132 | 367 | 6000, |
b946ec34 | 368 | rm7000, |
252b5132 | 369 | 8000, |
963ac363 | 370 | rm9000, |
e7af610e | 371 | 10000, |
18ae5d72 | 372 | 12000, |
3aa3176b TS |
373 | 14000, |
374 | 16000, | |
ad3fea08 TS |
375 | 4kc, |
376 | 4km, | |
377 | 4kp, | |
378 | 4ksc, | |
379 | 4kec, | |
380 | 4kem, | |
381 | 4kep, | |
382 | 4ksd, | |
383 | m4k, | |
384 | m4kp, | |
b5503c7b MR |
385 | m14k, |
386 | m14kc, | |
7a795ef4 MR |
387 | m14ke, |
388 | m14kec, | |
ad3fea08 | 389 | 24kc, |
0fdf1951 | 390 | 24kf2_1, |
ad3fea08 | 391 | 24kf, |
0fdf1951 | 392 | 24kf1_1, |
ad3fea08 | 393 | 24kec, |
0fdf1951 | 394 | 24kef2_1, |
ad3fea08 | 395 | 24kef, |
0fdf1951 | 396 | 24kef1_1, |
ad3fea08 | 397 | 34kc, |
0fdf1951 | 398 | 34kf2_1, |
ad3fea08 | 399 | 34kf, |
0fdf1951 | 400 | 34kf1_1, |
711eefe4 | 401 | 34kn, |
f281862d | 402 | 74kc, |
0fdf1951 | 403 | 74kf2_1, |
f281862d | 404 | 74kf, |
0fdf1951 RS |
405 | 74kf1_1, |
406 | 74kf3_2, | |
30f8113a SL |
407 | 1004kc, |
408 | 1004kf2_1, | |
409 | 1004kf, | |
410 | 1004kf1_1, | |
77403ce9 | 411 | interaptiv, |
38bf472a | 412 | interaptiv-mr2, |
c6e5c03a RS |
413 | m5100, |
414 | m5101, | |
bbaa46c0 | 415 | p5600, |
ad3fea08 TS |
416 | 5kc, |
417 | 5kf, | |
418 | 20kc, | |
419 | 25kf, | |
82100185 | 420 | sb1, |
350cc38d | 421 | sb1a, |
7ef0d297 | 422 | i6400, |
a4968f42 | 423 | p6600, |
350cc38d | 424 | loongson2e, |
037b32b9 | 425 | loongson2f, |
fd503541 | 426 | loongson3a, |
52b6b6b9 | 427 | octeon, |
dd6a37e7 | 428 | octeon+, |
432233b3 | 429 | octeon2, |
2c629856 | 430 | octeon3, |
55a36193 MK |
431 | xlr, |
432 | xlp | |
252b5132 RH |
433 | @end quotation |
434 | ||
0fdf1951 RS |
435 | For compatibility reasons, @samp{@var{n}x} and @samp{@var{b}fx} are |
436 | accepted as synonyms for @samp{@var{n}f1_1}. These values are | |
437 | deprecated. | |
438 | ||
ec68c924 | 439 | @item -mtune=@var{cpu} |
98508b2a | 440 | Schedule and tune for a particular MIPS CPU. Valid @var{cpu} values are |
ec68c924 EC |
441 | identical to @samp{-march=@var{cpu}}. |
442 | ||
316f5878 RS |
443 | @item -mabi=@var{abi} |
444 | Record which ABI the source code uses. The recognized arguments | |
445 | are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}. | |
252b5132 | 446 | |
aed1a261 RS |
447 | @item -msym32 |
448 | @itemx -mno-sym32 | |
449 | @cindex -msym32 | |
450 | @cindex -mno-sym32 | |
451 | Equivalent to adding @code{.set sym32} or @code{.set nosym32} to | |
5a7560b5 | 452 | the beginning of the assembler input. @xref{MIPS Symbol Sizes}. |
aed1a261 | 453 | |
252b5132 RH |
454 | @cindex @code{-nocpp} ignored (MIPS) |
455 | @item -nocpp | |
456 | This option is ignored. It is accepted for command-line compatibility with | |
457 | other assemblers, which use it to turn off C style preprocessing. With | |
458 | @sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the | |
459 | @sc{gnu} assembler itself never runs the C preprocessor. | |
460 | ||
037b32b9 AN |
461 | @item -msoft-float |
462 | @itemx -mhard-float | |
463 | Disable or enable floating-point instructions. Note that by default | |
464 | floating-point instructions are always allowed even with CPU targets | |
465 | that don't have support for these instructions. | |
466 | ||
467 | @item -msingle-float | |
468 | @itemx -mdouble-float | |
469 | Disable or enable double-precision floating-point operations. Note | |
470 | that by default double-precision floating-point operations are always | |
471 | allowed even with CPU targets that don't have support for these | |
472 | operations. | |
473 | ||
119d663a NC |
474 | @item --construct-floats |
475 | @itemx --no-construct-floats | |
119d663a NC |
476 | The @code{--no-construct-floats} option disables the construction of |
477 | double width floating point constants by loading the two halves of the | |
478 | value into the two single width floating point registers that make up | |
479 | the double width register. This feature is useful if the processor | |
480 | support the FR bit in its status register, and this bit is known (by | |
481 | the programmer) to be set. This bit prevents the aliasing of the double | |
482 | width register by the single width registers. | |
483 | ||
63bf5651 | 484 | By default @code{--construct-floats} is selected, allowing construction |
119d663a NC |
485 | of these floating point constants. |
486 | ||
3bf0dbfb MR |
487 | @item --relax-branch |
488 | @itemx --no-relax-branch | |
489 | The @samp{--relax-branch} option enables the relaxation of out-of-range | |
490 | branches. Any branches whose target cannot be reached directly are | |
491 | converted to a small instruction sequence including an inverse-condition | |
492 | branch to the physically next instruction, and a jump to the original | |
493 | target is inserted between the two instructions. In PIC code the jump | |
494 | will involve further instructions for address calculation. | |
495 | ||
496 | The @code{BC1ANY2F}, @code{BC1ANY2T}, @code{BC1ANY4F}, @code{BC1ANY4T}, | |
497 | @code{BPOSGE32} and @code{BPOSGE64} instructions are excluded from | |
498 | relaxation, because they have no complementing counterparts. They could | |
499 | be relaxed with the use of a longer sequence involving another branch, | |
500 | however this has not been implemented and if their target turns out of | |
501 | reach, they produce an error even if branch relaxation is enabled. | |
502 | ||
81566a9b | 503 | Also no MIPS16 branches are ever relaxed. |
3bf0dbfb MR |
504 | |
505 | By default @samp{--no-relax-branch} is selected, causing any out-of-range | |
506 | branches to produce an error. | |
507 | ||
8b10b0b3 MR |
508 | @item -mignore-branch-isa |
509 | @itemx -mno-ignore-branch-isa | |
510 | Ignore branch checks for invalid transitions between ISA modes. | |
511 | ||
512 | The semantics of branches does not provide for an ISA mode switch, so in | |
513 | most cases the ISA mode a branch has been encoded for has to be the same | |
514 | as the ISA mode of the branch's target label. If the ISA modes do not | |
515 | match, then such a branch, if taken, will cause the ISA mode to remain | |
516 | unchanged and instructions that follow will be executed in the wrong ISA | |
517 | mode causing the program to misbehave or crash. | |
518 | ||
519 | In the case of the @code{BAL} instruction it may be possible to relax | |
520 | it to an equivalent @code{JALX} instruction so that the ISA mode is | |
521 | switched at the run time as required. For other branches no relaxation | |
522 | is possible and therefore GAS has checks implemented that verify in | |
523 | branch assembly that the two ISA modes match, and report an error | |
524 | otherwise so that the problem with code can be diagnosed at the assembly | |
525 | time rather than at the run time. | |
526 | ||
527 | However some assembly code, including generated code produced by some | |
528 | versions of GCC, may incorrectly include branches to data labels, which | |
529 | appear to require a mode switch but are either dead or immediately | |
530 | followed by valid instructions encoded for the same ISA the branch has | |
531 | been encoded for. While not strictly correct at the source level such | |
532 | code will execute as intended, so to help with these cases | |
533 | @samp{-mignore-branch-isa} is supported which disables ISA mode checks | |
534 | for branches. | |
535 | ||
536 | By default @samp{-mno-ignore-branch-isa} is selected, causing any invalid | |
537 | branch requiring a transition between ISA modes to produce an error. | |
538 | ||
a05a5b64 | 539 | @cindex @option{-mnan=} command-line option, MIPS |
ba92f887 MR |
540 | @item -mnan=@var{encoding} |
541 | This option indicates whether the source code uses the IEEE 2008 | |
542 | NaN encoding (@option{-mnan=2008}) or the original MIPS encoding | |
543 | (@option{-mnan=legacy}). It is equivalent to adding a @code{.nan} | |
544 | directive to the beginning of the source file. @xref{MIPS NaN Encodings}. | |
545 | ||
546 | @option{-mnan=legacy} is the default if no @option{-mnan} option or | |
547 | @code{.nan} directive is used. | |
548 | ||
252b5132 RH |
549 | @item --trap |
550 | @itemx --no-break | |
551 | @c FIXME! (1) reflect these options (next item too) in option summaries; | |
552 | @c (2) stop teasing, say _which_ instructions expanded _how_. | |
553 | @code{@value{AS}} automatically macro expands certain division and | |
554 | multiplication instructions to check for overflow and division by zero. This | |
555 | option causes @code{@value{AS}} to generate code to take a trap exception | |
556 | rather than a break exception when an error is detected. The trap instructions | |
557 | are only supported at Instruction Set Architecture level 2 and higher. | |
558 | ||
559 | @item --break | |
560 | @itemx --no-trap | |
561 | Generate code to take a break exception rather than a trap exception when an | |
562 | error is detected. This is the default. | |
63486801 | 563 | |
dcd410fe RO |
564 | @item -mpdr |
565 | @itemx -mno-pdr | |
566 | Control generation of @code{.pdr} sections. Off by default on IRIX, on | |
567 | elsewhere. | |
aa6975fb ILT |
568 | |
569 | @item -mshared | |
570 | @itemx -mno-shared | |
571 | When generating code using the Unix calling conventions (selected by | |
572 | @samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code | |
573 | which can go into a shared library. The @samp{-mno-shared} option | |
574 | tells gas to generate code which uses the calling convention, but can | |
575 | not go into a shared library. The resulting code is slightly more | |
576 | efficient. This option only affects the handling of the | |
577 | @samp{.cpload} and @samp{.cpsetup} pseudo-ops. | |
252b5132 RH |
578 | @end table |
579 | ||
fc16f8cc RS |
580 | @node MIPS Macros |
581 | @section High-level assembly macros | |
582 | ||
583 | MIPS assemblers have traditionally provided a wider range of | |
584 | instructions than the MIPS architecture itself. These extra | |
585 | instructions are usually referred to as ``macro'' instructions | |
586 | @footnote{The term ``macro'' is somewhat overloaded here, since | |
587 | these macros have no relation to those defined by @code{.macro}, | |
588 | @pxref{Macro,, @code{.macro}}.}. | |
589 | ||
590 | Some MIPS macro instructions extend an underlying architectural instruction | |
591 | while others are entirely new. An example of the former type is @code{and}, | |
592 | which allows the third operand to be either a register or an arbitrary | |
593 | immediate value. Examples of the latter type include @code{bgt}, which | |
594 | branches to the third operand when the first operand is greater than | |
595 | the second operand, and @code{ulh}, which implements an unaligned | |
596 | 2-byte load. | |
597 | ||
598 | One of the most common extensions provided by macros is to expand | |
599 | memory offsets to the full address range (32 or 64 bits) and to allow | |
600 | symbolic offsets such as @samp{my_data + 4} to be used in place of | |
601 | integer constants. For example, the architectural instruction | |
602 | @code{lbu} allows only a signed 16-bit offset, whereas the macro | |
603 | @code{lbu} allows code such as @samp{lbu $4,array+32769($5)}. | |
604 | The implementation of these symbolic offsets depends on several factors, | |
98508b2a RS |
605 | such as whether the assembler is generating SVR4-style PIC (selected by |
606 | @option{-KPIC}, @pxref{MIPS Options,, Assembler options}), the size of symbols | |
fc16f8cc RS |
607 | (@pxref{MIPS Symbol Sizes,, Directives to override the size of symbols}), |
608 | and the small data limit (@pxref{MIPS Small Data,, Controlling the use | |
609 | of small data accesses}). | |
610 | ||
611 | @kindex @code{.set macro} | |
612 | @kindex @code{.set nomacro} | |
613 | Sometimes it is undesirable to have one assembly instruction expand | |
614 | to several machine instructions. The directive @code{.set nomacro} | |
615 | tells the assembler to warn when this happens. @code{.set macro} | |
616 | restores the default behavior. | |
617 | ||
618 | @cindex @code{at} register, MIPS | |
619 | @kindex @code{.set at=@var{reg}} | |
620 | Some macro instructions need a temporary register to store intermediate | |
621 | results. This register is usually @code{$1}, also known as @code{$at}, | |
622 | but it can be changed to any core register @var{reg} using | |
623 | @code{.set at=@var{reg}}. Note that @code{$at} always refers | |
624 | to @code{$1} regardless of which register is being used as the | |
625 | temporary register. | |
626 | ||
627 | @kindex @code{.set at} | |
628 | @kindex @code{.set noat} | |
629 | Implicit uses of the temporary register in macros could interfere with | |
630 | explicit uses in the assembly code. The assembler therefore warns | |
631 | whenever it sees an explicit use of the temporary register. The directive | |
632 | @code{.set noat} silences this warning while @code{.set at} restores | |
633 | the default behavior. It is safe to use @code{.set noat} while | |
634 | @code{.set nomacro} is in effect since single-instruction macros | |
635 | never need a temporary register. | |
636 | ||
637 | Note that while the @sc{gnu} assembler provides these macros for compatibility, | |
638 | it does not make any attempt to optimize them with the surrounding code. | |
639 | ||
5a7560b5 | 640 | @node MIPS Symbol Sizes |
aed1a261 RS |
641 | @section Directives to override the size of symbols |
642 | ||
5a7560b5 RS |
643 | @kindex @code{.set sym32} |
644 | @kindex @code{.set nosym32} | |
aed1a261 RS |
645 | The n64 ABI allows symbols to have any 64-bit value. Although this |
646 | provides a great deal of flexibility, it means that some macros have | |
647 | much longer expansions than their 32-bit counterparts. For example, | |
648 | the non-PIC expansion of @samp{dla $4,sym} is usually: | |
649 | ||
650 | @smallexample | |
651 | lui $4,%highest(sym) | |
652 | lui $1,%hi(sym) | |
653 | daddiu $4,$4,%higher(sym) | |
654 | daddiu $1,$1,%lo(sym) | |
655 | dsll32 $4,$4,0 | |
656 | daddu $4,$4,$1 | |
657 | @end smallexample | |
658 | ||
659 | whereas the 32-bit expansion is simply: | |
660 | ||
661 | @smallexample | |
662 | lui $4,%hi(sym) | |
663 | daddiu $4,$4,%lo(sym) | |
664 | @end smallexample | |
665 | ||
666 | n64 code is sometimes constructed in such a way that all symbolic | |
667 | constants are known to have 32-bit values, and in such cases, it's | |
668 | preferable to use the 32-bit expansion instead of the 64-bit | |
669 | expansion. | |
670 | ||
671 | You can use the @code{.set sym32} directive to tell the assembler | |
672 | that, from this point on, all expressions of the form | |
673 | @samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}} | |
674 | have 32-bit values. For example: | |
675 | ||
676 | @smallexample | |
677 | .set sym32 | |
678 | dla $4,sym | |
679 | lw $4,sym+16 | |
680 | sw $4,sym+0x8000($4) | |
681 | @end smallexample | |
682 | ||
683 | will cause the assembler to treat @samp{sym}, @code{sym+16} and | |
684 | @code{sym+0x8000} as 32-bit values. The handling of non-symbolic | |
685 | addresses is not affected. | |
686 | ||
687 | The directive @code{.set nosym32} ends a @code{.set sym32} block and | |
688 | reverts to the normal behavior. It is also possible to change the | |
689 | symbol size using the command-line options @option{-msym32} and | |
690 | @option{-mno-sym32}. | |
691 | ||
692 | These options and directives are always accepted, but at present, | |
693 | they have no effect for anything other than n64. | |
694 | ||
fc16f8cc RS |
695 | @node MIPS Small Data |
696 | @section Controlling the use of small data accesses | |
5a7560b5 | 697 | |
fc16f8cc RS |
698 | @c This section deliberately glosses over the possibility of using -G |
699 | @c in SVR4-style PIC, as could be done on IRIX. We don't support that. | |
700 | @cindex small data, MIPS | |
5a7560b5 | 701 | @cindex @code{gp} register, MIPS |
fc16f8cc RS |
702 | It often takes several instructions to load the address of a symbol. |
703 | For example, when @samp{addr} is a 32-bit symbol, the non-PIC expansion | |
704 | of @samp{dla $4,addr} is usually: | |
705 | ||
706 | @smallexample | |
707 | lui $4,%hi(addr) | |
708 | daddiu $4,$4,%lo(addr) | |
709 | @end smallexample | |
710 | ||
711 | The sequence is much longer when @samp{addr} is a 64-bit symbol. | |
712 | @xref{MIPS Symbol Sizes,, Directives to override the size of symbols}. | |
713 | ||
714 | In order to cut down on this overhead, most embedded MIPS systems | |
715 | set aside a 64-kilobyte ``small data'' area and guarantee that all | |
716 | data of size @var{n} and smaller will be placed in that area. | |
717 | The limit @var{n} is passed to both the assembler and the linker | |
98508b2a | 718 | using the command-line option @option{-G @var{n}}, @pxref{MIPS Options,, |
fc16f8cc RS |
719 | Assembler options}. Note that the same value of @var{n} must be used |
720 | when linking and when assembling all input files to the link; any | |
721 | inconsistency could cause a relocation overflow error. | |
722 | ||
723 | The size of an object in the @code{.bss} section is set by the | |
724 | @code{.comm} or @code{.lcomm} directive that defines it. The size of | |
725 | an external object may be set with the @code{.extern} directive. For | |
726 | example, @samp{.extern sym,4} declares that the object at @code{sym} | |
727 | is 4 bytes in length, while leaving @code{sym} otherwise undefined. | |
728 | ||
729 | When no @option{-G} option is given, the default limit is 8 bytes. | |
730 | The option @option{-G 0} prevents any data from being automatically | |
731 | classified as small. | |
732 | ||
733 | It is also possible to mark specific objects as small by putting them | |
734 | in the special sections @code{.sdata} and @code{.sbss}, which are | |
735 | ``small'' counterparts of @code{.data} and @code{.bss} respectively. | |
736 | The toolchain will treat such data as small regardless of the | |
737 | @option{-G} setting. | |
738 | ||
739 | On startup, systems that support a small data area are expected to | |
740 | initialize register @code{$28}, also known as @code{$gp}, in such a | |
741 | way that small data can be accessed using a 16-bit offset from that | |
742 | register. For example, when @samp{addr} is small data, | |
743 | the @samp{dla $4,addr} instruction above is equivalent to: | |
744 | ||
745 | @smallexample | |
746 | daddiu $4,$28,%gp_rel(addr) | |
747 | @end smallexample | |
748 | ||
749 | Small data is not supported for SVR4-style PIC. | |
5a7560b5 | 750 | |
252b5132 RH |
751 | @node MIPS ISA |
752 | @section Directives to override the ISA level | |
753 | ||
754 | @cindex MIPS ISA override | |
755 | @kindex @code{.set mips@var{n}} | |
756 | @sc{gnu} @code{@value{AS}} supports an additional directive to change | |
98508b2a | 757 | the MIPS Instruction Set Architecture level on the fly: @code{.set |
ae52f483 | 758 | mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 32r3, |
7361da2c | 759 | 32r5, 32r6, 64, 64r2, 64r3, 64r5 or 64r6. |
071742cf | 760 | The values other than 0 make the assembler accept instructions |
e335d9cb | 761 | for the corresponding ISA level, from that point on in the |
584da044 NC |
762 | assembly. @code{.set mips@var{n}} affects not only which instructions |
763 | are permitted, but also how certain macros are expanded. @code{.set | |
e335d9cb | 764 | mips0} restores the ISA level to its original level: either the |
a05a5b64 | 765 | level you selected with command-line options, or the default for your |
81566a9b | 766 | configuration. You can use this feature to permit specific MIPS III |
584da044 | 767 | instructions while assembling in 32 bit mode. Use this directive with |
ec68c924 | 768 | care! |
252b5132 | 769 | |
ad3fea08 TS |
770 | @cindex MIPS CPU override |
771 | @kindex @code{.set arch=@var{cpu}} | |
772 | The @code{.set arch=@var{cpu}} directive provides even finer control. | |
773 | It changes the effective CPU target and allows the assembler to use | |
774 | instructions specific to a particular CPU. All CPUs supported by the | |
a05a5b64 | 775 | @samp{-march} command-line option are also selectable by this directive. |
ad3fea08 | 776 | The original value is restored by @code{.set arch=default}. |
252b5132 | 777 | |
ad3fea08 TS |
778 | The directive @code{.set mips16} puts the assembler into MIPS 16 mode, |
779 | in which it will assemble instructions for the MIPS 16 processor. Use | |
780 | @code{.set nomips16} to return to normal 32 bit mode. | |
e16bfa71 | 781 | |
98508b2a | 782 | Traditional MIPS assemblers do not support this directive. |
252b5132 | 783 | |
df58fc94 RS |
784 | The directive @code{.set micromips} puts the assembler into microMIPS mode, |
785 | in which it will assemble instructions for the microMIPS processor. Use | |
786 | @code{.set nomicromips} to return to normal 32 bit mode. | |
787 | ||
98508b2a | 788 | Traditional MIPS assemblers do not support this directive. |
df58fc94 | 789 | |
833794fc MR |
790 | @node MIPS assembly options |
791 | @section Directives to control code generation | |
792 | ||
a05a5b64 | 793 | @cindex MIPS directives to override command-line options |
919731af | 794 | @kindex @code{.module} |
a05a5b64 | 795 | The @code{.module} directive allows command-line options to be set directly |
919731af | 796 | from assembly. The format of the directive matches the @code{.set} |
797 | directive but only those options which are relevant to a whole module are | |
798 | supported. The effect of a @code{.module} directive is the same as the | |
a05a5b64 | 799 | corresponding command-line option. Where @code{.set} directives support |
919731af | 800 | returning to a default then the @code{.module} directives do not as they |
801 | define the defaults. | |
802 | ||
803 | These module-level directives must appear first in assembly. | |
804 | ||
805 | Traditional MIPS assemblers do not support this directive. | |
806 | ||
833794fc MR |
807 | @cindex MIPS 32-bit microMIPS instruction generation override |
808 | @kindex @code{.set insn32} | |
809 | @kindex @code{.set noinsn32} | |
810 | The directive @code{.set insn32} makes the assembler only use 32-bit | |
811 | instruction encodings when generating code for the microMIPS processor. | |
812 | This directive inhibits the use of any 16-bit instructions from that | |
813 | point on in the assembly. The @code{.set noinsn32} directive allows | |
814 | 16-bit instructions to be accepted. | |
815 | ||
816 | Traditional MIPS assemblers do not support this directive. | |
817 | ||
252b5132 RH |
818 | @node MIPS autoextend |
819 | @section Directives for extending MIPS 16 bit instructions | |
820 | ||
821 | @kindex @code{.set autoextend} | |
822 | @kindex @code{.set noautoextend} | |
823 | By default, MIPS 16 instructions are automatically extended to 32 bits | |
ad3fea08 TS |
824 | when necessary. The directive @code{.set noautoextend} will turn this |
825 | off. When @code{.set noautoextend} is in effect, any 32 bit instruction | |
826 | must be explicitly extended with the @code{.e} modifier (e.g., | |
827 | @code{li.e $4,1000}). The directive @code{.set autoextend} may be used | |
252b5132 RH |
828 | to once again automatically extend instructions when necessary. |
829 | ||
830 | This directive is only meaningful when in MIPS 16 mode. Traditional | |
98508b2a | 831 | MIPS assemblers do not support this directive. |
252b5132 RH |
832 | |
833 | @node MIPS insn | |
834 | @section Directive to mark data as an instruction | |
835 | ||
836 | @kindex @code{.insn} | |
837 | The @code{.insn} directive tells @code{@value{AS}} that the following | |
df58fc94 RS |
838 | data is actually instructions. This makes a difference in MIPS 16 and |
839 | microMIPS modes: when loading the address of a label which precedes | |
840 | instructions, @code{@value{AS}} automatically adds 1 to the value, so | |
841 | that jumping to the loaded address will do the right thing. | |
252b5132 | 842 | |
a946d7e3 NC |
843 | @kindex @code{.global} |
844 | The @code{.global} and @code{.globl} directives supported by | |
845 | @code{@value{AS}} will by default mark the symbol as pointing to a | |
846 | region of data not code. This means that, for example, any | |
847 | instructions following such a symbol will not be disassembled by | |
f746e6b9 | 848 | @code{objdump} as it will regard them as data. To change this |
f179c512 | 849 | behavior an optional section name can be placed after the symbol name |
a946d7e3 | 850 | in the @code{.global} directive. If this section exists and is known |
f179c512 | 851 | to be a code section, then the symbol will be marked as pointing at |
a946d7e3 NC |
852 | code not data. Ie the syntax for the directive is: |
853 | ||
854 | @code{.global @var{symbol}[ @var{section}][, @var{symbol}[ @var{section}]] ...}, | |
855 | ||
856 | Here is a short example: | |
857 | ||
858 | @example | |
859 | .global foo .text, bar, baz .data | |
860 | foo: | |
861 | nop | |
862 | bar: | |
863 | .word 0x0 | |
864 | baz: | |
865 | .word 0x1 | |
34bca508 | 866 | |
a946d7e3 NC |
867 | @end example |
868 | ||
351cdf24 MF |
869 | @node MIPS FP ABIs |
870 | @section Directives to control the FP ABI | |
871 | @menu | |
872 | * MIPS FP ABI History:: History of FP ABIs | |
873 | * MIPS FP ABI Variants:: Supported FP ABIs | |
874 | * MIPS FP ABI Selection:: Automatic selection of FP ABI | |
875 | * MIPS FP ABI Compatibility:: Linking different FP ABI variants | |
876 | @end menu | |
877 | ||
878 | @node MIPS FP ABI History | |
879 | @subsection History of FP ABIs | |
880 | @cindex @code{.gnu_attribute 4, @var{n}} directive, MIPS | |
881 | @cindex @code{.gnu_attribute Tag_GNU_MIPS_ABI_FP, @var{n}} directive, MIPS | |
882 | The MIPS ABIs support a variety of different floating-point extensions | |
883 | where calling-convention and register sizes vary for floating-point data. | |
884 | The extensions exist to support a wide variety of optional architecture | |
885 | features. The resulting ABI variants are generally incompatible with each | |
886 | other and must be tracked carefully. | |
887 | ||
888 | Traditionally the use of an explicit @code{.gnu_attribute 4, @var{n}} | |
889 | directive is used to indicate which ABI is in use by a specific module. | |
a05a5b64 | 890 | It was then left to the user to ensure that command-line options and the |
351cdf24 MF |
891 | selected ABI were compatible with some potential for inconsistencies. |
892 | ||
893 | @node MIPS FP ABI Variants | |
894 | @subsection Supported FP ABIs | |
895 | The supported floating-point ABI variants are: | |
896 | ||
897 | @table @code | |
898 | @item 0 - No floating-point | |
899 | This variant is used to indicate that floating-point is not used within | |
900 | the module at all and therefore has no impact on the ABI. This is the | |
901 | default. | |
902 | ||
903 | @item 1 - Double-precision | |
904 | This variant indicates that double-precision support is used. For 64-bit | |
905 | ABIs this means that 64-bit wide floating-point registers are required. | |
906 | For 32-bit ABIs this means that 32-bit wide floating-point registers are | |
907 | required and double-precision operations use pairs of registers. | |
908 | ||
909 | @item 2 - Single-precision | |
910 | This variant indicates that single-precision support is used. Double | |
911 | precision operations will be supported via soft-float routines. | |
912 | ||
913 | @item 3 - Soft-float | |
914 | This variant indicates that although floating-point support is used all | |
915 | operations are emulated in software. This means the ABI is modified to | |
916 | pass all floating-point data in general-purpose registers. | |
917 | ||
918 | @item 4 - Deprecated | |
919 | This variant existed as an initial attempt at supporting 64-bit wide | |
f179c512 MF |
920 | floating-point registers for O32 ABI on a MIPS32r2 CPU. This has been |
921 | superseded by 5, 6 and 7. | |
351cdf24 MF |
922 | |
923 | @item 5 - Double-precision 32-bit CPU, 32-bit or 64-bit FPU | |
924 | This variant is used by 32-bit ABIs to indicate that the floating-point | |
925 | code in the module has been designed to operate correctly with either | |
926 | 32-bit wide or 64-bit wide floating-point registers. Double-precision | |
927 | support is used. Only O32 currently supports this variant and requires | |
928 | a minimum architecture of MIPS II. | |
929 | ||
930 | @item 6 - Double-precision 32-bit FPU, 64-bit FPU | |
931 | This variant is used by 32-bit ABIs to indicate that the floating-point | |
932 | code in the module requires 64-bit wide floating-point registers. | |
933 | Double-precision support is used. Only O32 currently supports this | |
934 | variant and requires a minimum architecture of MIPS32r2. | |
935 | ||
936 | @item 7 - Double-precision compat 32-bit FPU, 64-bit FPU | |
937 | This variant is used by 32-bit ABIs to indicate that the floating-point | |
938 | code in the module requires 64-bit wide floating-point registers. | |
939 | Double-precision support is used. This differs from the previous ABI | |
940 | as it restricts use of odd-numbered single-precision registers. Only | |
941 | O32 currently supports this variant and requires a minimum architecture | |
942 | of MIPS32r2. | |
943 | @end table | |
944 | ||
945 | @node MIPS FP ABI Selection | |
946 | @subsection Automatic selection of FP ABI | |
947 | @cindex @code{.module fp=@var{nn}} directive, MIPS | |
948 | In order to simplify and add safety to the process of selecting the | |
949 | correct floating-point ABI, the assembler will automatically infer the | |
a05a5b64 | 950 | correct @code{.gnu_attribute 4, @var{n}} directive based on command-line |
351cdf24 MF |
951 | options and @code{.module} overrides. Where an explicit |
952 | @code{.gnu_attribute 4, @var{n}} directive has been seen then a warning | |
953 | will be raised if it does not match an inferred setting. | |
954 | ||
955 | The floating-point ABI is inferred as follows. If @samp{-msoft-float} | |
956 | has been used the module will be marked as soft-float. If | |
957 | @samp{-msingle-float} has been used then the module will be marked as | |
958 | single-precision. The remaining ABIs are then selected based | |
959 | on the FP register width. Double-precision is selected if the width | |
960 | of GP and FP registers match and the special double-precision variants | |
961 | for 32-bit ABIs are then selected depending on @samp{-mfpxx}, | |
962 | @samp{-mfp64} and @samp{-mno-odd-spreg}. | |
963 | ||
964 | @node MIPS FP ABI Compatibility | |
965 | @subsection Linking different FP ABI variants | |
966 | Modules using the default FP ABI (no floating-point) can be linked with | |
967 | any other (singular) FP ABI variant. | |
968 | ||
969 | Special compatibility support exists for O32 with the four | |
970 | double-precision FP ABI variants. The @samp{-mfpxx} FP ABI is specifically | |
971 | designed to be compatible with the standard double-precision ABI and the | |
972 | @samp{-mfp64} FP ABIs. This makes it desirable for O32 modules to be | |
973 | built as @samp{-mfpxx} to ensure the maximum compatibility with other | |
974 | modules produced for more specific needs. The only FP ABIs which cannot | |
975 | be linked together are the standard double-precision ABI and the full | |
976 | @samp{-mfp64} ABI with @samp{-modd-spreg}. | |
977 | ||
ba92f887 MR |
978 | @node MIPS NaN Encodings |
979 | @section Directives to record which NaN encoding is being used | |
980 | ||
981 | @cindex MIPS IEEE 754 NaN data encoding selection | |
982 | @cindex @code{.nan} directive, MIPS | |
983 | The IEEE 754 floating-point standard defines two types of not-a-number | |
984 | (NaN) data: ``signalling'' NaNs and ``quiet'' NaNs. The original version | |
985 | of the standard did not specify how these two types should be | |
986 | distinguished. Most implementations followed the i387 model, in which | |
987 | the first bit of the significand is set for quiet NaNs and clear for | |
988 | signalling NaNs. However, the original MIPS implementation assigned the | |
989 | opposite meaning to the bit, so that it was set for signalling NaNs and | |
990 | clear for quiet NaNs. | |
991 | ||
992 | The 2008 revision of the standard formally suggested the i387 choice | |
993 | and as from Sep 2012 the current release of the MIPS architecture | |
994 | therefore optionally supports that form. Code that uses one NaN encoding | |
995 | would usually be incompatible with code that uses the other NaN encoding, | |
996 | so MIPS ELF objects have a flag (@code{EF_MIPS_NAN2008}) to record which | |
997 | encoding is being used. | |
998 | ||
999 | Assembly files can use the @code{.nan} directive to select between the | |
1000 | two encodings. @samp{.nan 2008} says that the assembly file uses the | |
1001 | IEEE 754-2008 encoding while @samp{.nan legacy} says that the file uses | |
1002 | the original MIPS encoding. If several @code{.nan} directives are given, | |
1003 | the final setting is the one that is used. | |
1004 | ||
1005 | The command-line options @option{-mnan=legacy} and @option{-mnan=2008} | |
1006 | can be used instead of @samp{.nan legacy} and @samp{.nan 2008} | |
1007 | respectively. However, any @code{.nan} directive overrides the | |
1008 | command-line setting. | |
1009 | ||
1010 | @samp{.nan legacy} is the default if no @code{.nan} directive or | |
1011 | @option{-mnan} option is given. | |
1012 | ||
1013 | Note that @sc{gnu} @code{@value{AS}} does not produce NaNs itself and | |
1014 | therefore these directives do not affect code generation. They simply | |
1015 | control the setting of the @code{EF_MIPS_NAN2008} flag. | |
1016 | ||
1017 | Traditional MIPS assemblers do not support these directives. | |
1018 | ||
98508b2a | 1019 | @node MIPS Option Stack |
252b5132 RH |
1020 | @section Directives to save and restore options |
1021 | ||
1022 | @cindex MIPS option stack | |
1023 | @kindex @code{.set push} | |
1024 | @kindex @code{.set pop} | |
1025 | The directives @code{.set push} and @code{.set pop} may be used to save | |
1026 | and restore the current settings for all the options which are | |
1027 | controlled by @code{.set}. The @code{.set push} directive saves the | |
1028 | current settings on a stack. The @code{.set pop} directive pops the | |
1029 | stack and restores the settings. | |
1030 | ||
1031 | These directives can be useful inside an macro which must change an | |
1032 | option such as the ISA level or instruction reordering but does not want | |
1033 | to change the state of the code which invoked the macro. | |
1034 | ||
98508b2a | 1035 | Traditional MIPS assemblers do not support these directives. |
1f25f5d3 | 1036 | |
98508b2a | 1037 | @node MIPS ASE Instruction Generation Overrides |
1f25f5d3 CD |
1038 | @section Directives to control generation of MIPS ASE instructions |
1039 | ||
1040 | @cindex MIPS MIPS-3D instruction generation override | |
1041 | @kindex @code{.set mips3d} | |
1042 | @kindex @code{.set nomips3d} | |
1043 | The directive @code{.set mips3d} makes the assembler accept instructions | |
1044 | from the MIPS-3D Application Specific Extension from that point on | |
1045 | in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D | |
1046 | instructions from being accepted. | |
1047 | ||
ad3fea08 TS |
1048 | @cindex SmartMIPS instruction generation override |
1049 | @kindex @code{.set smartmips} | |
1050 | @kindex @code{.set nosmartmips} | |
1051 | The directive @code{.set smartmips} makes the assembler accept | |
1052 | instructions from the SmartMIPS Application Specific Extension to the | |
e335d9cb | 1053 | MIPS32 ISA from that point on in the assembly. The |
ad3fea08 TS |
1054 | @code{.set nosmartmips} directive prevents SmartMIPS instructions from |
1055 | being accepted. | |
1056 | ||
deec1734 CD |
1057 | @cindex MIPS MDMX instruction generation override |
1058 | @kindex @code{.set mdmx} | |
1059 | @kindex @code{.set nomdmx} | |
1060 | The directive @code{.set mdmx} makes the assembler accept instructions | |
1061 | from the MDMX Application Specific Extension from that point on | |
1062 | in the assembly. The @code{.set nomdmx} directive prevents MDMX | |
1063 | instructions from being accepted. | |
1064 | ||
8b082fb1 | 1065 | @cindex MIPS DSP Release 1 instruction generation override |
2ef2b9ae CF |
1066 | @kindex @code{.set dsp} |
1067 | @kindex @code{.set nodsp} | |
1068 | The directive @code{.set dsp} makes the assembler accept instructions | |
8b082fb1 TS |
1069 | from the DSP Release 1 Application Specific Extension from that point |
1070 | on in the assembly. The @code{.set nodsp} directive prevents DSP | |
1071 | Release 1 instructions from being accepted. | |
1072 | ||
1073 | @cindex MIPS DSP Release 2 instruction generation override | |
1074 | @kindex @code{.set dspr2} | |
1075 | @kindex @code{.set nodspr2} | |
1076 | The directive @code{.set dspr2} makes the assembler accept instructions | |
1077 | from the DSP Release 2 Application Specific Extension from that point | |
f179c512 | 1078 | on in the assembly. This directive implies @code{.set dsp}. The |
8b082fb1 TS |
1079 | @code{.set nodspr2} directive prevents DSP Release 2 instructions from |
1080 | being accepted. | |
2ef2b9ae | 1081 | |
8f4f9071 MF |
1082 | @cindex MIPS DSP Release 3 instruction generation override |
1083 | @kindex @code{.set dspr3} | |
1084 | @kindex @code{.set nodspr3} | |
1085 | The directive @code{.set dspr3} makes the assembler accept instructions | |
1086 | from the DSP Release 3 Application Specific Extension from that point | |
1087 | on in the assembly. This directive implies @code{.set dsp} and | |
1088 | @code{.set dspr2}. The @code{.set nodspr3} directive prevents DSP | |
1089 | Release 3 instructions from being accepted. | |
1090 | ||
ef2e4d86 CF |
1091 | @cindex MIPS MT instruction generation override |
1092 | @kindex @code{.set mt} | |
1093 | @kindex @code{.set nomt} | |
1094 | The directive @code{.set mt} makes the assembler accept instructions | |
1095 | from the MT Application Specific Extension from that point on | |
1096 | in the assembly. The @code{.set nomt} directive prevents MT | |
1097 | instructions from being accepted. | |
1098 | ||
dec0624d MR |
1099 | @cindex MIPS MCU instruction generation override |
1100 | @kindex @code{.set mcu} | |
1101 | @kindex @code{.set nomcu} | |
1102 | The directive @code{.set mcu} makes the assembler accept instructions | |
1103 | from the MCU Application Specific Extension from that point on | |
1104 | in the assembly. The @code{.set nomcu} directive prevents MCU | |
1105 | instructions from being accepted. | |
1106 | ||
56d438b1 CF |
1107 | @cindex MIPS SIMD Architecture instruction generation override |
1108 | @kindex @code{.set msa} | |
1109 | @kindex @code{.set nomsa} | |
1110 | The directive @code{.set msa} makes the assembler accept instructions | |
1111 | from the MIPS SIMD Architecture Extension from that point on | |
1112 | in the assembly. The @code{.set nomsa} directive prevents MSA | |
1113 | instructions from being accepted. | |
1114 | ||
b015e599 AP |
1115 | @cindex Virtualization instruction generation override |
1116 | @kindex @code{.set virt} | |
1117 | @kindex @code{.set novirt} | |
1118 | The directive @code{.set virt} makes the assembler accept instructions | |
1119 | from the Virtualization Application Specific Extension from that point | |
1120 | on in the assembly. The @code{.set novirt} directive prevents Virtualization | |
1121 | instructions from being accepted. | |
1122 | ||
7d64c587 AB |
1123 | @cindex MIPS eXtended Physical Address (XPA) instruction generation override |
1124 | @kindex @code{.set xpa} | |
1125 | @kindex @code{.set noxpa} | |
1126 | The directive @code{.set xpa} makes the assembler accept instructions | |
1127 | from the XPA Extension from that point on in the assembly. The | |
1128 | @code{.set noxpa} directive prevents XPA instructions from being accepted. | |
1129 | ||
25499ac7 MR |
1130 | @cindex MIPS16e2 instruction generation override |
1131 | @kindex @code{.set mips16e2} | |
1132 | @kindex @code{.set nomips16e2} | |
1133 | The directive @code{.set mips16e2} makes the assembler accept instructions | |
1134 | from the MIPS16e2 Application Specific Extension from that point on in the | |
75c80ee1 MR |
1135 | assembly, whenever in MIPS16 mode. The @code{.set nomips16e2} directive |
1136 | prevents MIPS16e2 instructions from being accepted, in MIPS16 mode. Neither | |
25499ac7 MR |
1137 | directive affects the state of MIPS16 mode being active itself which has |
1138 | separate controls. | |
1139 | ||
730c3174 SE |
1140 | @cindex MIPS cyclic redundancy check (CRC) instruction generation override |
1141 | @kindex @code{.set crc} | |
1142 | @kindex @code{.set nocrc} | |
1143 | The directive @code{.set crc} makes the assembler accept instructions | |
1144 | from the CRC Extension from that point on in the assembly. The | |
1145 | @code{.set nocrc} directive prevents CRC instructions from being accepted. | |
1146 | ||
6f20c942 FS |
1147 | @cindex MIPS Global INValidate (GINV) instruction generation override |
1148 | @kindex @code{.set ginv} | |
1149 | @kindex @code{.set noginv} | |
1150 | The directive @code{.set ginv} makes the assembler accept instructions | |
1151 | from the GINV Extension from that point on in the assembly. The | |
1152 | @code{.set noginv} directive prevents GINV instructions from being accepted. | |
1153 | ||
8095d2f7 CX |
1154 | @cindex Loongson MultiMedia extensions Instructions (MMI) generation override |
1155 | @kindex @code{.set loongson-mmi} | |
1156 | @kindex @code{.set noloongson-mmi} | |
1157 | The directive @code{.set loongson-mmi} makes the assembler accept | |
1158 | instructions from the MMI Extension from that point on in the assembly. | |
1159 | The @code{.set noloongson-mmi} directive prevents MMI instructions from | |
1160 | being accepted. | |
1161 | ||
716c08de CX |
1162 | @cindex Loongson Content Address Memory (CAM) generation override |
1163 | @kindex @code{.set loongson-cam} | |
1164 | @kindex @code{.set noloongson-cam} | |
1165 | The directive @code{.set loongson-cam} makes the assembler accept | |
1166 | instructions from the Loongson CAM from that point on in the assembly. | |
1167 | The @code{.set noloongson-cam} directive prevents Loongson CAM instructions | |
1168 | from being accepted. | |
1169 | ||
98508b2a | 1170 | Traditional MIPS assemblers do not support these directives. |
037b32b9 | 1171 | |
98508b2a | 1172 | @node MIPS Floating-Point |
037b32b9 AN |
1173 | @section Directives to override floating-point options |
1174 | ||
1175 | @cindex Disable floating-point instructions | |
1176 | @kindex @code{.set softfloat} | |
1177 | @kindex @code{.set hardfloat} | |
1178 | The directives @code{.set softfloat} and @code{.set hardfloat} provide | |
1179 | finer control of disabling and enabling float-point instructions. | |
1180 | These directives always override the default (that hard-float | |
1181 | instructions are accepted) or the command-line options | |
1182 | (@samp{-msoft-float} and @samp{-mhard-float}). | |
1183 | ||
1184 | @cindex Disable single-precision floating-point operations | |
605b1dd4 NH |
1185 | @kindex @code{.set singlefloat} |
1186 | @kindex @code{.set doublefloat} | |
037b32b9 AN |
1187 | The directives @code{.set singlefloat} and @code{.set doublefloat} |
1188 | provide finer control of disabling and enabling double-precision | |
1189 | float-point operations. These directives always override the default | |
1190 | (that double-precision operations are accepted) or the command-line | |
1191 | options (@samp{-msingle-float} and @samp{-mdouble-float}). | |
1192 | ||
98508b2a | 1193 | Traditional MIPS assemblers do not support these directives. |
7c31ae13 NC |
1194 | |
1195 | @node MIPS Syntax | |
1196 | @section Syntactical considerations for the MIPS assembler | |
1197 | @menu | |
1198 | * MIPS-Chars:: Special Characters | |
1199 | @end menu | |
1200 | ||
1201 | @node MIPS-Chars | |
1202 | @subsection Special Characters | |
1203 | ||
1204 | @cindex line comment character, MIPS | |
1205 | @cindex MIPS line comment character | |
1206 | The presence of a @samp{#} on a line indicates the start of a comment | |
1207 | that extends to the end of the current line. | |
1208 | ||
1209 | If a @samp{#} appears as the first character of a line, the whole line | |
1210 | is treated as a comment, but in this case the line can also be a | |
1211 | logical line number directive (@pxref{Comments}) or a | |
1212 | preprocessor control command (@pxref{Preprocessing}). | |
1213 | ||
1214 | @cindex line separator, MIPS | |
1215 | @cindex statement separator, MIPS | |
1216 | @cindex MIPS line separator | |
1217 | The @samp{;} character can be used to separate statements on the same | |
1218 | line. |