[MIPS/GAS] Split Loongson CAM Instructions from loongson3a
[deliverable/binutils-gdb.git] / gas / doc / c-mips.texi
CommitLineData
219d1afa 1@c Copyright (C) 1991-2018 Free Software Foundation, Inc.
252b5132
RH
2@c This is part of the GAS manual.
3@c For copying conditions, see the file as.texinfo.
4@ifset GENERIC
5@page
6@node MIPS-Dependent
7@chapter MIPS Dependent Features
8@end ifset
9@ifclear GENERIC
10@node Machine Dependencies
11@chapter MIPS Dependent Features
12@end ifclear
13
14@cindex MIPS processor
98508b2a
RS
15@sc{gnu} @code{@value{AS}} for MIPS architectures supports several
16different MIPS processors, and MIPS ISA levels I through V, MIPS32,
17and MIPS64. For information about the MIPS instruction set, see
584da044 18@cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
98508b2a 19For an overview of MIPS assembly conventions, see ``Appendix D:
584da044 20Assembly Language Programming'' in the same work.
252b5132
RH
21
22@menu
98508b2a 23* MIPS Options:: Assembler options
fc16f8cc 24* MIPS Macros:: High-level assembly macros
5a7560b5 25* MIPS Symbol Sizes:: Directives to override the size of symbols
fc16f8cc 26* MIPS Small Data:: Controlling the use of small data accesses
252b5132 27* MIPS ISA:: Directives to override the ISA level
833794fc 28* MIPS assembly options:: Directives to control code generation
252b5132
RH
29* MIPS autoextend:: Directives for extending MIPS 16 bit instructions
30* MIPS insn:: Directive to mark data as an instruction
351cdf24 31* MIPS FP ABIs:: Marking which FP ABI is in use
ba92f887 32* MIPS NaN Encodings:: Directives to record which NaN encoding is being used
98508b2a
RS
33* MIPS Option Stack:: Directives to save and restore options
34* MIPS ASE Instruction Generation Overrides:: Directives to control
0eb7102d 35 generation of MIPS ASE instructions
98508b2a 36* MIPS Floating-Point:: Directives to override floating-point options
7c31ae13 37* MIPS Syntax:: MIPS specific syntactical considerations
252b5132
RH
38@end menu
39
98508b2a 40@node MIPS Options
252b5132
RH
41@section Assembler options
42
98508b2a 43The MIPS configurations of @sc{gnu} @code{@value{AS}} support these
252b5132
RH
44special options:
45
46@table @code
47@cindex @code{-G} option (MIPS)
48@item -G @var{num}
fc16f8cc
RS
49Set the ``small data'' limit to @var{n} bytes. The default limit is 8 bytes.
50@xref{MIPS Small Data,, Controlling the use of small data accesses}.
252b5132
RH
51
52@cindex @code{-EB} option (MIPS)
53@cindex @code{-EL} option (MIPS)
54@cindex MIPS big-endian output
55@cindex MIPS little-endian output
56@cindex big-endian output, MIPS
57@cindex little-endian output, MIPS
58@item -EB
59@itemx -EL
98508b2a 60Any MIPS configuration of @code{@value{AS}} can select big-endian or
252b5132
RH
61little-endian output at run time (unlike the other @sc{gnu} development
62tools, which must be configured for one or the other). Use @samp{-EB}
63to select big-endian output, and @samp{-EL} for little-endian.
64
0c000745
RS
65@item -KPIC
66@cindex PIC selection, MIPS
67@cindex @option{-KPIC} option, MIPS
68Generate SVR4-style PIC. This option tells the assembler to generate
69SVR4-style position-independent macro expansions. It also tells the
70assembler to mark the output file as PIC.
71
72@item -mvxworks-pic
73@cindex @option{-mvxworks-pic} option, MIPS
74Generate VxWorks PIC. This option tells the assembler to generate
75VxWorks-style position-independent macro expansions.
76
252b5132
RH
77@cindex MIPS architecture options
78@item -mips1
79@itemx -mips2
80@itemx -mips3
81@itemx -mips4
b1929900 82@itemx -mips5
e7af610e 83@itemx -mips32
af7ee8bf 84@itemx -mips32r2
ae52f483
AB
85@itemx -mips32r3
86@itemx -mips32r5
7361da2c 87@itemx -mips32r6
84ea6cf2 88@itemx -mips64
5f74bc13 89@itemx -mips64r2
ae52f483
AB
90@itemx -mips64r3
91@itemx -mips64r5
7361da2c 92@itemx -mips64r6
252b5132 93Generate code for a particular MIPS Instruction Set Architecture level.
98508b2a
RS
94@samp{-mips1} corresponds to the R2000 and R3000 processors,
95@samp{-mips2} to the R6000 processor, @samp{-mips3} to the
81566a9b 96R4000 processor, and @samp{-mips4} to the R8000 and R10000 processors.
7361da2c
AB
97@samp{-mips5}, @samp{-mips32}, @samp{-mips32r2}, @samp{-mips32r3},
98@samp{-mips32r5}, @samp{-mips32r6}, @samp{-mips64}, @samp{-mips64r2},
99@samp{-mips64r3}, @samp{-mips64r5}, and @samp{-mips64r6} correspond to
100generic MIPS V, MIPS32, MIPS32 Release 2, MIPS32 Release 3, MIPS32
101Release 5, MIPS32 Release 6, MIPS64, and MIPS64 Release 2, MIPS64
102Release 3, MIPS64 Release 5, and MIPS64 Release 6 ISA processors,
103respectively. You can also switch instruction sets during the assembly;
104see @ref{MIPS ISA, Directives to override the ISA level}.
252b5132 105
6349b5f4 106@item -mgp32
ca4e0257
RS
107@itemx -mfp32
108Some macros have different expansions for 32-bit and 64-bit registers.
109The register sizes are normally inferred from the ISA and ABI, but these
110flags force a certain group of registers to be treated as 32 bits wide at
111all times. @samp{-mgp32} controls the size of general-purpose registers
112and @samp{-mfp32} controls the size of floating-point registers.
113
ad3fea08
TS
114The @code{.set gp=32} and @code{.set fp=32} directives allow the size
115of registers to be changed for parts of an object. The default value is
116restored by @code{.set gp=default} and @code{.set fp=default}.
117
ca4e0257
RS
118On some MIPS variants there is a 32-bit mode flag; when this flag is
119set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
120save the 32-bit registers on a context switch, so it is essential never
121to use the 64-bit registers.
6349b5f4
AH
122
123@item -mgp64
ad3fea08
TS
124@itemx -mfp64
125Assume that 64-bit registers are available. This is provided in the
126interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
127
128The @code{.set gp=64} and @code{.set fp=64} directives allow the size
129of registers to be changed for parts of an object. The default value is
130restored by @code{.set gp=default} and @code{.set fp=default}.
6349b5f4 131
351cdf24
MF
132@item -mfpxx
133Make no assumptions about whether 32-bit or 64-bit floating-point
134registers are available. This is provided to support having modules
135compatible with either @samp{-mfp32} or @samp{-mfp64}. This option can
136only be used with MIPS II and above.
137
138The @code{.set fp=xx} directive allows a part of an object to be marked
139as not making assumptions about 32-bit or 64-bit FP registers. The
140default value is restored by @code{.set fp=default}.
141
142@item -modd-spreg
143@itemx -mno-odd-spreg
144Enable use of floating-point operations on odd-numbered single-precision
145registers when supported by the ISA. @samp{-mfpxx} implies
146@samp{-mno-odd-spreg}, otherwise the default is @samp{-modd-spreg}
147
252b5132
RH
148@item -mips16
149@itemx -no-mips16
150Generate code for the MIPS 16 processor. This is equivalent to putting
32035f51 151@code{.module mips16} at the start of the assembly file. @samp{-no-mips16}
252b5132
RH
152turns off this option.
153
25499ac7
MR
154@item -mmips16e2
155@itemx -mno-mips16e2
156Enable the use of MIPS16e2 instructions in MIPS16 mode. This is equivalent
157to putting @code{.module mips16e2} at the start of the assembly file.
158@samp{-mno-mips16e2} turns off this option.
159
df58fc94
RS
160@item -mmicromips
161@itemx -mno-micromips
162Generate code for the microMIPS processor. This is equivalent to putting
32035f51
MR
163@code{.module micromips} at the start of the assembly file.
164@samp{-mno-micromips} turns off this option. This is equivalent to putting
165@code{.module nomicromips} at the start of the assembly file.
df58fc94 166
e16bfa71
TS
167@item -msmartmips
168@itemx -mno-smartmips
169Enables the SmartMIPS extensions to the MIPS32 instruction set, which
170provides a number of new instructions which target smartcard and
171cryptographic applications. This is equivalent to putting
32035f51 172@code{.module smartmips} at the start of the assembly file.
e16bfa71
TS
173@samp{-mno-smartmips} turns off this option.
174
1f25f5d3
CD
175@item -mips3d
176@itemx -no-mips3d
177Generate code for the MIPS-3D Application Specific Extension.
178This tells the assembler to accept MIPS-3D instructions.
179@samp{-no-mips3d} turns off this option.
180
deec1734
CD
181@item -mdmx
182@itemx -no-mdmx
183Generate code for the MDMX Application Specific Extension.
184This tells the assembler to accept MDMX instructions.
185@samp{-no-mdmx} turns off this option.
186
2ef2b9ae
CF
187@item -mdsp
188@itemx -mno-dsp
8b082fb1
TS
189Generate code for the DSP Release 1 Application Specific Extension.
190This tells the assembler to accept DSP Release 1 instructions.
2ef2b9ae
CF
191@samp{-mno-dsp} turns off this option.
192
8b082fb1
TS
193@item -mdspr2
194@itemx -mno-dspr2
195Generate code for the DSP Release 2 Application Specific Extension.
8f4f9071 196This option implies @samp{-mdsp}.
8b082fb1
TS
197This tells the assembler to accept DSP Release 2 instructions.
198@samp{-mno-dspr2} turns off this option.
199
8f4f9071
MF
200@item -mdspr3
201@itemx -mno-dspr3
202Generate code for the DSP Release 3 Application Specific Extension.
203This option implies @samp{-mdsp} and @samp{-mdspr2}.
204This tells the assembler to accept DSP Release 3 instructions.
205@samp{-mno-dspr3} turns off this option.
206
ef2e4d86
CF
207@item -mmt
208@itemx -mno-mt
209Generate code for the MT Application Specific Extension.
210This tells the assembler to accept MT instructions.
211@samp{-mno-mt} turns off this option.
212
dec0624d
MR
213@item -mmcu
214@itemx -mno-mcu
215Generate code for the MCU Application Specific Extension.
216This tells the assembler to accept MCU instructions.
217@samp{-mno-mcu} turns off this option.
218
56d438b1
CF
219@item -mmsa
220@itemx -mno-msa
221Generate code for the MIPS SIMD Architecture Extension.
222This tells the assembler to accept MSA instructions.
223@samp{-mno-msa} turns off this option.
224
7d64c587
AB
225@item -mxpa
226@itemx -mno-xpa
227Generate code for the MIPS eXtended Physical Address (XPA) Extension.
228This tells the assembler to accept XPA instructions.
229@samp{-mno-xpa} turns off this option.
230
b015e599
AP
231@item -mvirt
232@itemx -mno-virt
233Generate code for the Virtualization Application Specific Extension.
234This tells the assembler to accept Virtualization instructions.
235@samp{-mno-virt} turns off this option.
236
730c3174
SE
237@item -mcrc
238@itemx -mno-crc
239Generate code for the cyclic redundancy check (CRC) Application Specific
240Extension. This tells the assembler to accept CRC instructions.
241@samp{-mno-crc} turns off this option.
242
6f20c942
FS
243@item -mginv
244@itemx -mno-ginv
245Generate code for the Global INValidate (GINV) Application Specific
246Extension. This tells the assembler to accept GINV instructions.
247@samp{-mno-ginv} turns off this option.
248
8095d2f7
CX
249@item -mloongson-mmi
250@itemx -mno-loongson-mmi
251Generate code for the Loongson MultiMedia extensions Instructions (MMI)
252Application Specific Extension. This tells the assembler to accept MMI
253instructions.
254@samp{-mno-loongson-mmi} turns off this option.
255
716c08de
CX
256@item -mloongson-cam
257@itemx -mno-loongson-cam
258Generate code for the Loongson Content Address Memory (CAM)
259Application Specific Extension. This tells the assembler to accept CAM
260instructions.
261@samp{-mno-loongson-cam} turns off this option.
262
833794fc
MR
263@item -minsn32
264@itemx -mno-insn32
265Only use 32-bit instruction encodings when generating code for the
266microMIPS processor. This option inhibits the use of any 16-bit
267instructions. This is equivalent to putting @code{.set insn32} at
268the start of the assembly file. @samp{-mno-insn32} turns off this
269option. This is equivalent to putting @code{.set noinsn32} at the
270start of the assembly file. By default @samp{-mno-insn32} is
271selected, allowing all instructions to be used.
272
6b76fefe 273@item -mfix7000
9ee72ff1 274@itemx -mno-fix7000
6b76fefe
CM
275Cause nops to be inserted if the read of the destination register
276of an mfhi or mflo instruction occurs in the following two instructions.
277
a8d14a88
CM
278@item -mfix-rm7000
279@itemx -mno-fix-rm7000
280Cause nops to be inserted if a dmult or dmultu instruction is
281followed by a load instruction.
282
c67a084a
NC
283@item -mfix-loongson2f-jump
284@itemx -mno-fix-loongson2f-jump
285Eliminate instruction fetch from outside 256M region to work around the
286Loongson2F @samp{jump} instructions. Without it, under extreme cases,
287the kernel may crash. The issue has been solved in latest processor
288batches, but this fix has no side effect to them.
289
290@item -mfix-loongson2f-nop
291@itemx -mno-fix-loongson2f-nop
292Replace nops by @code{or at,at,zero} to work around the Loongson2F
98508b2a
RS
293@samp{nop} errata. Without it, under extreme cases, the CPU might
294deadlock. The issue has been solved in later Loongson2F batches, but
c67a084a
NC
295this fix has no side effect to them.
296
d766e8ec 297@item -mfix-vr4120
2babba43 298@itemx -mno-fix-vr4120
d766e8ec
RS
299Insert nops to work around certain VR4120 errata. This option is
300intended to be used on GCC-generated code: it is not designed to catch
301all problems in hand-written assembler code.
60b63b72 302
11db99f8 303@item -mfix-vr4130
2babba43 304@itemx -mno-fix-vr4130
11db99f8
RS
305Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
306
6a32d874 307@item -mfix-24k
45e279f5 308@itemx -mno-fix-24k
6a32d874
CM
309Insert nops to work around the 24K @samp{eret}/@samp{deret} errata.
310
d954098f
DD
311@item -mfix-cn63xxp1
312@itemx -mno-fix-cn63xxp1
313Replace @code{pref} hints 0 - 4 and 6 - 24 with hint 28 to work around
314certain CN63XXP1 errata.
315
252b5132
RH
316@item -m4010
317@itemx -no-m4010
98508b2a
RS
318Generate code for the LSI R4010 chip. This tells the assembler to
319accept the R4010-specific instructions (@samp{addciu}, @samp{ffc},
252b5132
RH
320etc.), and to not schedule @samp{nop} instructions around accesses to
321the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
322option.
323
324@item -m4650
325@itemx -no-m4650
98508b2a 326Generate code for the MIPS R4650 chip. This tells the assembler to accept
252b5132
RH
327the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
328instructions around accesses to the @samp{HI} and @samp{LO} registers.
329@samp{-no-m4650} turns off this option.
330
a4ac1c42 331@item -m3900
252b5132
RH
332@itemx -no-m3900
333@itemx -m4100
334@itemx -no-m4100
335For each option @samp{-m@var{nnnn}}, generate code for the MIPS
98508b2a 336R@var{nnnn} chip. This tells the assembler to accept instructions
252b5132
RH
337specific to that chip, and to schedule for that chip's hazards.
338
ec68c924 339@item -march=@var{cpu}
98508b2a 340Generate code for a particular MIPS CPU. It is exactly equivalent to
252b5132
RH
341@samp{-m@var{cpu}}, except that there are more value of @var{cpu}
342understood. Valid @var{cpu} value are:
343
344@quotation
3452000,
3463000,
3473900,
3484000,
3494010,
3504100,
3514111,
60b63b72
RS
352vr4120,
353vr4130,
354vr4181,
252b5132
RH
3554300,
3564400,
3574600,
3584650,
3595000,
b946ec34
NC
360rm5200,
361rm5230,
362rm5231,
363rm5261,
364rm5721,
60b63b72
RS
365vr5400,
366vr5500,
252b5132 3676000,
b946ec34 368rm7000,
252b5132 3698000,
963ac363 370rm9000,
e7af610e 37110000,
18ae5d72 37212000,
3aa3176b
TS
37314000,
37416000,
ad3fea08
TS
3754kc,
3764km,
3774kp,
3784ksc,
3794kec,
3804kem,
3814kep,
3824ksd,
383m4k,
384m4kp,
b5503c7b
MR
385m14k,
386m14kc,
7a795ef4
MR
387m14ke,
388m14kec,
ad3fea08 38924kc,
0fdf1951 39024kf2_1,
ad3fea08 39124kf,
0fdf1951 39224kf1_1,
ad3fea08 39324kec,
0fdf1951 39424kef2_1,
ad3fea08 39524kef,
0fdf1951 39624kef1_1,
ad3fea08 39734kc,
0fdf1951 39834kf2_1,
ad3fea08 39934kf,
0fdf1951 40034kf1_1,
711eefe4 40134kn,
f281862d 40274kc,
0fdf1951 40374kf2_1,
f281862d 40474kf,
0fdf1951
RS
40574kf1_1,
40674kf3_2,
30f8113a
SL
4071004kc,
4081004kf2_1,
4091004kf,
4101004kf1_1,
77403ce9 411interaptiv,
38bf472a 412interaptiv-mr2,
c6e5c03a
RS
413m5100,
414m5101,
bbaa46c0 415p5600,
ad3fea08
TS
4165kc,
4175kf,
41820kc,
41925kf,
82100185 420sb1,
350cc38d 421sb1a,
7ef0d297 422i6400,
a4968f42 423p6600,
350cc38d 424loongson2e,
037b32b9 425loongson2f,
fd503541 426loongson3a,
52b6b6b9 427octeon,
dd6a37e7 428octeon+,
432233b3 429octeon2,
2c629856 430octeon3,
55a36193
MK
431xlr,
432xlp
252b5132
RH
433@end quotation
434
0fdf1951
RS
435For compatibility reasons, @samp{@var{n}x} and @samp{@var{b}fx} are
436accepted as synonyms for @samp{@var{n}f1_1}. These values are
437deprecated.
438
ec68c924 439@item -mtune=@var{cpu}
98508b2a 440Schedule and tune for a particular MIPS CPU. Valid @var{cpu} values are
ec68c924
EC
441identical to @samp{-march=@var{cpu}}.
442
316f5878
RS
443@item -mabi=@var{abi}
444Record which ABI the source code uses. The recognized arguments
445are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
252b5132 446
aed1a261
RS
447@item -msym32
448@itemx -mno-sym32
449@cindex -msym32
450@cindex -mno-sym32
451Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
5a7560b5 452the beginning of the assembler input. @xref{MIPS Symbol Sizes}.
aed1a261 453
252b5132
RH
454@cindex @code{-nocpp} ignored (MIPS)
455@item -nocpp
456This option is ignored. It is accepted for command-line compatibility with
457other assemblers, which use it to turn off C style preprocessing. With
458@sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
459@sc{gnu} assembler itself never runs the C preprocessor.
460
037b32b9
AN
461@item -msoft-float
462@itemx -mhard-float
463Disable or enable floating-point instructions. Note that by default
464floating-point instructions are always allowed even with CPU targets
465that don't have support for these instructions.
466
467@item -msingle-float
468@itemx -mdouble-float
469Disable or enable double-precision floating-point operations. Note
470that by default double-precision floating-point operations are always
471allowed even with CPU targets that don't have support for these
472operations.
473
119d663a
NC
474@item --construct-floats
475@itemx --no-construct-floats
119d663a
NC
476The @code{--no-construct-floats} option disables the construction of
477double width floating point constants by loading the two halves of the
478value into the two single width floating point registers that make up
479the double width register. This feature is useful if the processor
480support the FR bit in its status register, and this bit is known (by
481the programmer) to be set. This bit prevents the aliasing of the double
482width register by the single width registers.
483
63bf5651 484By default @code{--construct-floats} is selected, allowing construction
119d663a
NC
485of these floating point constants.
486
3bf0dbfb
MR
487@item --relax-branch
488@itemx --no-relax-branch
489The @samp{--relax-branch} option enables the relaxation of out-of-range
490branches. Any branches whose target cannot be reached directly are
491converted to a small instruction sequence including an inverse-condition
492branch to the physically next instruction, and a jump to the original
493target is inserted between the two instructions. In PIC code the jump
494will involve further instructions for address calculation.
495
496The @code{BC1ANY2F}, @code{BC1ANY2T}, @code{BC1ANY4F}, @code{BC1ANY4T},
497@code{BPOSGE32} and @code{BPOSGE64} instructions are excluded from
498relaxation, because they have no complementing counterparts. They could
499be relaxed with the use of a longer sequence involving another branch,
500however this has not been implemented and if their target turns out of
501reach, they produce an error even if branch relaxation is enabled.
502
81566a9b 503Also no MIPS16 branches are ever relaxed.
3bf0dbfb
MR
504
505By default @samp{--no-relax-branch} is selected, causing any out-of-range
506branches to produce an error.
507
8b10b0b3
MR
508@item -mignore-branch-isa
509@itemx -mno-ignore-branch-isa
510Ignore branch checks for invalid transitions between ISA modes.
511
512The semantics of branches does not provide for an ISA mode switch, so in
513most cases the ISA mode a branch has been encoded for has to be the same
514as the ISA mode of the branch's target label. If the ISA modes do not
515match, then such a branch, if taken, will cause the ISA mode to remain
516unchanged and instructions that follow will be executed in the wrong ISA
517mode causing the program to misbehave or crash.
518
519In the case of the @code{BAL} instruction it may be possible to relax
520it to an equivalent @code{JALX} instruction so that the ISA mode is
521switched at the run time as required. For other branches no relaxation
522is possible and therefore GAS has checks implemented that verify in
523branch assembly that the two ISA modes match, and report an error
524otherwise so that the problem with code can be diagnosed at the assembly
525time rather than at the run time.
526
527However some assembly code, including generated code produced by some
528versions of GCC, may incorrectly include branches to data labels, which
529appear to require a mode switch but are either dead or immediately
530followed by valid instructions encoded for the same ISA the branch has
531been encoded for. While not strictly correct at the source level such
532code will execute as intended, so to help with these cases
533@samp{-mignore-branch-isa} is supported which disables ISA mode checks
534for branches.
535
536By default @samp{-mno-ignore-branch-isa} is selected, causing any invalid
537branch requiring a transition between ISA modes to produce an error.
538
a05a5b64 539@cindex @option{-mnan=} command-line option, MIPS
ba92f887
MR
540@item -mnan=@var{encoding}
541This option indicates whether the source code uses the IEEE 2008
542NaN encoding (@option{-mnan=2008}) or the original MIPS encoding
543(@option{-mnan=legacy}). It is equivalent to adding a @code{.nan}
544directive to the beginning of the source file. @xref{MIPS NaN Encodings}.
545
546@option{-mnan=legacy} is the default if no @option{-mnan} option or
547@code{.nan} directive is used.
548
252b5132
RH
549@item --trap
550@itemx --no-break
551@c FIXME! (1) reflect these options (next item too) in option summaries;
552@c (2) stop teasing, say _which_ instructions expanded _how_.
553@code{@value{AS}} automatically macro expands certain division and
554multiplication instructions to check for overflow and division by zero. This
555option causes @code{@value{AS}} to generate code to take a trap exception
556rather than a break exception when an error is detected. The trap instructions
557are only supported at Instruction Set Architecture level 2 and higher.
558
559@item --break
560@itemx --no-trap
561Generate code to take a break exception rather than a trap exception when an
562error is detected. This is the default.
63486801 563
dcd410fe
RO
564@item -mpdr
565@itemx -mno-pdr
566Control generation of @code{.pdr} sections. Off by default on IRIX, on
567elsewhere.
aa6975fb
ILT
568
569@item -mshared
570@itemx -mno-shared
571When generating code using the Unix calling conventions (selected by
572@samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
573which can go into a shared library. The @samp{-mno-shared} option
574tells gas to generate code which uses the calling convention, but can
575not go into a shared library. The resulting code is slightly more
576efficient. This option only affects the handling of the
577@samp{.cpload} and @samp{.cpsetup} pseudo-ops.
252b5132
RH
578@end table
579
fc16f8cc
RS
580@node MIPS Macros
581@section High-level assembly macros
582
583MIPS assemblers have traditionally provided a wider range of
584instructions than the MIPS architecture itself. These extra
585instructions are usually referred to as ``macro'' instructions
586@footnote{The term ``macro'' is somewhat overloaded here, since
587these macros have no relation to those defined by @code{.macro},
588@pxref{Macro,, @code{.macro}}.}.
589
590Some MIPS macro instructions extend an underlying architectural instruction
591while others are entirely new. An example of the former type is @code{and},
592which allows the third operand to be either a register or an arbitrary
593immediate value. Examples of the latter type include @code{bgt}, which
594branches to the third operand when the first operand is greater than
595the second operand, and @code{ulh}, which implements an unaligned
5962-byte load.
597
598One of the most common extensions provided by macros is to expand
599memory offsets to the full address range (32 or 64 bits) and to allow
600symbolic offsets such as @samp{my_data + 4} to be used in place of
601integer constants. For example, the architectural instruction
602@code{lbu} allows only a signed 16-bit offset, whereas the macro
603@code{lbu} allows code such as @samp{lbu $4,array+32769($5)}.
604The implementation of these symbolic offsets depends on several factors,
98508b2a
RS
605such as whether the assembler is generating SVR4-style PIC (selected by
606@option{-KPIC}, @pxref{MIPS Options,, Assembler options}), the size of symbols
fc16f8cc
RS
607(@pxref{MIPS Symbol Sizes,, Directives to override the size of symbols}),
608and the small data limit (@pxref{MIPS Small Data,, Controlling the use
609of small data accesses}).
610
611@kindex @code{.set macro}
612@kindex @code{.set nomacro}
613Sometimes it is undesirable to have one assembly instruction expand
614to several machine instructions. The directive @code{.set nomacro}
615tells the assembler to warn when this happens. @code{.set macro}
616restores the default behavior.
617
618@cindex @code{at} register, MIPS
619@kindex @code{.set at=@var{reg}}
620Some macro instructions need a temporary register to store intermediate
621results. This register is usually @code{$1}, also known as @code{$at},
622but it can be changed to any core register @var{reg} using
623@code{.set at=@var{reg}}. Note that @code{$at} always refers
624to @code{$1} regardless of which register is being used as the
625temporary register.
626
627@kindex @code{.set at}
628@kindex @code{.set noat}
629Implicit uses of the temporary register in macros could interfere with
630explicit uses in the assembly code. The assembler therefore warns
631whenever it sees an explicit use of the temporary register. The directive
632@code{.set noat} silences this warning while @code{.set at} restores
633the default behavior. It is safe to use @code{.set noat} while
634@code{.set nomacro} is in effect since single-instruction macros
635never need a temporary register.
636
637Note that while the @sc{gnu} assembler provides these macros for compatibility,
638it does not make any attempt to optimize them with the surrounding code.
639
5a7560b5 640@node MIPS Symbol Sizes
aed1a261
RS
641@section Directives to override the size of symbols
642
5a7560b5
RS
643@kindex @code{.set sym32}
644@kindex @code{.set nosym32}
aed1a261
RS
645The n64 ABI allows symbols to have any 64-bit value. Although this
646provides a great deal of flexibility, it means that some macros have
647much longer expansions than their 32-bit counterparts. For example,
648the non-PIC expansion of @samp{dla $4,sym} is usually:
649
650@smallexample
651lui $4,%highest(sym)
652lui $1,%hi(sym)
653daddiu $4,$4,%higher(sym)
654daddiu $1,$1,%lo(sym)
655dsll32 $4,$4,0
656daddu $4,$4,$1
657@end smallexample
658
659whereas the 32-bit expansion is simply:
660
661@smallexample
662lui $4,%hi(sym)
663daddiu $4,$4,%lo(sym)
664@end smallexample
665
666n64 code is sometimes constructed in such a way that all symbolic
667constants are known to have 32-bit values, and in such cases, it's
668preferable to use the 32-bit expansion instead of the 64-bit
669expansion.
670
671You can use the @code{.set sym32} directive to tell the assembler
672that, from this point on, all expressions of the form
673@samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
674have 32-bit values. For example:
675
676@smallexample
677.set sym32
678dla $4,sym
679lw $4,sym+16
680sw $4,sym+0x8000($4)
681@end smallexample
682
683will cause the assembler to treat @samp{sym}, @code{sym+16} and
684@code{sym+0x8000} as 32-bit values. The handling of non-symbolic
685addresses is not affected.
686
687The directive @code{.set nosym32} ends a @code{.set sym32} block and
688reverts to the normal behavior. It is also possible to change the
689symbol size using the command-line options @option{-msym32} and
690@option{-mno-sym32}.
691
692These options and directives are always accepted, but at present,
693they have no effect for anything other than n64.
694
fc16f8cc
RS
695@node MIPS Small Data
696@section Controlling the use of small data accesses
5a7560b5 697
fc16f8cc
RS
698@c This section deliberately glosses over the possibility of using -G
699@c in SVR4-style PIC, as could be done on IRIX. We don't support that.
700@cindex small data, MIPS
5a7560b5 701@cindex @code{gp} register, MIPS
fc16f8cc
RS
702It often takes several instructions to load the address of a symbol.
703For example, when @samp{addr} is a 32-bit symbol, the non-PIC expansion
704of @samp{dla $4,addr} is usually:
705
706@smallexample
707lui $4,%hi(addr)
708daddiu $4,$4,%lo(addr)
709@end smallexample
710
711The sequence is much longer when @samp{addr} is a 64-bit symbol.
712@xref{MIPS Symbol Sizes,, Directives to override the size of symbols}.
713
714In order to cut down on this overhead, most embedded MIPS systems
715set aside a 64-kilobyte ``small data'' area and guarantee that all
716data of size @var{n} and smaller will be placed in that area.
717The limit @var{n} is passed to both the assembler and the linker
98508b2a 718using the command-line option @option{-G @var{n}}, @pxref{MIPS Options,,
fc16f8cc
RS
719Assembler options}. Note that the same value of @var{n} must be used
720when linking and when assembling all input files to the link; any
721inconsistency could cause a relocation overflow error.
722
723The size of an object in the @code{.bss} section is set by the
724@code{.comm} or @code{.lcomm} directive that defines it. The size of
725an external object may be set with the @code{.extern} directive. For
726example, @samp{.extern sym,4} declares that the object at @code{sym}
727is 4 bytes in length, while leaving @code{sym} otherwise undefined.
728
729When no @option{-G} option is given, the default limit is 8 bytes.
730The option @option{-G 0} prevents any data from being automatically
731classified as small.
732
733It is also possible to mark specific objects as small by putting them
734in the special sections @code{.sdata} and @code{.sbss}, which are
735``small'' counterparts of @code{.data} and @code{.bss} respectively.
736The toolchain will treat such data as small regardless of the
737@option{-G} setting.
738
739On startup, systems that support a small data area are expected to
740initialize register @code{$28}, also known as @code{$gp}, in such a
741way that small data can be accessed using a 16-bit offset from that
742register. For example, when @samp{addr} is small data,
743the @samp{dla $4,addr} instruction above is equivalent to:
744
745@smallexample
746daddiu $4,$28,%gp_rel(addr)
747@end smallexample
748
749Small data is not supported for SVR4-style PIC.
5a7560b5 750
252b5132
RH
751@node MIPS ISA
752@section Directives to override the ISA level
753
754@cindex MIPS ISA override
755@kindex @code{.set mips@var{n}}
756@sc{gnu} @code{@value{AS}} supports an additional directive to change
98508b2a 757the MIPS Instruction Set Architecture level on the fly: @code{.set
ae52f483 758mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 32r3,
7361da2c 75932r5, 32r6, 64, 64r2, 64r3, 64r5 or 64r6.
071742cf 760The values other than 0 make the assembler accept instructions
e335d9cb 761for the corresponding ISA level, from that point on in the
584da044
NC
762assembly. @code{.set mips@var{n}} affects not only which instructions
763are permitted, but also how certain macros are expanded. @code{.set
e335d9cb 764mips0} restores the ISA level to its original level: either the
a05a5b64 765level you selected with command-line options, or the default for your
81566a9b 766configuration. You can use this feature to permit specific MIPS III
584da044 767instructions while assembling in 32 bit mode. Use this directive with
ec68c924 768care!
252b5132 769
ad3fea08
TS
770@cindex MIPS CPU override
771@kindex @code{.set arch=@var{cpu}}
772The @code{.set arch=@var{cpu}} directive provides even finer control.
773It changes the effective CPU target and allows the assembler to use
774instructions specific to a particular CPU. All CPUs supported by the
a05a5b64 775@samp{-march} command-line option are also selectable by this directive.
ad3fea08 776The original value is restored by @code{.set arch=default}.
252b5132 777
ad3fea08
TS
778The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
779in which it will assemble instructions for the MIPS 16 processor. Use
780@code{.set nomips16} to return to normal 32 bit mode.
e16bfa71 781
98508b2a 782Traditional MIPS assemblers do not support this directive.
252b5132 783
df58fc94
RS
784The directive @code{.set micromips} puts the assembler into microMIPS mode,
785in which it will assemble instructions for the microMIPS processor. Use
786@code{.set nomicromips} to return to normal 32 bit mode.
787
98508b2a 788Traditional MIPS assemblers do not support this directive.
df58fc94 789
833794fc
MR
790@node MIPS assembly options
791@section Directives to control code generation
792
a05a5b64 793@cindex MIPS directives to override command-line options
919731af 794@kindex @code{.module}
a05a5b64 795The @code{.module} directive allows command-line options to be set directly
919731af 796from assembly. The format of the directive matches the @code{.set}
797directive but only those options which are relevant to a whole module are
798supported. The effect of a @code{.module} directive is the same as the
a05a5b64 799corresponding command-line option. Where @code{.set} directives support
919731af 800returning to a default then the @code{.module} directives do not as they
801define the defaults.
802
803These module-level directives must appear first in assembly.
804
805Traditional MIPS assemblers do not support this directive.
806
833794fc
MR
807@cindex MIPS 32-bit microMIPS instruction generation override
808@kindex @code{.set insn32}
809@kindex @code{.set noinsn32}
810The directive @code{.set insn32} makes the assembler only use 32-bit
811instruction encodings when generating code for the microMIPS processor.
812This directive inhibits the use of any 16-bit instructions from that
813point on in the assembly. The @code{.set noinsn32} directive allows
81416-bit instructions to be accepted.
815
816Traditional MIPS assemblers do not support this directive.
817
252b5132
RH
818@node MIPS autoextend
819@section Directives for extending MIPS 16 bit instructions
820
821@kindex @code{.set autoextend}
822@kindex @code{.set noautoextend}
823By default, MIPS 16 instructions are automatically extended to 32 bits
ad3fea08
TS
824when necessary. The directive @code{.set noautoextend} will turn this
825off. When @code{.set noautoextend} is in effect, any 32 bit instruction
826must be explicitly extended with the @code{.e} modifier (e.g.,
827@code{li.e $4,1000}). The directive @code{.set autoextend} may be used
252b5132
RH
828to once again automatically extend instructions when necessary.
829
830This directive is only meaningful when in MIPS 16 mode. Traditional
98508b2a 831MIPS assemblers do not support this directive.
252b5132
RH
832
833@node MIPS insn
834@section Directive to mark data as an instruction
835
836@kindex @code{.insn}
837The @code{.insn} directive tells @code{@value{AS}} that the following
df58fc94
RS
838data is actually instructions. This makes a difference in MIPS 16 and
839microMIPS modes: when loading the address of a label which precedes
840instructions, @code{@value{AS}} automatically adds 1 to the value, so
841that jumping to the loaded address will do the right thing.
252b5132 842
a946d7e3
NC
843@kindex @code{.global}
844The @code{.global} and @code{.globl} directives supported by
845@code{@value{AS}} will by default mark the symbol as pointing to a
846region of data not code. This means that, for example, any
847instructions following such a symbol will not be disassembled by
f746e6b9 848@code{objdump} as it will regard them as data. To change this
f179c512 849behavior an optional section name can be placed after the symbol name
a946d7e3 850in the @code{.global} directive. If this section exists and is known
f179c512 851to be a code section, then the symbol will be marked as pointing at
a946d7e3
NC
852code not data. Ie the syntax for the directive is:
853
854 @code{.global @var{symbol}[ @var{section}][, @var{symbol}[ @var{section}]] ...},
855
856Here is a short example:
857
858@example
859 .global foo .text, bar, baz .data
860foo:
861 nop
862bar:
863 .word 0x0
864baz:
865 .word 0x1
34bca508 866
a946d7e3
NC
867@end example
868
351cdf24
MF
869@node MIPS FP ABIs
870@section Directives to control the FP ABI
871@menu
872* MIPS FP ABI History:: History of FP ABIs
873* MIPS FP ABI Variants:: Supported FP ABIs
874* MIPS FP ABI Selection:: Automatic selection of FP ABI
875* MIPS FP ABI Compatibility:: Linking different FP ABI variants
876@end menu
877
878@node MIPS FP ABI History
879@subsection History of FP ABIs
880@cindex @code{.gnu_attribute 4, @var{n}} directive, MIPS
881@cindex @code{.gnu_attribute Tag_GNU_MIPS_ABI_FP, @var{n}} directive, MIPS
882The MIPS ABIs support a variety of different floating-point extensions
883where calling-convention and register sizes vary for floating-point data.
884The extensions exist to support a wide variety of optional architecture
885features. The resulting ABI variants are generally incompatible with each
886other and must be tracked carefully.
887
888Traditionally the use of an explicit @code{.gnu_attribute 4, @var{n}}
889directive is used to indicate which ABI is in use by a specific module.
a05a5b64 890It was then left to the user to ensure that command-line options and the
351cdf24
MF
891selected ABI were compatible with some potential for inconsistencies.
892
893@node MIPS FP ABI Variants
894@subsection Supported FP ABIs
895The supported floating-point ABI variants are:
896
897@table @code
898@item 0 - No floating-point
899This variant is used to indicate that floating-point is not used within
900the module at all and therefore has no impact on the ABI. This is the
901default.
902
903@item 1 - Double-precision
904This variant indicates that double-precision support is used. For 64-bit
905ABIs this means that 64-bit wide floating-point registers are required.
906For 32-bit ABIs this means that 32-bit wide floating-point registers are
907required and double-precision operations use pairs of registers.
908
909@item 2 - Single-precision
910This variant indicates that single-precision support is used. Double
911precision operations will be supported via soft-float routines.
912
913@item 3 - Soft-float
914This variant indicates that although floating-point support is used all
915operations are emulated in software. This means the ABI is modified to
916pass all floating-point data in general-purpose registers.
917
918@item 4 - Deprecated
919This variant existed as an initial attempt at supporting 64-bit wide
f179c512
MF
920floating-point registers for O32 ABI on a MIPS32r2 CPU. This has been
921superseded by 5, 6 and 7.
351cdf24
MF
922
923@item 5 - Double-precision 32-bit CPU, 32-bit or 64-bit FPU
924This variant is used by 32-bit ABIs to indicate that the floating-point
925code in the module has been designed to operate correctly with either
92632-bit wide or 64-bit wide floating-point registers. Double-precision
927support is used. Only O32 currently supports this variant and requires
928a minimum architecture of MIPS II.
929
930@item 6 - Double-precision 32-bit FPU, 64-bit FPU
931This variant is used by 32-bit ABIs to indicate that the floating-point
932code in the module requires 64-bit wide floating-point registers.
933Double-precision support is used. Only O32 currently supports this
934variant and requires a minimum architecture of MIPS32r2.
935
936@item 7 - Double-precision compat 32-bit FPU, 64-bit FPU
937This variant is used by 32-bit ABIs to indicate that the floating-point
938code in the module requires 64-bit wide floating-point registers.
939Double-precision support is used. This differs from the previous ABI
940as it restricts use of odd-numbered single-precision registers. Only
941O32 currently supports this variant and requires a minimum architecture
942of MIPS32r2.
943@end table
944
945@node MIPS FP ABI Selection
946@subsection Automatic selection of FP ABI
947@cindex @code{.module fp=@var{nn}} directive, MIPS
948In order to simplify and add safety to the process of selecting the
949correct floating-point ABI, the assembler will automatically infer the
a05a5b64 950correct @code{.gnu_attribute 4, @var{n}} directive based on command-line
351cdf24
MF
951options and @code{.module} overrides. Where an explicit
952@code{.gnu_attribute 4, @var{n}} directive has been seen then a warning
953will be raised if it does not match an inferred setting.
954
955The floating-point ABI is inferred as follows. If @samp{-msoft-float}
956has been used the module will be marked as soft-float. If
957@samp{-msingle-float} has been used then the module will be marked as
958single-precision. The remaining ABIs are then selected based
959on the FP register width. Double-precision is selected if the width
960of GP and FP registers match and the special double-precision variants
961for 32-bit ABIs are then selected depending on @samp{-mfpxx},
962@samp{-mfp64} and @samp{-mno-odd-spreg}.
963
964@node MIPS FP ABI Compatibility
965@subsection Linking different FP ABI variants
966Modules using the default FP ABI (no floating-point) can be linked with
967any other (singular) FP ABI variant.
968
969Special compatibility support exists for O32 with the four
970double-precision FP ABI variants. The @samp{-mfpxx} FP ABI is specifically
971designed to be compatible with the standard double-precision ABI and the
972@samp{-mfp64} FP ABIs. This makes it desirable for O32 modules to be
973built as @samp{-mfpxx} to ensure the maximum compatibility with other
974modules produced for more specific needs. The only FP ABIs which cannot
975be linked together are the standard double-precision ABI and the full
976@samp{-mfp64} ABI with @samp{-modd-spreg}.
977
ba92f887
MR
978@node MIPS NaN Encodings
979@section Directives to record which NaN encoding is being used
980
981@cindex MIPS IEEE 754 NaN data encoding selection
982@cindex @code{.nan} directive, MIPS
983The IEEE 754 floating-point standard defines two types of not-a-number
984(NaN) data: ``signalling'' NaNs and ``quiet'' NaNs. The original version
985of the standard did not specify how these two types should be
986distinguished. Most implementations followed the i387 model, in which
987the first bit of the significand is set for quiet NaNs and clear for
988signalling NaNs. However, the original MIPS implementation assigned the
989opposite meaning to the bit, so that it was set for signalling NaNs and
990clear for quiet NaNs.
991
992The 2008 revision of the standard formally suggested the i387 choice
993and as from Sep 2012 the current release of the MIPS architecture
994therefore optionally supports that form. Code that uses one NaN encoding
995would usually be incompatible with code that uses the other NaN encoding,
996so MIPS ELF objects have a flag (@code{EF_MIPS_NAN2008}) to record which
997encoding is being used.
998
999Assembly files can use the @code{.nan} directive to select between the
1000two encodings. @samp{.nan 2008} says that the assembly file uses the
1001IEEE 754-2008 encoding while @samp{.nan legacy} says that the file uses
1002the original MIPS encoding. If several @code{.nan} directives are given,
1003the final setting is the one that is used.
1004
1005The command-line options @option{-mnan=legacy} and @option{-mnan=2008}
1006can be used instead of @samp{.nan legacy} and @samp{.nan 2008}
1007respectively. However, any @code{.nan} directive overrides the
1008command-line setting.
1009
1010@samp{.nan legacy} is the default if no @code{.nan} directive or
1011@option{-mnan} option is given.
1012
1013Note that @sc{gnu} @code{@value{AS}} does not produce NaNs itself and
1014therefore these directives do not affect code generation. They simply
1015control the setting of the @code{EF_MIPS_NAN2008} flag.
1016
1017Traditional MIPS assemblers do not support these directives.
1018
98508b2a 1019@node MIPS Option Stack
252b5132
RH
1020@section Directives to save and restore options
1021
1022@cindex MIPS option stack
1023@kindex @code{.set push}
1024@kindex @code{.set pop}
1025The directives @code{.set push} and @code{.set pop} may be used to save
1026and restore the current settings for all the options which are
1027controlled by @code{.set}. The @code{.set push} directive saves the
1028current settings on a stack. The @code{.set pop} directive pops the
1029stack and restores the settings.
1030
1031These directives can be useful inside an macro which must change an
1032option such as the ISA level or instruction reordering but does not want
1033to change the state of the code which invoked the macro.
1034
98508b2a 1035Traditional MIPS assemblers do not support these directives.
1f25f5d3 1036
98508b2a 1037@node MIPS ASE Instruction Generation Overrides
1f25f5d3
CD
1038@section Directives to control generation of MIPS ASE instructions
1039
1040@cindex MIPS MIPS-3D instruction generation override
1041@kindex @code{.set mips3d}
1042@kindex @code{.set nomips3d}
1043The directive @code{.set mips3d} makes the assembler accept instructions
1044from the MIPS-3D Application Specific Extension from that point on
1045in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
1046instructions from being accepted.
1047
ad3fea08
TS
1048@cindex SmartMIPS instruction generation override
1049@kindex @code{.set smartmips}
1050@kindex @code{.set nosmartmips}
1051The directive @code{.set smartmips} makes the assembler accept
1052instructions from the SmartMIPS Application Specific Extension to the
e335d9cb 1053MIPS32 ISA from that point on in the assembly. The
ad3fea08
TS
1054@code{.set nosmartmips} directive prevents SmartMIPS instructions from
1055being accepted.
1056
deec1734
CD
1057@cindex MIPS MDMX instruction generation override
1058@kindex @code{.set mdmx}
1059@kindex @code{.set nomdmx}
1060The directive @code{.set mdmx} makes the assembler accept instructions
1061from the MDMX Application Specific Extension from that point on
1062in the assembly. The @code{.set nomdmx} directive prevents MDMX
1063instructions from being accepted.
1064
8b082fb1 1065@cindex MIPS DSP Release 1 instruction generation override
2ef2b9ae
CF
1066@kindex @code{.set dsp}
1067@kindex @code{.set nodsp}
1068The directive @code{.set dsp} makes the assembler accept instructions
8b082fb1
TS
1069from the DSP Release 1 Application Specific Extension from that point
1070on in the assembly. The @code{.set nodsp} directive prevents DSP
1071Release 1 instructions from being accepted.
1072
1073@cindex MIPS DSP Release 2 instruction generation override
1074@kindex @code{.set dspr2}
1075@kindex @code{.set nodspr2}
1076The directive @code{.set dspr2} makes the assembler accept instructions
1077from the DSP Release 2 Application Specific Extension from that point
f179c512 1078on in the assembly. This directive implies @code{.set dsp}. The
8b082fb1
TS
1079@code{.set nodspr2} directive prevents DSP Release 2 instructions from
1080being accepted.
2ef2b9ae 1081
8f4f9071
MF
1082@cindex MIPS DSP Release 3 instruction generation override
1083@kindex @code{.set dspr3}
1084@kindex @code{.set nodspr3}
1085The directive @code{.set dspr3} makes the assembler accept instructions
1086from the DSP Release 3 Application Specific Extension from that point
1087on in the assembly. This directive implies @code{.set dsp} and
1088@code{.set dspr2}. The @code{.set nodspr3} directive prevents DSP
1089Release 3 instructions from being accepted.
1090
ef2e4d86
CF
1091@cindex MIPS MT instruction generation override
1092@kindex @code{.set mt}
1093@kindex @code{.set nomt}
1094The directive @code{.set mt} makes the assembler accept instructions
1095from the MT Application Specific Extension from that point on
1096in the assembly. The @code{.set nomt} directive prevents MT
1097instructions from being accepted.
1098
dec0624d
MR
1099@cindex MIPS MCU instruction generation override
1100@kindex @code{.set mcu}
1101@kindex @code{.set nomcu}
1102The directive @code{.set mcu} makes the assembler accept instructions
1103from the MCU Application Specific Extension from that point on
1104in the assembly. The @code{.set nomcu} directive prevents MCU
1105instructions from being accepted.
1106
56d438b1
CF
1107@cindex MIPS SIMD Architecture instruction generation override
1108@kindex @code{.set msa}
1109@kindex @code{.set nomsa}
1110The directive @code{.set msa} makes the assembler accept instructions
1111from the MIPS SIMD Architecture Extension from that point on
1112in the assembly. The @code{.set nomsa} directive prevents MSA
1113instructions from being accepted.
1114
b015e599
AP
1115@cindex Virtualization instruction generation override
1116@kindex @code{.set virt}
1117@kindex @code{.set novirt}
1118The directive @code{.set virt} makes the assembler accept instructions
1119from the Virtualization Application Specific Extension from that point
1120on in the assembly. The @code{.set novirt} directive prevents Virtualization
1121instructions from being accepted.
1122
7d64c587
AB
1123@cindex MIPS eXtended Physical Address (XPA) instruction generation override
1124@kindex @code{.set xpa}
1125@kindex @code{.set noxpa}
1126The directive @code{.set xpa} makes the assembler accept instructions
1127from the XPA Extension from that point on in the assembly. The
1128@code{.set noxpa} directive prevents XPA instructions from being accepted.
1129
25499ac7
MR
1130@cindex MIPS16e2 instruction generation override
1131@kindex @code{.set mips16e2}
1132@kindex @code{.set nomips16e2}
1133The directive @code{.set mips16e2} makes the assembler accept instructions
1134from the MIPS16e2 Application Specific Extension from that point on in the
75c80ee1
MR
1135assembly, whenever in MIPS16 mode. The @code{.set nomips16e2} directive
1136prevents MIPS16e2 instructions from being accepted, in MIPS16 mode. Neither
25499ac7
MR
1137directive affects the state of MIPS16 mode being active itself which has
1138separate controls.
1139
730c3174
SE
1140@cindex MIPS cyclic redundancy check (CRC) instruction generation override
1141@kindex @code{.set crc}
1142@kindex @code{.set nocrc}
1143The directive @code{.set crc} makes the assembler accept instructions
1144from the CRC Extension from that point on in the assembly. The
1145@code{.set nocrc} directive prevents CRC instructions from being accepted.
1146
6f20c942
FS
1147@cindex MIPS Global INValidate (GINV) instruction generation override
1148@kindex @code{.set ginv}
1149@kindex @code{.set noginv}
1150The directive @code{.set ginv} makes the assembler accept instructions
1151from the GINV Extension from that point on in the assembly. The
1152@code{.set noginv} directive prevents GINV instructions from being accepted.
1153
8095d2f7
CX
1154@cindex Loongson MultiMedia extensions Instructions (MMI) generation override
1155@kindex @code{.set loongson-mmi}
1156@kindex @code{.set noloongson-mmi}
1157The directive @code{.set loongson-mmi} makes the assembler accept
1158instructions from the MMI Extension from that point on in the assembly.
1159The @code{.set noloongson-mmi} directive prevents MMI instructions from
1160being accepted.
1161
716c08de
CX
1162@cindex Loongson Content Address Memory (CAM) generation override
1163@kindex @code{.set loongson-cam}
1164@kindex @code{.set noloongson-cam}
1165The directive @code{.set loongson-cam} makes the assembler accept
1166instructions from the Loongson CAM from that point on in the assembly.
1167The @code{.set noloongson-cam} directive prevents Loongson CAM instructions
1168from being accepted.
1169
98508b2a 1170Traditional MIPS assemblers do not support these directives.
037b32b9 1171
98508b2a 1172@node MIPS Floating-Point
037b32b9
AN
1173@section Directives to override floating-point options
1174
1175@cindex Disable floating-point instructions
1176@kindex @code{.set softfloat}
1177@kindex @code{.set hardfloat}
1178The directives @code{.set softfloat} and @code{.set hardfloat} provide
1179finer control of disabling and enabling float-point instructions.
1180These directives always override the default (that hard-float
1181instructions are accepted) or the command-line options
1182(@samp{-msoft-float} and @samp{-mhard-float}).
1183
1184@cindex Disable single-precision floating-point operations
605b1dd4
NH
1185@kindex @code{.set singlefloat}
1186@kindex @code{.set doublefloat}
037b32b9
AN
1187The directives @code{.set singlefloat} and @code{.set doublefloat}
1188provide finer control of disabling and enabling double-precision
1189float-point operations. These directives always override the default
1190(that double-precision operations are accepted) or the command-line
1191options (@samp{-msingle-float} and @samp{-mdouble-float}).
1192
98508b2a 1193Traditional MIPS assemblers do not support these directives.
7c31ae13
NC
1194
1195@node MIPS Syntax
1196@section Syntactical considerations for the MIPS assembler
1197@menu
1198* MIPS-Chars:: Special Characters
1199@end menu
1200
1201@node MIPS-Chars
1202@subsection Special Characters
1203
1204@cindex line comment character, MIPS
1205@cindex MIPS line comment character
1206The presence of a @samp{#} on a line indicates the start of a comment
1207that extends to the end of the current line.
1208
1209If a @samp{#} appears as the first character of a line, the whole line
1210is treated as a comment, but in this case the line can also be a
1211logical line number directive (@pxref{Comments}) or a
1212preprocessor control command (@pxref{Preprocessing}).
1213
1214@cindex line separator, MIPS
1215@cindex statement separator, MIPS
1216@cindex MIPS line separator
1217The @samp{;} character can be used to separate statements on the same
1218line.
This page took 0.889266 seconds and 4 git commands to generate.