[ gas/ChangeLog ]
[deliverable/binutils-gdb.git] / gas / doc / c-mips.texi
CommitLineData
78849248
ILT
1@c Copyright 1991, 1992, 1993, 1994, 1995, 1997, 1999, 2000, 2001,
2@c 2002, 2003, 2004
f7e42eb4 3@c Free Software Foundation, Inc.
252b5132
RH
4@c This is part of the GAS manual.
5@c For copying conditions, see the file as.texinfo.
6@ifset GENERIC
7@page
8@node MIPS-Dependent
9@chapter MIPS Dependent Features
10@end ifset
11@ifclear GENERIC
12@node Machine Dependencies
13@chapter MIPS Dependent Features
14@end ifclear
15
16@cindex MIPS processor
17@sc{gnu} @code{@value{AS}} for @sc{mips} architectures supports several
84ea6cf2 18different @sc{mips} processors, and MIPS ISA levels I through V, MIPS32,
584da044
NC
19and MIPS64. For information about the @sc{mips} instruction set, see
20@cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
21For an overview of @sc{mips} assembly conventions, see ``Appendix D:
22Assembly Language Programming'' in the same work.
252b5132
RH
23
24@menu
25* MIPS Opts:: Assembler options
26* MIPS Object:: ECOFF object code
27* MIPS Stabs:: Directives for debugging information
28* MIPS ISA:: Directives to override the ISA level
aed1a261 29* MIPS symbol sizes:: Directives to override the size of symbols
252b5132
RH
30* MIPS autoextend:: Directives for extending MIPS 16 bit instructions
31* MIPS insn:: Directive to mark data as an instruction
32* MIPS option stack:: Directives to save and restore options
0eb7102d
AJ
33* MIPS ASE instruction generation overrides:: Directives to control
34 generation of MIPS ASE instructions
252b5132
RH
35@end menu
36
37@node MIPS Opts
38@section Assembler options
39
40The @sc{mips} configurations of @sc{gnu} @code{@value{AS}} support these
41special options:
42
43@table @code
44@cindex @code{-G} option (MIPS)
45@item -G @var{num}
46This option sets the largest size of an object that can be referenced
47implicitly with the @code{gp} register. It is only accepted for targets
48that use @sc{ecoff} format. The default value is 8.
49
50@cindex @code{-EB} option (MIPS)
51@cindex @code{-EL} option (MIPS)
52@cindex MIPS big-endian output
53@cindex MIPS little-endian output
54@cindex big-endian output, MIPS
55@cindex little-endian output, MIPS
56@item -EB
57@itemx -EL
58Any @sc{mips} configuration of @code{@value{AS}} can select big-endian or
59little-endian output at run time (unlike the other @sc{gnu} development
60tools, which must be configured for one or the other). Use @samp{-EB}
61to select big-endian output, and @samp{-EL} for little-endian.
62
63@cindex MIPS architecture options
64@item -mips1
65@itemx -mips2
66@itemx -mips3
67@itemx -mips4
84ea6cf2 68@itemx -mips5
e7af610e 69@itemx -mips32
af7ee8bf 70@itemx -mips32r2
84ea6cf2 71@itemx -mips64
5f74bc13 72@itemx -mips64r2
252b5132
RH
73Generate code for a particular MIPS Instruction Set Architecture level.
74@samp{-mips1} corresponds to the @sc{r2000} and @sc{r3000} processors,
75@samp{-mips2} to the @sc{r6000} processor, @samp{-mips3} to the
84ea6cf2 76@sc{r4000} processor, and @samp{-mips4} to the @sc{r8000} and
5f74bc13
CD
77@sc{r10000} processors. @samp{-mips5}, @samp{-mips32}, @samp{-mips32r2},
78@samp{-mips64}, and @samp{-mips64r2}
79correspond to generic
80@sc{MIPS V}, @sc{MIPS32}, @sc{MIPS32 Release 2}, @sc{MIPS64},
81and @sc{MIPS64 Release 2}
82ISA processors, respectively. You can also switch
584da044 83instruction sets during the assembly; see @ref{MIPS ISA, Directives to
ec68c924 84override the ISA level}.
252b5132 85
6349b5f4 86@item -mgp32
ca4e0257
RS
87@itemx -mfp32
88Some macros have different expansions for 32-bit and 64-bit registers.
89The register sizes are normally inferred from the ISA and ABI, but these
90flags force a certain group of registers to be treated as 32 bits wide at
91all times. @samp{-mgp32} controls the size of general-purpose registers
92and @samp{-mfp32} controls the size of floating-point registers.
93
ad3fea08
TS
94The @code{.set gp=32} and @code{.set fp=32} directives allow the size
95of registers to be changed for parts of an object. The default value is
96restored by @code{.set gp=default} and @code{.set fp=default}.
97
ca4e0257
RS
98On some MIPS variants there is a 32-bit mode flag; when this flag is
99set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
100save the 32-bit registers on a context switch, so it is essential never
101to use the 64-bit registers.
6349b5f4
AH
102
103@item -mgp64
ad3fea08
TS
104@itemx -mfp64
105Assume that 64-bit registers are available. This is provided in the
106interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
107
108The @code{.set gp=64} and @code{.set fp=64} directives allow the size
109of registers to be changed for parts of an object. The default value is
110restored by @code{.set gp=default} and @code{.set fp=default}.
6349b5f4 111
252b5132
RH
112@item -mips16
113@itemx -no-mips16
114Generate code for the MIPS 16 processor. This is equivalent to putting
ad3fea08 115@code{.set mips16} at the start of the assembly file. @samp{-no-mips16}
252b5132
RH
116turns off this option.
117
e16bfa71
TS
118@item -msmartmips
119@itemx -mno-smartmips
120Enables the SmartMIPS extensions to the MIPS32 instruction set, which
121provides a number of new instructions which target smartcard and
122cryptographic applications. This is equivalent to putting
ad3fea08 123@code{.set smartmips} at the start of the assembly file.
e16bfa71
TS
124@samp{-mno-smartmips} turns off this option.
125
1f25f5d3
CD
126@item -mips3d
127@itemx -no-mips3d
128Generate code for the MIPS-3D Application Specific Extension.
129This tells the assembler to accept MIPS-3D instructions.
130@samp{-no-mips3d} turns off this option.
131
deec1734
CD
132@item -mdmx
133@itemx -no-mdmx
134Generate code for the MDMX Application Specific Extension.
135This tells the assembler to accept MDMX instructions.
136@samp{-no-mdmx} turns off this option.
137
2ef2b9ae
CF
138@item -mdsp
139@itemx -mno-dsp
8b082fb1
TS
140Generate code for the DSP Release 1 Application Specific Extension.
141This tells the assembler to accept DSP Release 1 instructions.
2ef2b9ae
CF
142@samp{-mno-dsp} turns off this option.
143
8b082fb1
TS
144@item -mdspr2
145@itemx -mno-dspr2
146Generate code for the DSP Release 2 Application Specific Extension.
147This option implies -mdsp.
148This tells the assembler to accept DSP Release 2 instructions.
149@samp{-mno-dspr2} turns off this option.
150
ef2e4d86
CF
151@item -mmt
152@itemx -mno-mt
153Generate code for the MT Application Specific Extension.
154This tells the assembler to accept MT instructions.
155@samp{-mno-mt} turns off this option.
156
6b76fefe 157@item -mfix7000
9ee72ff1 158@itemx -mno-fix7000
6b76fefe
CM
159Cause nops to be inserted if the read of the destination register
160of an mfhi or mflo instruction occurs in the following two instructions.
161
d766e8ec
RS
162@item -mfix-vr4120
163@itemx -no-mfix-vr4120
164Insert nops to work around certain VR4120 errata. This option is
165intended to be used on GCC-generated code: it is not designed to catch
166all problems in hand-written assembler code.
60b63b72 167
11db99f8
RS
168@item -mfix-vr4130
169@itemx -no-mfix-vr4130
170Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
171
252b5132
RH
172@item -m4010
173@itemx -no-m4010
174Generate code for the LSI @sc{r4010} chip. This tells the assembler to
175accept the @sc{r4010} specific instructions (@samp{addciu}, @samp{ffc},
176etc.), and to not schedule @samp{nop} instructions around accesses to
177the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
178option.
179
180@item -m4650
181@itemx -no-m4650
182Generate code for the MIPS @sc{r4650} chip. This tells the assembler to accept
183the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
184instructions around accesses to the @samp{HI} and @samp{LO} registers.
185@samp{-no-m4650} turns off this option.
186
187@itemx -m3900
188@itemx -no-m3900
189@itemx -m4100
190@itemx -no-m4100
191For each option @samp{-m@var{nnnn}}, generate code for the MIPS
192@sc{r@var{nnnn}} chip. This tells the assembler to accept instructions
193specific to that chip, and to schedule for that chip's hazards.
194
ec68c924 195@item -march=@var{cpu}
252b5132
RH
196Generate code for a particular MIPS cpu. It is exactly equivalent to
197@samp{-m@var{cpu}}, except that there are more value of @var{cpu}
198understood. Valid @var{cpu} value are:
199
200@quotation
2012000,
2023000,
2033900,
2044000,
2054010,
2064100,
2074111,
60b63b72
RS
208vr4120,
209vr4130,
210vr4181,
252b5132
RH
2114300,
2124400,
2134600,
2144650,
2155000,
b946ec34
NC
216rm5200,
217rm5230,
218rm5231,
219rm5261,
220rm5721,
60b63b72
RS
221vr5400,
222vr5500,
252b5132 2236000,
b946ec34 224rm7000,
252b5132 2258000,
963ac363 226rm9000,
e7af610e 22710000,
18ae5d72 22812000,
ad3fea08
TS
2294kc,
2304km,
2314kp,
2324ksc,
2334kec,
2344kem,
2354kep,
2364ksd,
237m4k,
238m4kp,
23924kc,
24024kf,
24124kx,
24224kec,
24324kef,
24424kex,
24534kc,
24634kf,
24734kx,
2485kc,
2495kf,
25020kc,
25125kf,
82100185
TS
252sb1,
253sb1a
252b5132
RH
254@end quotation
255
ec68c924
EC
256@item -mtune=@var{cpu}
257Schedule and tune for a particular MIPS cpu. Valid @var{cpu} values are
258identical to @samp{-march=@var{cpu}}.
259
316f5878
RS
260@item -mabi=@var{abi}
261Record which ABI the source code uses. The recognized arguments
262are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
252b5132 263
aed1a261
RS
264@item -msym32
265@itemx -mno-sym32
266@cindex -msym32
267@cindex -mno-sym32
268Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
269the beginning of the assembler input. @xref{MIPS symbol sizes}.
270
252b5132
RH
271@cindex @code{-nocpp} ignored (MIPS)
272@item -nocpp
273This option is ignored. It is accepted for command-line compatibility with
274other assemblers, which use it to turn off C style preprocessing. With
275@sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
276@sc{gnu} assembler itself never runs the C preprocessor.
277
119d663a
NC
278@item --construct-floats
279@itemx --no-construct-floats
280@cindex --construct-floats
281@cindex --no-construct-floats
282The @code{--no-construct-floats} option disables the construction of
283double width floating point constants by loading the two halves of the
284value into the two single width floating point registers that make up
285the double width register. This feature is useful if the processor
286support the FR bit in its status register, and this bit is known (by
287the programmer) to be set. This bit prevents the aliasing of the double
288width register by the single width registers.
289
63bf5651 290By default @code{--construct-floats} is selected, allowing construction
119d663a
NC
291of these floating point constants.
292
252b5132
RH
293@item --trap
294@itemx --no-break
295@c FIXME! (1) reflect these options (next item too) in option summaries;
296@c (2) stop teasing, say _which_ instructions expanded _how_.
297@code{@value{AS}} automatically macro expands certain division and
298multiplication instructions to check for overflow and division by zero. This
299option causes @code{@value{AS}} to generate code to take a trap exception
300rather than a break exception when an error is detected. The trap instructions
301are only supported at Instruction Set Architecture level 2 and higher.
302
303@item --break
304@itemx --no-trap
305Generate code to take a break exception rather than a trap exception when an
306error is detected. This is the default.
63486801 307
dcd410fe
RO
308@item -mpdr
309@itemx -mno-pdr
310Control generation of @code{.pdr} sections. Off by default on IRIX, on
311elsewhere.
aa6975fb
ILT
312
313@item -mshared
314@itemx -mno-shared
315When generating code using the Unix calling conventions (selected by
316@samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
317which can go into a shared library. The @samp{-mno-shared} option
318tells gas to generate code which uses the calling convention, but can
319not go into a shared library. The resulting code is slightly more
320efficient. This option only affects the handling of the
321@samp{.cpload} and @samp{.cpsetup} pseudo-ops.
252b5132
RH
322@end table
323
324@node MIPS Object
325@section MIPS ECOFF object code
326
327@cindex ECOFF sections
328@cindex MIPS ECOFF sections
329Assembling for a @sc{mips} @sc{ecoff} target supports some additional sections
330besides the usual @code{.text}, @code{.data} and @code{.bss}. The
331additional sections are @code{.rdata}, used for read-only data,
332@code{.sdata}, used for small data, and @code{.sbss}, used for small
333common objects.
334
335@cindex small objects, MIPS ECOFF
336@cindex @code{gp} register, MIPS
337When assembling for @sc{ecoff}, the assembler uses the @code{$gp} (@code{$28})
338register to form the address of a ``small object''. Any object in the
339@code{.sdata} or @code{.sbss} sections is considered ``small'' in this sense.
340For external objects, or for objects in the @code{.bss} section, you can use
341the @code{@value{GCC}} @samp{-G} option to control the size of objects addressed via
342@code{$gp}; the default value is 8, meaning that a reference to any object
343eight bytes or smaller uses @code{$gp}. Passing @samp{-G 0} to
344@code{@value{AS}} prevents it from using the @code{$gp} register on the basis
345of object size (but the assembler uses @code{$gp} for objects in @code{.sdata}
346or @code{sbss} in any case). The size of an object in the @code{.bss} section
347is set by the @code{.comm} or @code{.lcomm} directive that defines it. The
348size of an external object may be set with the @code{.extern} directive. For
349example, @samp{.extern sym,4} declares that the object at @code{sym} is 4 bytes
350in length, whie leaving @code{sym} otherwise undefined.
351
352Using small @sc{ecoff} objects requires linker support, and assumes that the
353@code{$gp} register is correctly initialized (normally done automatically by
354the startup code). @sc{mips} @sc{ecoff} assembly code must not modify the
355@code{$gp} register.
356
357@node MIPS Stabs
358@section Directives for debugging information
359
360@cindex MIPS debugging directives
361@sc{mips} @sc{ecoff} @code{@value{AS}} supports several directives used for
362generating debugging information which are not support by traditional @sc{mips}
363assemblers. These are @code{.def}, @code{.endef}, @code{.dim}, @code{.file},
364@code{.scl}, @code{.size}, @code{.tag}, @code{.type}, @code{.val},
365@code{.stabd}, @code{.stabn}, and @code{.stabs}. The debugging information
366generated by the three @code{.stab} directives can only be read by @sc{gdb},
367not by traditional @sc{mips} debuggers (this enhancement is required to fully
368support C++ debugging). These directives are primarily used by compilers, not
369assembly language programmers!
370
aed1a261
RS
371@node MIPS symbol sizes
372@section Directives to override the size of symbols
373
374@cindex @code{.set sym32}
375@cindex @code{.set nosym32}
376The n64 ABI allows symbols to have any 64-bit value. Although this
377provides a great deal of flexibility, it means that some macros have
378much longer expansions than their 32-bit counterparts. For example,
379the non-PIC expansion of @samp{dla $4,sym} is usually:
380
381@smallexample
382lui $4,%highest(sym)
383lui $1,%hi(sym)
384daddiu $4,$4,%higher(sym)
385daddiu $1,$1,%lo(sym)
386dsll32 $4,$4,0
387daddu $4,$4,$1
388@end smallexample
389
390whereas the 32-bit expansion is simply:
391
392@smallexample
393lui $4,%hi(sym)
394daddiu $4,$4,%lo(sym)
395@end smallexample
396
397n64 code is sometimes constructed in such a way that all symbolic
398constants are known to have 32-bit values, and in such cases, it's
399preferable to use the 32-bit expansion instead of the 64-bit
400expansion.
401
402You can use the @code{.set sym32} directive to tell the assembler
403that, from this point on, all expressions of the form
404@samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
405have 32-bit values. For example:
406
407@smallexample
408.set sym32
409dla $4,sym
410lw $4,sym+16
411sw $4,sym+0x8000($4)
412@end smallexample
413
414will cause the assembler to treat @samp{sym}, @code{sym+16} and
415@code{sym+0x8000} as 32-bit values. The handling of non-symbolic
416addresses is not affected.
417
418The directive @code{.set nosym32} ends a @code{.set sym32} block and
419reverts to the normal behavior. It is also possible to change the
420symbol size using the command-line options @option{-msym32} and
421@option{-mno-sym32}.
422
423These options and directives are always accepted, but at present,
424they have no effect for anything other than n64.
425
252b5132
RH
426@node MIPS ISA
427@section Directives to override the ISA level
428
429@cindex MIPS ISA override
430@kindex @code{.set mips@var{n}}
431@sc{gnu} @code{@value{AS}} supports an additional directive to change
432the @sc{mips} Instruction Set Architecture level on the fly: @code{.set
5f74bc13
CD
433mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 64
434or 64r2.
071742cf 435The values other than 0 make the assembler accept instructions
584da044
NC
436for the corresponding @sc{isa} level, from that point on in the
437assembly. @code{.set mips@var{n}} affects not only which instructions
438are permitted, but also how certain macros are expanded. @code{.set
439mips0} restores the @sc{isa} level to its original level: either the
440level you selected with command line options, or the default for your
ad3fea08 441configuration. You can use this feature to permit specific @sc{mips3}
584da044 442instructions while assembling in 32 bit mode. Use this directive with
ec68c924 443care!
252b5132 444
ad3fea08
TS
445@cindex MIPS CPU override
446@kindex @code{.set arch=@var{cpu}}
447The @code{.set arch=@var{cpu}} directive provides even finer control.
448It changes the effective CPU target and allows the assembler to use
449instructions specific to a particular CPU. All CPUs supported by the
450@samp{-march} command line option are also selectable by this directive.
451The original value is restored by @code{.set arch=default}.
252b5132 452
ad3fea08
TS
453The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
454in which it will assemble instructions for the MIPS 16 processor. Use
455@code{.set nomips16} to return to normal 32 bit mode.
e16bfa71 456
ec68c924 457Traditional @sc{mips} assemblers do not support this directive.
252b5132
RH
458
459@node MIPS autoextend
460@section Directives for extending MIPS 16 bit instructions
461
462@kindex @code{.set autoextend}
463@kindex @code{.set noautoextend}
464By default, MIPS 16 instructions are automatically extended to 32 bits
ad3fea08
TS
465when necessary. The directive @code{.set noautoextend} will turn this
466off. When @code{.set noautoextend} is in effect, any 32 bit instruction
467must be explicitly extended with the @code{.e} modifier (e.g.,
468@code{li.e $4,1000}). The directive @code{.set autoextend} may be used
252b5132
RH
469to once again automatically extend instructions when necessary.
470
471This directive is only meaningful when in MIPS 16 mode. Traditional
472@sc{mips} assemblers do not support this directive.
473
474@node MIPS insn
475@section Directive to mark data as an instruction
476
477@kindex @code{.insn}
478The @code{.insn} directive tells @code{@value{AS}} that the following
479data is actually instructions. This makes a difference in MIPS 16 mode:
480when loading the address of a label which precedes instructions,
481@code{@value{AS}} automatically adds 1 to the value, so that jumping to
482the loaded address will do the right thing.
483
484@node MIPS option stack
485@section Directives to save and restore options
486
487@cindex MIPS option stack
488@kindex @code{.set push}
489@kindex @code{.set pop}
490The directives @code{.set push} and @code{.set pop} may be used to save
491and restore the current settings for all the options which are
492controlled by @code{.set}. The @code{.set push} directive saves the
493current settings on a stack. The @code{.set pop} directive pops the
494stack and restores the settings.
495
496These directives can be useful inside an macro which must change an
497option such as the ISA level or instruction reordering but does not want
498to change the state of the code which invoked the macro.
499
500Traditional @sc{mips} assemblers do not support these directives.
1f25f5d3
CD
501
502@node MIPS ASE instruction generation overrides
503@section Directives to control generation of MIPS ASE instructions
504
505@cindex MIPS MIPS-3D instruction generation override
506@kindex @code{.set mips3d}
507@kindex @code{.set nomips3d}
508The directive @code{.set mips3d} makes the assembler accept instructions
509from the MIPS-3D Application Specific Extension from that point on
510in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
511instructions from being accepted.
512
ad3fea08
TS
513@cindex SmartMIPS instruction generation override
514@kindex @code{.set smartmips}
515@kindex @code{.set nosmartmips}
516The directive @code{.set smartmips} makes the assembler accept
517instructions from the SmartMIPS Application Specific Extension to the
518MIPS32 @sc{isa} from that point on in the assembly. The
519@code{.set nosmartmips} directive prevents SmartMIPS instructions from
520being accepted.
521
deec1734
CD
522@cindex MIPS MDMX instruction generation override
523@kindex @code{.set mdmx}
524@kindex @code{.set nomdmx}
525The directive @code{.set mdmx} makes the assembler accept instructions
526from the MDMX Application Specific Extension from that point on
527in the assembly. The @code{.set nomdmx} directive prevents MDMX
528instructions from being accepted.
529
8b082fb1 530@cindex MIPS DSP Release 1 instruction generation override
2ef2b9ae
CF
531@kindex @code{.set dsp}
532@kindex @code{.set nodsp}
533The directive @code{.set dsp} makes the assembler accept instructions
8b082fb1
TS
534from the DSP Release 1 Application Specific Extension from that point
535on in the assembly. The @code{.set nodsp} directive prevents DSP
536Release 1 instructions from being accepted.
537
538@cindex MIPS DSP Release 2 instruction generation override
539@kindex @code{.set dspr2}
540@kindex @code{.set nodspr2}
541The directive @code{.set dspr2} makes the assembler accept instructions
542from the DSP Release 2 Application Specific Extension from that point
543on in the assembly. This dirctive implies @code{.set dsp}. The
544@code{.set nodspr2} directive prevents DSP Release 2 instructions from
545being accepted.
2ef2b9ae 546
ef2e4d86
CF
547@cindex MIPS MT instruction generation override
548@kindex @code{.set mt}
549@kindex @code{.set nomt}
550The directive @code{.set mt} makes the assembler accept instructions
551from the MT Application Specific Extension from that point on
552in the assembly. The @code{.set nomt} directive prevents MT
553instructions from being accepted.
554
1f25f5d3 555Traditional @sc{mips} assemblers do not support these directives.
This page took 0.538156 seconds and 4 git commands to generate.