opcode/
[deliverable/binutils-gdb.git] / gas / doc / c-mips.texi
CommitLineData
78849248 1@c Copyright 1991, 1992, 1993, 1994, 1995, 1997, 1999, 2000, 2001,
7c31ae13 2@c 2002, 2003, 2004, 2005, 2006, 2007, 2008, 2009, 2010, 2011
f7e42eb4 3@c Free Software Foundation, Inc.
252b5132
RH
4@c This is part of the GAS manual.
5@c For copying conditions, see the file as.texinfo.
6@ifset GENERIC
7@page
8@node MIPS-Dependent
9@chapter MIPS Dependent Features
10@end ifset
11@ifclear GENERIC
12@node Machine Dependencies
13@chapter MIPS Dependent Features
14@end ifclear
15
16@cindex MIPS processor
17@sc{gnu} @code{@value{AS}} for @sc{mips} architectures supports several
84ea6cf2 18different @sc{mips} processors, and MIPS ISA levels I through V, MIPS32,
584da044
NC
19and MIPS64. For information about the @sc{mips} instruction set, see
20@cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
21For an overview of @sc{mips} assembly conventions, see ``Appendix D:
22Assembly Language Programming'' in the same work.
252b5132
RH
23
24@menu
25* MIPS Opts:: Assembler options
26* MIPS Object:: ECOFF object code
27* MIPS Stabs:: Directives for debugging information
28* MIPS ISA:: Directives to override the ISA level
aed1a261 29* MIPS symbol sizes:: Directives to override the size of symbols
252b5132
RH
30* MIPS autoextend:: Directives for extending MIPS 16 bit instructions
31* MIPS insn:: Directive to mark data as an instruction
32* MIPS option stack:: Directives to save and restore options
0eb7102d
AJ
33* MIPS ASE instruction generation overrides:: Directives to control
34 generation of MIPS ASE instructions
037b32b9 35* MIPS floating-point:: Directives to override floating-point options
7c31ae13 36* MIPS Syntax:: MIPS specific syntactical considerations
252b5132
RH
37@end menu
38
39@node MIPS Opts
40@section Assembler options
41
42The @sc{mips} configurations of @sc{gnu} @code{@value{AS}} support these
43special options:
44
45@table @code
46@cindex @code{-G} option (MIPS)
47@item -G @var{num}
48This option sets the largest size of an object that can be referenced
49implicitly with the @code{gp} register. It is only accepted for targets
50that use @sc{ecoff} format. The default value is 8.
51
52@cindex @code{-EB} option (MIPS)
53@cindex @code{-EL} option (MIPS)
54@cindex MIPS big-endian output
55@cindex MIPS little-endian output
56@cindex big-endian output, MIPS
57@cindex little-endian output, MIPS
58@item -EB
59@itemx -EL
60Any @sc{mips} configuration of @code{@value{AS}} can select big-endian or
61little-endian output at run time (unlike the other @sc{gnu} development
62tools, which must be configured for one or the other). Use @samp{-EB}
63to select big-endian output, and @samp{-EL} for little-endian.
64
0c000745
RS
65@item -KPIC
66@cindex PIC selection, MIPS
67@cindex @option{-KPIC} option, MIPS
68Generate SVR4-style PIC. This option tells the assembler to generate
69SVR4-style position-independent macro expansions. It also tells the
70assembler to mark the output file as PIC.
71
72@item -mvxworks-pic
73@cindex @option{-mvxworks-pic} option, MIPS
74Generate VxWorks PIC. This option tells the assembler to generate
75VxWorks-style position-independent macro expansions.
76
252b5132
RH
77@cindex MIPS architecture options
78@item -mips1
79@itemx -mips2
80@itemx -mips3
81@itemx -mips4
c67a084a 82@itemx -mips5xo
e7af610e 83@itemx -mips32
af7ee8bf 84@itemx -mips32r2
84ea6cf2 85@itemx -mips64
5f74bc13 86@itemx -mips64r2
252b5132
RH
87Generate code for a particular MIPS Instruction Set Architecture level.
88@samp{-mips1} corresponds to the @sc{r2000} and @sc{r3000} processors,
89@samp{-mips2} to the @sc{r6000} processor, @samp{-mips3} to the
84ea6cf2 90@sc{r4000} processor, and @samp{-mips4} to the @sc{r8000} and
5f74bc13
CD
91@sc{r10000} processors. @samp{-mips5}, @samp{-mips32}, @samp{-mips32r2},
92@samp{-mips64}, and @samp{-mips64r2}
93correspond to generic
94@sc{MIPS V}, @sc{MIPS32}, @sc{MIPS32 Release 2}, @sc{MIPS64},
95and @sc{MIPS64 Release 2}
96ISA processors, respectively. You can also switch
584da044 97instruction sets during the assembly; see @ref{MIPS ISA, Directives to
ec68c924 98override the ISA level}.
252b5132 99
6349b5f4 100@item -mgp32
ca4e0257
RS
101@itemx -mfp32
102Some macros have different expansions for 32-bit and 64-bit registers.
103The register sizes are normally inferred from the ISA and ABI, but these
104flags force a certain group of registers to be treated as 32 bits wide at
105all times. @samp{-mgp32} controls the size of general-purpose registers
106and @samp{-mfp32} controls the size of floating-point registers.
107
ad3fea08
TS
108The @code{.set gp=32} and @code{.set fp=32} directives allow the size
109of registers to be changed for parts of an object. The default value is
110restored by @code{.set gp=default} and @code{.set fp=default}.
111
ca4e0257
RS
112On some MIPS variants there is a 32-bit mode flag; when this flag is
113set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
114save the 32-bit registers on a context switch, so it is essential never
115to use the 64-bit registers.
6349b5f4
AH
116
117@item -mgp64
ad3fea08
TS
118@itemx -mfp64
119Assume that 64-bit registers are available. This is provided in the
120interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
121
122The @code{.set gp=64} and @code{.set fp=64} directives allow the size
123of registers to be changed for parts of an object. The default value is
124restored by @code{.set gp=default} and @code{.set fp=default}.
6349b5f4 125
252b5132
RH
126@item -mips16
127@itemx -no-mips16
128Generate code for the MIPS 16 processor. This is equivalent to putting
ad3fea08 129@code{.set mips16} at the start of the assembly file. @samp{-no-mips16}
252b5132
RH
130turns off this option.
131
df58fc94
RS
132@item -mmicromips
133@itemx -mno-micromips
134Generate code for the microMIPS processor. This is equivalent to putting
135@code{.set micromips} at the start of the assembly file. @samp{-mno-micromips}
136turns off this option. This is equivalent to putting @code{.set nomicromips}
137at the start of the assembly file.
138
e16bfa71
TS
139@item -msmartmips
140@itemx -mno-smartmips
141Enables the SmartMIPS extensions to the MIPS32 instruction set, which
142provides a number of new instructions which target smartcard and
143cryptographic applications. This is equivalent to putting
ad3fea08 144@code{.set smartmips} at the start of the assembly file.
e16bfa71
TS
145@samp{-mno-smartmips} turns off this option.
146
1f25f5d3
CD
147@item -mips3d
148@itemx -no-mips3d
149Generate code for the MIPS-3D Application Specific Extension.
150This tells the assembler to accept MIPS-3D instructions.
151@samp{-no-mips3d} turns off this option.
152
deec1734
CD
153@item -mdmx
154@itemx -no-mdmx
155Generate code for the MDMX Application Specific Extension.
156This tells the assembler to accept MDMX instructions.
157@samp{-no-mdmx} turns off this option.
158
2ef2b9ae
CF
159@item -mdsp
160@itemx -mno-dsp
8b082fb1
TS
161Generate code for the DSP Release 1 Application Specific Extension.
162This tells the assembler to accept DSP Release 1 instructions.
2ef2b9ae
CF
163@samp{-mno-dsp} turns off this option.
164
8b082fb1
TS
165@item -mdspr2
166@itemx -mno-dspr2
167Generate code for the DSP Release 2 Application Specific Extension.
168This option implies -mdsp.
169This tells the assembler to accept DSP Release 2 instructions.
170@samp{-mno-dspr2} turns off this option.
171
ef2e4d86
CF
172@item -mmt
173@itemx -mno-mt
174Generate code for the MT Application Specific Extension.
175This tells the assembler to accept MT instructions.
176@samp{-mno-mt} turns off this option.
177
dec0624d
MR
178@item -mmcu
179@itemx -mno-mcu
180Generate code for the MCU Application Specific Extension.
181This tells the assembler to accept MCU instructions.
182@samp{-mno-mcu} turns off this option.
183
6b76fefe 184@item -mfix7000
9ee72ff1 185@itemx -mno-fix7000
6b76fefe
CM
186Cause nops to be inserted if the read of the destination register
187of an mfhi or mflo instruction occurs in the following two instructions.
188
c67a084a
NC
189@item -mfix-loongson2f-jump
190@itemx -mno-fix-loongson2f-jump
191Eliminate instruction fetch from outside 256M region to work around the
192Loongson2F @samp{jump} instructions. Without it, under extreme cases,
193the kernel may crash. The issue has been solved in latest processor
194batches, but this fix has no side effect to them.
195
196@item -mfix-loongson2f-nop
197@itemx -mno-fix-loongson2f-nop
198Replace nops by @code{or at,at,zero} to work around the Loongson2F
199@samp{nop} errata. Without it, under extreme cases, cpu might
200deadlock. The issue has been solved in latest loongson2f batches, but
201this fix has no side effect to them.
202
d766e8ec 203@item -mfix-vr4120
2babba43 204@itemx -mno-fix-vr4120
d766e8ec
RS
205Insert nops to work around certain VR4120 errata. This option is
206intended to be used on GCC-generated code: it is not designed to catch
207all problems in hand-written assembler code.
60b63b72 208
11db99f8 209@item -mfix-vr4130
2babba43 210@itemx -mno-fix-vr4130
11db99f8
RS
211Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
212
6a32d874
CM
213@item -mfix-24k
214@itemx -no-mfix-24k
215Insert nops to work around the 24K @samp{eret}/@samp{deret} errata.
216
d954098f
DD
217@item -mfix-cn63xxp1
218@itemx -mno-fix-cn63xxp1
219Replace @code{pref} hints 0 - 4 and 6 - 24 with hint 28 to work around
220certain CN63XXP1 errata.
221
252b5132
RH
222@item -m4010
223@itemx -no-m4010
224Generate code for the LSI @sc{r4010} chip. This tells the assembler to
225accept the @sc{r4010} specific instructions (@samp{addciu}, @samp{ffc},
226etc.), and to not schedule @samp{nop} instructions around accesses to
227the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
228option.
229
230@item -m4650
231@itemx -no-m4650
232Generate code for the MIPS @sc{r4650} chip. This tells the assembler to accept
233the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
234instructions around accesses to the @samp{HI} and @samp{LO} registers.
235@samp{-no-m4650} turns off this option.
236
237@itemx -m3900
238@itemx -no-m3900
239@itemx -m4100
240@itemx -no-m4100
241For each option @samp{-m@var{nnnn}}, generate code for the MIPS
242@sc{r@var{nnnn}} chip. This tells the assembler to accept instructions
243specific to that chip, and to schedule for that chip's hazards.
244
ec68c924 245@item -march=@var{cpu}
252b5132
RH
246Generate code for a particular MIPS cpu. It is exactly equivalent to
247@samp{-m@var{cpu}}, except that there are more value of @var{cpu}
248understood. Valid @var{cpu} value are:
249
250@quotation
2512000,
2523000,
2533900,
2544000,
2554010,
2564100,
2574111,
60b63b72
RS
258vr4120,
259vr4130,
260vr4181,
252b5132
RH
2614300,
2624400,
2634600,
2644650,
2655000,
b946ec34
NC
266rm5200,
267rm5230,
268rm5231,
269rm5261,
270rm5721,
60b63b72
RS
271vr5400,
272vr5500,
252b5132 2736000,
b946ec34 274rm7000,
252b5132 2758000,
963ac363 276rm9000,
e7af610e 27710000,
18ae5d72 27812000,
3aa3176b
TS
27914000,
28016000,
ad3fea08
TS
2814kc,
2824km,
2834kp,
2844ksc,
2854kec,
2864kem,
2874kep,
2884ksd,
289m4k,
290m4kp,
b5503c7b
MR
291m14k,
292m14kc,
7a795ef4
MR
293m14ke,
294m14kec,
ad3fea08 29524kc,
0fdf1951 29624kf2_1,
ad3fea08 29724kf,
0fdf1951 29824kf1_1,
ad3fea08 29924kec,
0fdf1951 30024kef2_1,
ad3fea08 30124kef,
0fdf1951 30224kef1_1,
ad3fea08 30334kc,
0fdf1951 30434kf2_1,
ad3fea08 30534kf,
0fdf1951 30634kf1_1,
f281862d 30774kc,
0fdf1951 30874kf2_1,
f281862d 30974kf,
0fdf1951
RS
31074kf1_1,
31174kf3_2,
30f8113a
SL
3121004kc,
3131004kf2_1,
3141004kf,
3151004kf1_1,
ad3fea08
TS
3165kc,
3175kf,
31820kc,
31925kf,
82100185 320sb1,
350cc38d
MS
321sb1a,
322loongson2e,
037b32b9 323loongson2f,
fd503541 324loongson3a,
52b6b6b9 325octeon,
dd6a37e7 326octeon+,
52b6b6b9 327xlr
252b5132
RH
328@end quotation
329
0fdf1951
RS
330For compatibility reasons, @samp{@var{n}x} and @samp{@var{b}fx} are
331accepted as synonyms for @samp{@var{n}f1_1}. These values are
332deprecated.
333
ec68c924
EC
334@item -mtune=@var{cpu}
335Schedule and tune for a particular MIPS cpu. Valid @var{cpu} values are
336identical to @samp{-march=@var{cpu}}.
337
316f5878
RS
338@item -mabi=@var{abi}
339Record which ABI the source code uses. The recognized arguments
340are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
252b5132 341
aed1a261
RS
342@item -msym32
343@itemx -mno-sym32
344@cindex -msym32
345@cindex -mno-sym32
346Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
347the beginning of the assembler input. @xref{MIPS symbol sizes}.
348
252b5132
RH
349@cindex @code{-nocpp} ignored (MIPS)
350@item -nocpp
351This option is ignored. It is accepted for command-line compatibility with
352other assemblers, which use it to turn off C style preprocessing. With
353@sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
354@sc{gnu} assembler itself never runs the C preprocessor.
355
037b32b9
AN
356@item -msoft-float
357@itemx -mhard-float
358Disable or enable floating-point instructions. Note that by default
359floating-point instructions are always allowed even with CPU targets
360that don't have support for these instructions.
361
362@item -msingle-float
363@itemx -mdouble-float
364Disable or enable double-precision floating-point operations. Note
365that by default double-precision floating-point operations are always
366allowed even with CPU targets that don't have support for these
367operations.
368
119d663a
NC
369@item --construct-floats
370@itemx --no-construct-floats
119d663a
NC
371The @code{--no-construct-floats} option disables the construction of
372double width floating point constants by loading the two halves of the
373value into the two single width floating point registers that make up
374the double width register. This feature is useful if the processor
375support the FR bit in its status register, and this bit is known (by
376the programmer) to be set. This bit prevents the aliasing of the double
377width register by the single width registers.
378
63bf5651 379By default @code{--construct-floats} is selected, allowing construction
119d663a
NC
380of these floating point constants.
381
252b5132
RH
382@item --trap
383@itemx --no-break
384@c FIXME! (1) reflect these options (next item too) in option summaries;
385@c (2) stop teasing, say _which_ instructions expanded _how_.
386@code{@value{AS}} automatically macro expands certain division and
387multiplication instructions to check for overflow and division by zero. This
388option causes @code{@value{AS}} to generate code to take a trap exception
389rather than a break exception when an error is detected. The trap instructions
390are only supported at Instruction Set Architecture level 2 and higher.
391
392@item --break
393@itemx --no-trap
394Generate code to take a break exception rather than a trap exception when an
395error is detected. This is the default.
63486801 396
dcd410fe
RO
397@item -mpdr
398@itemx -mno-pdr
399Control generation of @code{.pdr} sections. Off by default on IRIX, on
400elsewhere.
aa6975fb
ILT
401
402@item -mshared
403@itemx -mno-shared
404When generating code using the Unix calling conventions (selected by
405@samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
406which can go into a shared library. The @samp{-mno-shared} option
407tells gas to generate code which uses the calling convention, but can
408not go into a shared library. The resulting code is slightly more
409efficient. This option only affects the handling of the
410@samp{.cpload} and @samp{.cpsetup} pseudo-ops.
252b5132
RH
411@end table
412
413@node MIPS Object
414@section MIPS ECOFF object code
415
416@cindex ECOFF sections
417@cindex MIPS ECOFF sections
418Assembling for a @sc{mips} @sc{ecoff} target supports some additional sections
419besides the usual @code{.text}, @code{.data} and @code{.bss}. The
420additional sections are @code{.rdata}, used for read-only data,
421@code{.sdata}, used for small data, and @code{.sbss}, used for small
422common objects.
423
424@cindex small objects, MIPS ECOFF
425@cindex @code{gp} register, MIPS
426When assembling for @sc{ecoff}, the assembler uses the @code{$gp} (@code{$28})
427register to form the address of a ``small object''. Any object in the
428@code{.sdata} or @code{.sbss} sections is considered ``small'' in this sense.
429For external objects, or for objects in the @code{.bss} section, you can use
430the @code{@value{GCC}} @samp{-G} option to control the size of objects addressed via
431@code{$gp}; the default value is 8, meaning that a reference to any object
432eight bytes or smaller uses @code{$gp}. Passing @samp{-G 0} to
433@code{@value{AS}} prevents it from using the @code{$gp} register on the basis
434of object size (but the assembler uses @code{$gp} for objects in @code{.sdata}
435or @code{sbss} in any case). The size of an object in the @code{.bss} section
436is set by the @code{.comm} or @code{.lcomm} directive that defines it. The
437size of an external object may be set with the @code{.extern} directive. For
438example, @samp{.extern sym,4} declares that the object at @code{sym} is 4 bytes
439in length, whie leaving @code{sym} otherwise undefined.
440
441Using small @sc{ecoff} objects requires linker support, and assumes that the
442@code{$gp} register is correctly initialized (normally done automatically by
443the startup code). @sc{mips} @sc{ecoff} assembly code must not modify the
444@code{$gp} register.
445
446@node MIPS Stabs
447@section Directives for debugging information
448
449@cindex MIPS debugging directives
450@sc{mips} @sc{ecoff} @code{@value{AS}} supports several directives used for
451generating debugging information which are not support by traditional @sc{mips}
452assemblers. These are @code{.def}, @code{.endef}, @code{.dim}, @code{.file},
453@code{.scl}, @code{.size}, @code{.tag}, @code{.type}, @code{.val},
454@code{.stabd}, @code{.stabn}, and @code{.stabs}. The debugging information
455generated by the three @code{.stab} directives can only be read by @sc{gdb},
456not by traditional @sc{mips} debuggers (this enhancement is required to fully
457support C++ debugging). These directives are primarily used by compilers, not
458assembly language programmers!
459
aed1a261
RS
460@node MIPS symbol sizes
461@section Directives to override the size of symbols
462
463@cindex @code{.set sym32}
464@cindex @code{.set nosym32}
465The n64 ABI allows symbols to have any 64-bit value. Although this
466provides a great deal of flexibility, it means that some macros have
467much longer expansions than their 32-bit counterparts. For example,
468the non-PIC expansion of @samp{dla $4,sym} is usually:
469
470@smallexample
471lui $4,%highest(sym)
472lui $1,%hi(sym)
473daddiu $4,$4,%higher(sym)
474daddiu $1,$1,%lo(sym)
475dsll32 $4,$4,0
476daddu $4,$4,$1
477@end smallexample
478
479whereas the 32-bit expansion is simply:
480
481@smallexample
482lui $4,%hi(sym)
483daddiu $4,$4,%lo(sym)
484@end smallexample
485
486n64 code is sometimes constructed in such a way that all symbolic
487constants are known to have 32-bit values, and in such cases, it's
488preferable to use the 32-bit expansion instead of the 64-bit
489expansion.
490
491You can use the @code{.set sym32} directive to tell the assembler
492that, from this point on, all expressions of the form
493@samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
494have 32-bit values. For example:
495
496@smallexample
497.set sym32
498dla $4,sym
499lw $4,sym+16
500sw $4,sym+0x8000($4)
501@end smallexample
502
503will cause the assembler to treat @samp{sym}, @code{sym+16} and
504@code{sym+0x8000} as 32-bit values. The handling of non-symbolic
505addresses is not affected.
506
507The directive @code{.set nosym32} ends a @code{.set sym32} block and
508reverts to the normal behavior. It is also possible to change the
509symbol size using the command-line options @option{-msym32} and
510@option{-mno-sym32}.
511
512These options and directives are always accepted, but at present,
513they have no effect for anything other than n64.
514
252b5132
RH
515@node MIPS ISA
516@section Directives to override the ISA level
517
518@cindex MIPS ISA override
519@kindex @code{.set mips@var{n}}
520@sc{gnu} @code{@value{AS}} supports an additional directive to change
521the @sc{mips} Instruction Set Architecture level on the fly: @code{.set
5f74bc13
CD
522mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 64
523or 64r2.
071742cf 524The values other than 0 make the assembler accept instructions
584da044
NC
525for the corresponding @sc{isa} level, from that point on in the
526assembly. @code{.set mips@var{n}} affects not only which instructions
527are permitted, but also how certain macros are expanded. @code{.set
528mips0} restores the @sc{isa} level to its original level: either the
529level you selected with command line options, or the default for your
ad3fea08 530configuration. You can use this feature to permit specific @sc{mips3}
584da044 531instructions while assembling in 32 bit mode. Use this directive with
ec68c924 532care!
252b5132 533
ad3fea08
TS
534@cindex MIPS CPU override
535@kindex @code{.set arch=@var{cpu}}
536The @code{.set arch=@var{cpu}} directive provides even finer control.
537It changes the effective CPU target and allows the assembler to use
538instructions specific to a particular CPU. All CPUs supported by the
539@samp{-march} command line option are also selectable by this directive.
540The original value is restored by @code{.set arch=default}.
252b5132 541
ad3fea08
TS
542The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
543in which it will assemble instructions for the MIPS 16 processor. Use
544@code{.set nomips16} to return to normal 32 bit mode.
e16bfa71 545
ec68c924 546Traditional @sc{mips} assemblers do not support this directive.
252b5132 547
df58fc94
RS
548The directive @code{.set micromips} puts the assembler into microMIPS mode,
549in which it will assemble instructions for the microMIPS processor. Use
550@code{.set nomicromips} to return to normal 32 bit mode.
551
552Traditional @sc{mips} assemblers do not support this directive.
553
252b5132
RH
554@node MIPS autoextend
555@section Directives for extending MIPS 16 bit instructions
556
557@kindex @code{.set autoextend}
558@kindex @code{.set noautoextend}
559By default, MIPS 16 instructions are automatically extended to 32 bits
ad3fea08
TS
560when necessary. The directive @code{.set noautoextend} will turn this
561off. When @code{.set noautoextend} is in effect, any 32 bit instruction
562must be explicitly extended with the @code{.e} modifier (e.g.,
563@code{li.e $4,1000}). The directive @code{.set autoextend} may be used
252b5132
RH
564to once again automatically extend instructions when necessary.
565
566This directive is only meaningful when in MIPS 16 mode. Traditional
567@sc{mips} assemblers do not support this directive.
568
569@node MIPS insn
570@section Directive to mark data as an instruction
571
572@kindex @code{.insn}
573The @code{.insn} directive tells @code{@value{AS}} that the following
df58fc94
RS
574data is actually instructions. This makes a difference in MIPS 16 and
575microMIPS modes: when loading the address of a label which precedes
576instructions, @code{@value{AS}} automatically adds 1 to the value, so
577that jumping to the loaded address will do the right thing.
252b5132 578
a946d7e3
NC
579@kindex @code{.global}
580The @code{.global} and @code{.globl} directives supported by
581@code{@value{AS}} will by default mark the symbol as pointing to a
582region of data not code. This means that, for example, any
583instructions following such a symbol will not be disassembled by
f746e6b9 584@code{objdump} as it will regard them as data. To change this
a946d7e3
NC
585behaviour an optional section name can be placed after the symbol name
586in the @code{.global} directive. If this section exists and is known
587to be a code section, then the symbol will be marked as poiting at
588code not data. Ie the syntax for the directive is:
589
590 @code{.global @var{symbol}[ @var{section}][, @var{symbol}[ @var{section}]] ...},
591
592Here is a short example:
593
594@example
595 .global foo .text, bar, baz .data
596foo:
597 nop
598bar:
599 .word 0x0
600baz:
601 .word 0x1
602
603@end example
604
252b5132
RH
605@node MIPS option stack
606@section Directives to save and restore options
607
608@cindex MIPS option stack
609@kindex @code{.set push}
610@kindex @code{.set pop}
611The directives @code{.set push} and @code{.set pop} may be used to save
612and restore the current settings for all the options which are
613controlled by @code{.set}. The @code{.set push} directive saves the
614current settings on a stack. The @code{.set pop} directive pops the
615stack and restores the settings.
616
617These directives can be useful inside an macro which must change an
618option such as the ISA level or instruction reordering but does not want
619to change the state of the code which invoked the macro.
620
621Traditional @sc{mips} assemblers do not support these directives.
1f25f5d3
CD
622
623@node MIPS ASE instruction generation overrides
624@section Directives to control generation of MIPS ASE instructions
625
626@cindex MIPS MIPS-3D instruction generation override
627@kindex @code{.set mips3d}
628@kindex @code{.set nomips3d}
629The directive @code{.set mips3d} makes the assembler accept instructions
630from the MIPS-3D Application Specific Extension from that point on
631in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
632instructions from being accepted.
633
ad3fea08
TS
634@cindex SmartMIPS instruction generation override
635@kindex @code{.set smartmips}
636@kindex @code{.set nosmartmips}
637The directive @code{.set smartmips} makes the assembler accept
638instructions from the SmartMIPS Application Specific Extension to the
639MIPS32 @sc{isa} from that point on in the assembly. The
640@code{.set nosmartmips} directive prevents SmartMIPS instructions from
641being accepted.
642
deec1734
CD
643@cindex MIPS MDMX instruction generation override
644@kindex @code{.set mdmx}
645@kindex @code{.set nomdmx}
646The directive @code{.set mdmx} makes the assembler accept instructions
647from the MDMX Application Specific Extension from that point on
648in the assembly. The @code{.set nomdmx} directive prevents MDMX
649instructions from being accepted.
650
8b082fb1 651@cindex MIPS DSP Release 1 instruction generation override
2ef2b9ae
CF
652@kindex @code{.set dsp}
653@kindex @code{.set nodsp}
654The directive @code{.set dsp} makes the assembler accept instructions
8b082fb1
TS
655from the DSP Release 1 Application Specific Extension from that point
656on in the assembly. The @code{.set nodsp} directive prevents DSP
657Release 1 instructions from being accepted.
658
659@cindex MIPS DSP Release 2 instruction generation override
660@kindex @code{.set dspr2}
661@kindex @code{.set nodspr2}
662The directive @code{.set dspr2} makes the assembler accept instructions
663from the DSP Release 2 Application Specific Extension from that point
664on in the assembly. This dirctive implies @code{.set dsp}. The
665@code{.set nodspr2} directive prevents DSP Release 2 instructions from
666being accepted.
2ef2b9ae 667
ef2e4d86
CF
668@cindex MIPS MT instruction generation override
669@kindex @code{.set mt}
670@kindex @code{.set nomt}
671The directive @code{.set mt} makes the assembler accept instructions
672from the MT Application Specific Extension from that point on
673in the assembly. The @code{.set nomt} directive prevents MT
674instructions from being accepted.
675
dec0624d
MR
676@cindex MIPS MCU instruction generation override
677@kindex @code{.set mcu}
678@kindex @code{.set nomcu}
679The directive @code{.set mcu} makes the assembler accept instructions
680from the MCU Application Specific Extension from that point on
681in the assembly. The @code{.set nomcu} directive prevents MCU
682instructions from being accepted.
683
1f25f5d3 684Traditional @sc{mips} assemblers do not support these directives.
037b32b9
AN
685
686@node MIPS floating-point
687@section Directives to override floating-point options
688
689@cindex Disable floating-point instructions
690@kindex @code{.set softfloat}
691@kindex @code{.set hardfloat}
692The directives @code{.set softfloat} and @code{.set hardfloat} provide
693finer control of disabling and enabling float-point instructions.
694These directives always override the default (that hard-float
695instructions are accepted) or the command-line options
696(@samp{-msoft-float} and @samp{-mhard-float}).
697
698@cindex Disable single-precision floating-point operations
605b1dd4
NH
699@kindex @code{.set singlefloat}
700@kindex @code{.set doublefloat}
037b32b9
AN
701The directives @code{.set singlefloat} and @code{.set doublefloat}
702provide finer control of disabling and enabling double-precision
703float-point operations. These directives always override the default
704(that double-precision operations are accepted) or the command-line
705options (@samp{-msingle-float} and @samp{-mdouble-float}).
706
707Traditional @sc{mips} assemblers do not support these directives.
7c31ae13
NC
708
709@node MIPS Syntax
710@section Syntactical considerations for the MIPS assembler
711@menu
712* MIPS-Chars:: Special Characters
713@end menu
714
715@node MIPS-Chars
716@subsection Special Characters
717
718@cindex line comment character, MIPS
719@cindex MIPS line comment character
720The presence of a @samp{#} on a line indicates the start of a comment
721that extends to the end of the current line.
722
723If a @samp{#} appears as the first character of a line, the whole line
724is treated as a comment, but in this case the line can also be a
725logical line number directive (@pxref{Comments}) or a
726preprocessor control command (@pxref{Preprocessing}).
727
728@cindex line separator, MIPS
729@cindex statement separator, MIPS
730@cindex MIPS line separator
731The @samp{;} character can be used to separate statements on the same
732line.
This page took 0.51864 seconds and 4 git commands to generate.