*** empty log message ***
[deliverable/binutils-gdb.git] / gas / doc / c-v850.texi
CommitLineData
aa820537 1@c Copyright 1997, 2002, 2003, 2006 Free Software Foundation, Inc.
252b5132
RH
2@c This is part of the GAS manual.
3@c For copying conditions, see the file as.texinfo.
4
5@node V850-Dependent
6@chapter v850 Dependent Features
7
8@cindex V850 support
9@menu
10* V850 Options:: Options
11* V850 Syntax:: Syntax
12* V850 Floating Point:: Floating Point
13* V850 Directives:: V850 Machine Directives
14* V850 Opcodes:: Opcodes
15@end menu
16
17@node V850 Options
18@section Options
19@cindex V850 options (none)
20@cindex options for V850 (none)
21@code{@value{AS}} supports the following additional command-line options
22for the V850 processor family:
23
24@cindex command line options, V850
25@cindex V850 command line options
26@table @code
27
28@cindex @code{-wsigned_overflow} command line option, V850
29@item -wsigned_overflow
30Causes warnings to be produced when signed immediate values overflow the
31space available for then within their opcodes. By default this option
32is disabled as it is possible to receive spurious warnings due to using
33exact bit patterns as immediate constants.
34
35@cindex @code{-wunsigned_overflow} command line option, V850
36@item -wunsigned_overflow
37Causes warnings to be produced when unsigned immediate values overflow
38the space available for then within their opcodes. By default this
39option is disabled as it is possible to receive spurious warnings due to
40using exact bit patterns as immediate constants.
41
42@cindex @code{-mv850} command line option, V850
43@item -mv850
44Specifies that the assembled code should be marked as being targeted at
45the V850 processor. This allows the linker to detect attempts to link
46such code with code assembled for other processors.
47
48@cindex @code{-mv850e} command line option, V850
49@item -mv850e
50Specifies that the assembled code should be marked as being targeted at
51the V850E processor. This allows the linker to detect attempts to link
52such code with code assembled for other processors.
53
8ad30312
NC
54@cindex @code{-mv850e1} command line option, V850
55@item -mv850e1
56Specifies that the assembled code should be marked as being targeted at
57the V850E1 processor. This allows the linker to detect attempts to link
58such code with code assembled for other processors.
59
252b5132
RH
60@cindex @code{-mv850any} command line option, V850
61@item -mv850any
62Specifies that the assembled code should be marked as being targeted at
63the V850 processor but support instructions that are specific to the
64extended variants of the process. This allows the production of
65binaries that contain target specific code, but which are also intended
66to be used in a generic fashion. For example libgcc.a contains generic
67routines used by the code produced by GCC for all versions of the v850
68architecture, together with support routines only used by the V850E
69architecture.
70
1cd986c5
NC
71@cindex @code{-mv850e2} command line option, V850
72@item -mv850e2
73Specifies that the assembled code should be marked as being targeted at
74the V850E2 processor. This allows the linker to detect attempts to link
75such code with code assembled for other processors.
76
77@cindex @code{-mv850e2v3} command line option, V850
78@item -mv850e2v3
79Specifies that the assembled code should be marked as being targeted at
80the V850E2V3 processor. This allows the linker to detect attempts to link
81such code with code assembled for other processors.
82
86aba9db
NC
83@cindex @code{-mrelax} command line option, V850
84@item -mrelax
85Enables relaxation. This allows the .longcall and .longjump pseudo
86ops to be used in the assembler source code. These ops label sections
87of code which are either a long function call or a long branch. The
88assembler will then flag these sections of code and the linker will
89attempt to relax them.
90
252b5132
RH
91@end table
92
93
94@node V850 Syntax
95@section Syntax
96@menu
97* V850-Chars:: Special Characters
98* V850-Regs:: Register Names
99@end menu
100
101@node V850-Chars
102@subsection Special Characters
103
104@cindex line comment character, V850
105@cindex V850 line comment character
106@samp{#} is the line comment character.
107@node V850-Regs
108@subsection Register Names
109
110@cindex V850 register names
111@cindex register names, V850
112@code{@value{AS}} supports the following names for registers:
113@table @code
114@cindex @code{zero} register, V850
115@item general register 0
116r0, zero
117@item general register 1
118r1
119@item general register 2
120r2, hp
121@cindex @code{sp} register, V850
122@item general register 3
123r3, sp
124@cindex @code{gp} register, V850
125@item general register 4
126r4, gp
127@cindex @code{tp} register, V850
128@item general register 5
129r5, tp
130@item general register 6
131r6
132@item general register 7
133r7
134@item general register 8
135r8
136@item general register 9
137r9
138@item general register 10
139r10
140@item general register 11
141r11
142@item general register 12
143r12
144@item general register 13
145r13
146@item general register 14
147r14
148@item general register 15
149r15
150@item general register 16
151r16
152@item general register 17
153r17
154@item general register 18
155r18
156@item general register 19
157r19
158@item general register 20
159r20
160@item general register 21
161r21
162@item general register 22
163r22
164@item general register 23
165r23
166@item general register 24
167r24
168@item general register 25
169r25
170@item general register 26
171r26
172@item general register 27
173r27
174@item general register 28
175r28
176@item general register 29
177r29
178@cindex @code{ep} register, V850
179@item general register 30
180r30, ep
181@cindex @code{lp} register, V850
182@item general register 31
183r31, lp
184@cindex @code{eipc} register, V850
185@item system register 0
186eipc
187@cindex @code{eipsw} register, V850
188@item system register 1
189eipsw
190@cindex @code{fepc} register, V850
191@item system register 2
192fepc
193@cindex @code{fepsw} register, V850
194@item system register 3
195fepsw
196@cindex @code{ecr} register, V850
197@item system register 4
198ecr
199@cindex @code{psw} register, V850
200@item system register 5
201psw
202@cindex @code{ctpc} register, V850
203@item system register 16
204ctpc
205@cindex @code{ctpsw} register, V850
206@item system register 17
207ctpsw
208@cindex @code{dbpc} register, V850
209@item system register 18
210dbpc
211@cindex @code{dbpsw} register, V850
212@item system register 19
213dbpsw
214@cindex @code{ctbp} register, V850
215@item system register 20
216ctbp
217@end table
218
219@node V850 Floating Point
220@section Floating Point
221
222@cindex floating point, V850 (@sc{ieee})
223@cindex V850 floating point (@sc{ieee})
224The V850 family uses @sc{ieee} floating-point numbers.
225
226@node V850 Directives
227@section V850 Machine Directives
228
229@cindex machine directives, V850
230@cindex V850 machine directives
231@table @code
232@cindex @code{offset} directive, V850
233@item .offset @var{<expression>}
234Moves the offset into the current section to the specified amount.
235
236@cindex @code{section} directive, V850
237@item .section "name", <type>
238This is an extension to the standard .section directive. It sets the
239current section to be <type> and creates an alias for this section
240called "name".
241
242@cindex @code{.v850} directive, V850
243@item .v850
244Specifies that the assembled code should be marked as being targeted at
245the V850 processor. This allows the linker to detect attempts to link
246such code with code assembled for other processors.
247
248@cindex @code{.v850e} directive, V850
249@item .v850e
250Specifies that the assembled code should be marked as being targeted at
251the V850E processor. This allows the linker to detect attempts to link
8ad30312
NC
252such code with code assembled for other processors.
253
254@cindex @code{.v850e1} directive, V850
255@item .v850e1
256Specifies that the assembled code should be marked as being targeted at
257the V850E1 processor. This allows the linker to detect attempts to link
1cd986c5
NC
258such code with code assembled for other processors.
259
260@cindex @code{.v850e2} directive, V850
261@item .v850e2
262Specifies that the assembled code should be marked as being targeted at
263the V850E2 processor. This allows the linker to detect attempts to link
264such code with code assembled for other processors.
265
266@cindex @code{.v850e2v3} directive, V850
267@item .v850e2v3
268Specifies that the assembled code should be marked as being targeted at
269the V850E2V3 processor. This allows the linker to detect attempts to link
252b5132
RH
270such code with code assembled for other processors.
271
272@end table
273
274@node V850 Opcodes
275@section Opcodes
276
277@cindex V850 opcodes
278@cindex opcodes for V850
279@code{@value{AS}} implements all the standard V850 opcodes.
280
281@code{@value{AS}} also implements the following pseudo ops:
282
283@table @code
284
285@cindex @code{hi0} pseudo-op, V850
286@item hi0()
287Computes the higher 16 bits of the given expression and stores it into
288the immediate operand field of the given instruction. For example:
289
290 @samp{mulhi hi0(here - there), r5, r6}
291
292computes the difference between the address of labels 'here' and
293'there', takes the upper 16 bits of this difference, shifts it down 16
b45619c0 294bits and then multiplies it by the lower 16 bits in register 5, putting
252b5132
RH
295the result into register 6.
296
297@cindex @code{lo} pseudo-op, V850
298@item lo()
299Computes the lower 16 bits of the given expression and stores it into
300the immediate operand field of the given instruction. For example:
301
302 @samp{addi lo(here - there), r5, r6}
303
304computes the difference between the address of labels 'here' and
305'there', takes the lower 16 bits of this difference and adds it to
306register 5, putting the result into register 6.
307
308@cindex @code{hi} pseudo-op, V850
309@item hi()
310Computes the higher 16 bits of the given expression and then adds the
311value of the most significant bit of the lower 16 bits of the expression
312and stores the result into the immediate operand field of the given
313instruction. For example the following code can be used to compute the
314address of the label 'here' and store it into register 6:
315
316 @samp{movhi hi(here), r0, r6}
317 @samp{movea lo(here), r6, r6}
318
319The reason for this special behaviour is that movea performs a sign
062b7c0c 320extension on its immediate operand. So for example if the address of
252b5132
RH
321'here' was 0xFFFFFFFF then without the special behaviour of the hi()
322pseudo-op the movhi instruction would put 0xFFFF0000 into r6, then the
323movea instruction would takes its immediate operand, 0xFFFF, sign extend
324it to 32 bits, 0xFFFFFFFF, and then add it into r6 giving 0xFFFEFFFF
325which is wrong (the fifth nibble is E). With the hi() pseudo op adding
326in the top bit of the lo() pseudo op, the movhi instruction actually
327stores 0 into r6 (0xFFFF + 1 = 0x0000), so that the movea instruction
328stores 0xFFFFFFFF into r6 - the right value.
329
330@cindex @code{hilo} pseudo-op, V850
331@item hilo()
332Computes the 32 bit value of the given expression and stores it into
333the immediate operand field of the given instruction (which must be a
334mov instruction). For example:
335
336 @samp{mov hilo(here), r6}
337
338computes the absolute address of label 'here' and puts the result into
339register 6.
340
341@cindex @code{sdaoff} pseudo-op, V850
342@item sdaoff()
343Computes the offset of the named variable from the start of the Small
344Data Area (whoes address is held in register 4, the GP register) and
345stores the result as a 16 bit signed value in the immediate operand
346field of the given instruction. For example:
347
348 @samp{ld.w sdaoff(_a_variable)[gp],r6}
349
350loads the contents of the location pointed to by the label '_a_variable'
351into register 6, provided that the label is located somewhere within +/-
35232K of the address held in the GP register. [Note the linker assumes
353that the GP register contains a fixed address set to the address of the
354label called '__gp'. This can either be set up automatically by the
355linker, or specifically set by using the @samp{--defsym __gp=<value>}
356command line option].
357
358@cindex @code{tdaoff} pseudo-op, V850
359@item tdaoff()
360Computes the offset of the named variable from the start of the Tiny
361Data Area (whoes address is held in register 30, the EP register) and
362stores the result as a 4,5, 7 or 8 bit unsigned value in the immediate
363operand field of the given instruction. For example:
364
365 @samp{sld.w tdaoff(_a_variable)[ep],r6}
366
367loads the contents of the location pointed to by the label '_a_variable'
368into register 6, provided that the label is located somewhere within +256
369bytes of the address held in the EP register. [Note the linker assumes
370that the EP register contains a fixed address set to the address of the
371label called '__ep'. This can either be set up automatically by the
372linker, or specifically set by using the @samp{--defsym __ep=<value>}
373command line option].
374
375@cindex @code{zdaoff} pseudo-op, V850
376@item zdaoff()
377Computes the offset of the named variable from address 0 and stores the
378result as a 16 bit signed value in the immediate operand field of the
379given instruction. For example:
380
381 @samp{movea zdaoff(_a_variable),zero,r6}
382
383puts the address of the label '_a_variable' into register 6, assuming
384that the label is somewhere within the first 32K of memory. (Strictly
385speaking it also possible to access the last 32K of memory as well, as
386the offsets are signed).
387
388@cindex @code{ctoff} pseudo-op, V850
389@item ctoff()
390Computes the offset of the named variable from the start of the Call
391Table Area (whoes address is helg in system register 20, the CTBP
392register) and stores the result a 6 or 16 bit unsigned value in the
393immediate field of then given instruction or piece of data. For
394example:
395
396 @samp{callt ctoff(table_func1)}
397
398will put the call the function whoes address is held in the call table
399at the location labeled 'table_func1'.
400
86aba9db
NC
401@cindex @code{longcall} pseudo-op, V850
402@item .longcall @code{name}
403Indicates that the following sequence of instructions is a long call
404to function @code{name}. The linker will attempt to shorten this call
405sequence if @code{name} is within a 22bit offset of the call. Only
406valid if the @code{-mrelax} command line switch has been enabled.
407
408@cindex @code{longjump} pseudo-op, V850
409@item .longjump @code{name}
410Indicates that the following sequence of instructions is a long jump
411to label @code{name}. The linker will attempt to shorten this code
412sequence if @code{name} is within a 22bit offset of the jump. Only
413valid if the @code{-mrelax} command line switch has been enabled.
414
252b5132
RH
415@end table
416
417
418For information on the V850 instruction set, see @cite{V850
419Family 32-/16-Bit single-Chip Microcontroller Architecture Manual} from NEC.
420Ltd.
This page took 0.470345 seconds and 4 git commands to generate.