Fix MIPS disassembler so that it produces reassemblable code.
[deliverable/binutils-gdb.git] / gas / testsuite / gas / mips / rol.d
CommitLineData
252b5132
RH
1#objdump: -dr --prefix-addresses -mmips:3000
2#as: -mcpu=r3000
3#name: MIPS R3000 rol
4
5# Test the rol and ror macros.
6
7.*: +file format .*mips.*
8
9Disassembly of section .text:
aa5f19f2
NC
100+0000 <[^>]*> negu at,a1
110+0004 <[^>]*> srlv at,a0,at
120+0008 <[^>]*> sllv a0,a0,a1
130+000c <[^>]*> or a0,a0,at
140+0010 <[^>]*> negu at,a2
150+0014 <[^>]*> srlv at,a1,at
160+0018 <[^>]*> sllv a0,a1,a2
170+001c <[^>]*> or a0,a0,at
180+0020 <[^>]*> sll at,a0,0x1
190+0024 <[^>]*> srl a0,a0,0x1f
200+0028 <[^>]*> or a0,a0,at
210+002c <[^>]*> sll at,a1,0x1
220+0030 <[^>]*> srl a0,a1,0x1f
230+0034 <[^>]*> or a0,a0,at
240+0038 <[^>]*> negu at,a1
250+003c <[^>]*> sllv at,a0,at
260+0040 <[^>]*> srlv a0,a0,a1
270+0044 <[^>]*> or a0,a0,at
280+0048 <[^>]*> negu at,a2
290+004c <[^>]*> sllv at,a1,at
300+0050 <[^>]*> srlv a0,a1,a2
310+0054 <[^>]*> or a0,a0,at
320+0058 <[^>]*> srl at,a0,0x1
330+005c <[^>]*> sll a0,a0,0x1f
340+0060 <[^>]*> or a0,a0,at
350+0064 <[^>]*> srl at,a1,0x1
360+0068 <[^>]*> sll a0,a1,0x1f
370+006c <[^>]*> or a0,a0,at
This page took 0.081031 seconds and 4 git commands to generate.