Make tracepoint operations go through target vector.
[deliverable/binutils-gdb.git] / gdb / arm-tdep.h
CommitLineData
34e8f22d 1/* Common target dependent code for GDB on ARM systems.
4c38e0a4
JB
2 Copyright (C) 2002, 2003, 2007, 2008, 2009, 2010
3 Free Software Foundation, Inc.
34e8f22d
RE
4
5 This file is part of GDB.
6
7 This program is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
a9762ec7 9 the Free Software Foundation; either version 3 of the License, or
34e8f22d
RE
10 (at your option) any later version.
11
12 This program is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
16
17 You should have received a copy of the GNU General Public License
a9762ec7 18 along with this program. If not, see <http://www.gnu.org/licenses/>. */
34e8f22d 19
47ccd048
MK
20#ifndef ARM_TDEP_H
21#define ARM_TDEP_H
22
cb587d83 23/* Forward declarations. */
47ccd048 24struct gdbarch;
cb587d83
DJ
25struct regset;
26
7157eed4 27/* Register numbers of various important registers. */
34e8f22d 28
47a73475
MS
29enum gdb_regnum {
30 ARM_A1_REGNUM = 0, /* first integer-like argument */
31 ARM_A4_REGNUM = 3, /* last integer-like argument */
32 ARM_AP_REGNUM = 11,
4be43953 33 ARM_IP_REGNUM = 12,
47a73475
MS
34 ARM_SP_REGNUM = 13, /* Contains address of top of stack */
35 ARM_LR_REGNUM = 14, /* address to return to from a function call */
36 ARM_PC_REGNUM = 15, /* Contains program counter */
37 ARM_F0_REGNUM = 16, /* first floating point register */
38 ARM_F3_REGNUM = 19, /* last floating point argument register */
39 ARM_F7_REGNUM = 23, /* last floating point register */
40 ARM_FPS_REGNUM = 24, /* floating point status register */
41 ARM_PS_REGNUM = 25, /* Contains processor status */
ff6f572f
DJ
42 ARM_WR0_REGNUM, /* WMMX data registers. */
43 ARM_WR15_REGNUM = ARM_WR0_REGNUM + 15,
44 ARM_WC0_REGNUM, /* WMMX control registers. */
45 ARM_WCSSF_REGNUM = ARM_WC0_REGNUM + 2,
46 ARM_WCASF_REGNUM = ARM_WC0_REGNUM + 3,
47 ARM_WC7_REGNUM = ARM_WC0_REGNUM + 7,
48 ARM_WCGR0_REGNUM, /* WMMX general purpose registers. */
49 ARM_WCGR3_REGNUM = ARM_WCGR0_REGNUM + 3,
50 ARM_WCGR7_REGNUM = ARM_WCGR0_REGNUM + 7,
58d6951d
DJ
51 ARM_D0_REGNUM, /* VFP double-precision registers. */
52 ARM_D31_REGNUM = ARM_D0_REGNUM + 31,
ff6f572f
DJ
53
54 ARM_NUM_REGS,
55
56 /* Other useful registers. */
47a73475
MS
57 ARM_FP_REGNUM = 11, /* Frame register in ARM code, if used. */
58 THUMB_FP_REGNUM = 7, /* Frame register in Thumb code, if used. */
59 ARM_NUM_ARG_REGS = 4,
60 ARM_LAST_ARG_REGNUM = ARM_A4_REGNUM,
61 ARM_NUM_FP_ARG_REGS = 4,
62 ARM_LAST_FP_ARG_REGNUM = ARM_F3_REGNUM
63};
34e8f22d 64
34e8f22d 65/* Size of integer registers. */
7a5ea0d4 66#define INT_REGISTER_SIZE 4
34e8f22d
RE
67
68/* Say how long FP registers are. Used for documentation purposes and
69 code readability in this header. IEEE extended doubles are 80
70 bits. DWORD aligned they use 96 bits. */
7a5ea0d4 71#define FP_REGISTER_SIZE 12
34e8f22d 72
34e8f22d 73/* Number of machine registers. The only define actually required
f57d151a 74 is gdbarch_num_regs. The other definitions are used for documentation
34e8f22d
RE
75 purposes and code readability. */
76/* For 26 bit ARM code, a fake copy of the PC is placed in register 25 (PS)
77 (and called PS for processor status) so the status bits can be cleared
78 from the PC (register 15). For 32 bit ARM code, a copy of CPSR is placed
79 in PS. */
80#define NUM_FREGS 8 /* Number of floating point registers. */
81#define NUM_SREGS 2 /* Number of status registers. */
82#define NUM_GREGS 16 /* Number of general purpose registers. */
83
84
85/* Instruction condition field values. */
86#define INST_EQ 0x0
87#define INST_NE 0x1
88#define INST_CS 0x2
89#define INST_CC 0x3
90#define INST_MI 0x4
91#define INST_PL 0x5
92#define INST_VS 0x6
93#define INST_VC 0x7
94#define INST_HI 0x8
95#define INST_LS 0x9
96#define INST_GE 0xa
97#define INST_LT 0xb
98#define INST_GT 0xc
99#define INST_LE 0xd
100#define INST_AL 0xe
101#define INST_NV 0xf
102
103#define FLAG_N 0x80000000
104#define FLAG_Z 0x40000000
105#define FLAG_C 0x20000000
106#define FLAG_V 0x10000000
107
b39cc962
DJ
108#define CPSR_T 0x20
109
08216dd7
RE
110/* Type of floating-point code in use by inferior. There are really 3 models
111 that are traditionally supported (plus the endianness issue), but gcc can
112 only generate 2 of those. The third is APCS_FLOAT, where arguments to
113 functions are passed in floating-point registers.
114
fd50bc42
RE
115 In addition to the traditional models, VFP adds two more.
116
117 If you update this enum, don't forget to update fp_model_strings in
118 arm-tdep.c. */
08216dd7
RE
119
120enum arm_float_model
121{
fd50bc42
RE
122 ARM_FLOAT_AUTO, /* Automatic detection. Do not set in tdep. */
123 ARM_FLOAT_SOFT_FPA, /* Traditional soft-float (mixed-endian on LE ARM). */
124 ARM_FLOAT_FPA, /* FPA co-processor. GCC calling convention. */
125 ARM_FLOAT_SOFT_VFP, /* Soft-float with pure-endian doubles. */
126 ARM_FLOAT_VFP, /* Full VFP calling convention. */
127 ARM_FLOAT_LAST /* Keep at end. */
08216dd7
RE
128};
129
28e97307
DJ
130/* ABI used by the inferior. */
131enum arm_abi_kind
132{
133 ARM_ABI_AUTO,
134 ARM_ABI_APCS,
135 ARM_ABI_AAPCS,
136 ARM_ABI_LAST
137};
fd50bc42 138
7c00367c
MK
139/* Convention for returning structures. */
140
141enum struct_return
142{
143 pcc_struct_return, /* Return "short" structures in memory. */
144 reg_struct_return /* Return "short" structures in registers. */
145};
146
97e03143
RE
147/* Target-dependent structure in gdbarch. */
148struct gdbarch_tdep
149{
28e97307
DJ
150 /* The ABI for this architecture. It should never be set to
151 ARM_ABI_AUTO. */
152 enum arm_abi_kind arm_abi;
153
08216dd7
RE
154 enum arm_float_model fp_model; /* Floating point calling conventions. */
155
ff6f572f 156 int have_fpa_registers; /* Does the target report the FPA registers? */
58d6951d
DJ
157 int have_vfp_registers; /* Does the target report the VFP registers? */
158 int have_vfp_pseudos; /* Are we synthesizing the single precision
159 VFP registers? */
160 int have_neon_pseudos; /* Are we synthesizing the quad precision
161 NEON registers? Requires
162 have_vfp_pseudos. */
163 int have_neon; /* Do we have a NEON unit? */
ff6f572f 164
97e03143
RE
165 CORE_ADDR lowest_pc; /* Lowest address at which instructions
166 will appear. */
9df628e0
RE
167
168 const char *arm_breakpoint; /* Breakpoint pattern for an ARM insn. */
169 int arm_breakpoint_size; /* And its size. */
170 const char *thumb_breakpoint; /* Breakpoint pattern for an ARM insn. */
171 int thumb_breakpoint_size; /* And its size. */
172
173 int jb_pc; /* Offset to PC value in jump buffer.
174 If this is negative, longjmp support
175 will be disabled. */
176 size_t jb_elt_size; /* And the size of each entry in the buf. */
cb587d83 177
7c00367c
MK
178 /* Convention for returning structures. */
179 enum struct_return struct_return;
180
cb587d83
DJ
181 /* Cached core file helpers. */
182 struct regset *gregset, *fpregset;
27067745
UW
183
184 /* ISA-specific data types. */
185 struct type *arm_ext_type;
58d6951d
DJ
186 struct type *neon_double_type;
187 struct type *neon_quad_type;
97e03143
RE
188};
189
cca44b1b
JB
190/* Structures used for displaced stepping. */
191
192/* The maximum number of temporaries available for displaced instructions. */
193#define DISPLACED_TEMPS 16
194/* The maximum number of modified instructions generated for one single-stepped
195 instruction, including the breakpoint (usually at the end of the instruction
196 sequence) and any scratch words, etc. */
197#define DISPLACED_MODIFIED_INSNS 8
198
199struct displaced_step_closure
200{
201 ULONGEST tmp[DISPLACED_TEMPS];
202 int rd;
203 int wrote_to_pc;
204 union
205 {
206 struct
207 {
208 int xfersize;
209 int rn; /* Writeback register. */
210 unsigned int immed : 1; /* Offset is immediate. */
211 unsigned int writeback : 1; /* Perform base-register writeback. */
212 unsigned int restore_r4 : 1; /* Used r4 as scratch. */
213 } ldst;
214
215 struct
216 {
217 unsigned long dest;
218 unsigned int link : 1;
219 unsigned int exchange : 1;
220 unsigned int cond : 4;
221 } branch;
222
223 struct
224 {
225 unsigned int regmask;
226 int rn;
227 CORE_ADDR xfer_addr;
228 unsigned int load : 1;
229 unsigned int user : 1;
230 unsigned int increment : 1;
231 unsigned int before : 1;
232 unsigned int writeback : 1;
233 unsigned int cond : 4;
234 } block;
235
236 struct
237 {
238 unsigned int immed : 1;
239 } preload;
240
241 struct
242 {
243 /* If non-NULL, override generic SVC handling (e.g. for a particular
244 OS). */
245 int (*copy_svc_os) (struct gdbarch *gdbarch, uint32_t insn, CORE_ADDR to,
246 struct regcache *regs,
247 struct displaced_step_closure *dsc);
248 } svc;
249 } u;
250 unsigned long modinsn[DISPLACED_MODIFIED_INSNS];
251 int numinsns;
252 CORE_ADDR insn_addr;
253 CORE_ADDR scratch_base;
254 void (*cleanup) (struct gdbarch *, struct regcache *,
255 struct displaced_step_closure *);
256};
257
258/* Values for the WRITE_PC argument to displaced_write_reg. If the register
259 write may write to the PC, specifies the way the CPSR T bit, etc. is
260 modified by the instruction. */
261
262enum pc_write_style
263{
264 BRANCH_WRITE_PC,
265 BX_WRITE_PC,
266 LOAD_WRITE_PC,
267 ALU_WRITE_PC,
268 CANNOT_WRITE_PC
269};
270
271extern void
272 arm_process_displaced_insn (struct gdbarch *gdbarch, uint32_t insn,
273 CORE_ADDR from, CORE_ADDR to,
274 struct regcache *regs,
275 struct displaced_step_closure *dsc);
276extern void
277 arm_displaced_init_closure (struct gdbarch *gdbarch, CORE_ADDR from,
278 CORE_ADDR to, struct displaced_step_closure *dsc);
279extern ULONGEST
280 displaced_read_reg (struct regcache *regs, CORE_ADDR from, int regno);
281extern void
282 displaced_write_reg (struct regcache *regs,
283 struct displaced_step_closure *dsc, int regno,
284 ULONGEST val, enum pc_write_style write_pc);
7c00367c 285
6dc13412 286CORE_ADDR arm_skip_stub (struct frame_info *, CORE_ADDR);
daddc3c1 287CORE_ADDR arm_get_next_pc (struct frame_info *, CORE_ADDR);
0b1b3e42 288int arm_software_single_step (struct frame_info *);
190dce09 289
cca44b1b
JB
290extern struct displaced_step_closure *
291 arm_displaced_step_copy_insn (struct gdbarch *, CORE_ADDR, CORE_ADDR,
292 struct regcache *);
293extern void arm_displaced_step_fixup (struct gdbarch *,
294 struct displaced_step_closure *,
295 CORE_ADDR, CORE_ADDR, struct regcache *);
296
47ccd048
MK
297/* Functions exported from armbsd-tdep.h. */
298
299/* Return the appropriate register set for the core section identified
300 by SECT_NAME and SECT_SIZE. */
301
302extern const struct regset *
303 armbsd_regset_from_core_section (struct gdbarch *gdbarch,
304 const char *sect_name, size_t sect_size);
305
306#endif /* arm-tdep.h */
This page took 0.453763 seconds and 4 git commands to generate.