* printcmd.c: Coding style fixes: add missing spaces in comments
[deliverable/binutils-gdb.git] / gdb / arm-tdep.h
CommitLineData
34e8f22d 1/* Common target dependent code for GDB on ARM systems.
197e01b6 2 Copyright (C) 2002, 2003 Free Software Foundation, Inc.
34e8f22d
RE
3
4 This file is part of GDB.
5
6 This program is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 2 of the License, or
9 (at your option) any later version.
10
11 This program is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with this program; if not, write to the Free Software
197e01b6
EZ
18 Foundation, Inc., 51 Franklin Street, Fifth Floor,
19 Boston, MA 02110-1301, USA. */
34e8f22d 20
cb587d83
DJ
21/* Forward declarations. */
22struct regset;
23
34e8f22d
RE
24/* Register numbers of various important registers. Note that some of
25 these values are "real" register numbers, and correspond to the
26 general registers of the machine, and some are "phony" register
27 numbers which are too large to be actual register numbers as far as
28 the user is concerned but do serve to get the desired values when
29 passed to read_register. */
30
47a73475
MS
31enum gdb_regnum {
32 ARM_A1_REGNUM = 0, /* first integer-like argument */
33 ARM_A4_REGNUM = 3, /* last integer-like argument */
34 ARM_AP_REGNUM = 11,
35 ARM_SP_REGNUM = 13, /* Contains address of top of stack */
36 ARM_LR_REGNUM = 14, /* address to return to from a function call */
37 ARM_PC_REGNUM = 15, /* Contains program counter */
38 ARM_F0_REGNUM = 16, /* first floating point register */
39 ARM_F3_REGNUM = 19, /* last floating point argument register */
40 ARM_F7_REGNUM = 23, /* last floating point register */
41 ARM_FPS_REGNUM = 24, /* floating point status register */
42 ARM_PS_REGNUM = 25, /* Contains processor status */
43 ARM_FP_REGNUM = 11, /* Frame register in ARM code, if used. */
44 THUMB_FP_REGNUM = 7, /* Frame register in Thumb code, if used. */
45 ARM_NUM_ARG_REGS = 4,
46 ARM_LAST_ARG_REGNUM = ARM_A4_REGNUM,
47 ARM_NUM_FP_ARG_REGS = 4,
48 ARM_LAST_FP_ARG_REGNUM = ARM_F3_REGNUM
49};
34e8f22d 50
34e8f22d 51/* Size of integer registers. */
7a5ea0d4 52#define INT_REGISTER_SIZE 4
34e8f22d
RE
53
54/* Say how long FP registers are. Used for documentation purposes and
55 code readability in this header. IEEE extended doubles are 80
56 bits. DWORD aligned they use 96 bits. */
7a5ea0d4 57#define FP_REGISTER_SIZE 12
34e8f22d
RE
58
59/* Status registers are the same size as general purpose registers.
60 Used for documentation purposes and code readability in this
61 header. */
62#define STATUS_REGISTER_SIZE 4
63
64/* Number of machine registers. The only define actually required
65 is NUM_REGS. The other definitions are used for documentation
66 purposes and code readability. */
67/* For 26 bit ARM code, a fake copy of the PC is placed in register 25 (PS)
68 (and called PS for processor status) so the status bits can be cleared
69 from the PC (register 15). For 32 bit ARM code, a copy of CPSR is placed
70 in PS. */
71#define NUM_FREGS 8 /* Number of floating point registers. */
72#define NUM_SREGS 2 /* Number of status registers. */
73#define NUM_GREGS 16 /* Number of general purpose registers. */
74
75
76/* Instruction condition field values. */
77#define INST_EQ 0x0
78#define INST_NE 0x1
79#define INST_CS 0x2
80#define INST_CC 0x3
81#define INST_MI 0x4
82#define INST_PL 0x5
83#define INST_VS 0x6
84#define INST_VC 0x7
85#define INST_HI 0x8
86#define INST_LS 0x9
87#define INST_GE 0xa
88#define INST_LT 0xb
89#define INST_GT 0xc
90#define INST_LE 0xd
91#define INST_AL 0xe
92#define INST_NV 0xf
93
94#define FLAG_N 0x80000000
95#define FLAG_Z 0x40000000
96#define FLAG_C 0x20000000
97#define FLAG_V 0x10000000
98
08216dd7
RE
99/* Type of floating-point code in use by inferior. There are really 3 models
100 that are traditionally supported (plus the endianness issue), but gcc can
101 only generate 2 of those. The third is APCS_FLOAT, where arguments to
102 functions are passed in floating-point registers.
103
fd50bc42
RE
104 In addition to the traditional models, VFP adds two more.
105
106 If you update this enum, don't forget to update fp_model_strings in
107 arm-tdep.c. */
08216dd7
RE
108
109enum arm_float_model
110{
fd50bc42
RE
111 ARM_FLOAT_AUTO, /* Automatic detection. Do not set in tdep. */
112 ARM_FLOAT_SOFT_FPA, /* Traditional soft-float (mixed-endian on LE ARM). */
113 ARM_FLOAT_FPA, /* FPA co-processor. GCC calling convention. */
114 ARM_FLOAT_SOFT_VFP, /* Soft-float with pure-endian doubles. */
115 ARM_FLOAT_VFP, /* Full VFP calling convention. */
116 ARM_FLOAT_LAST /* Keep at end. */
08216dd7
RE
117};
118
28e97307
DJ
119/* ABI used by the inferior. */
120enum arm_abi_kind
121{
122 ARM_ABI_AUTO,
123 ARM_ABI_APCS,
124 ARM_ABI_AAPCS,
125 ARM_ABI_LAST
126};
fd50bc42 127
97e03143
RE
128/* Target-dependent structure in gdbarch. */
129struct gdbarch_tdep
130{
28e97307
DJ
131 /* The ABI for this architecture. It should never be set to
132 ARM_ABI_AUTO. */
133 enum arm_abi_kind arm_abi;
134
08216dd7
RE
135 enum arm_float_model fp_model; /* Floating point calling conventions. */
136
97e03143
RE
137 CORE_ADDR lowest_pc; /* Lowest address at which instructions
138 will appear. */
9df628e0
RE
139
140 const char *arm_breakpoint; /* Breakpoint pattern for an ARM insn. */
141 int arm_breakpoint_size; /* And its size. */
142 const char *thumb_breakpoint; /* Breakpoint pattern for an ARM insn. */
143 int thumb_breakpoint_size; /* And its size. */
144
145 int jb_pc; /* Offset to PC value in jump buffer.
146 If this is negative, longjmp support
147 will be disabled. */
148 size_t jb_elt_size; /* And the size of each entry in the buf. */
cb587d83
DJ
149
150 /* Cached core file helpers. */
151 struct regset *gregset, *fpregset;
97e03143
RE
152};
153
154#ifndef LOWEST_PC
155#define LOWEST_PC (gdbarch_tdep (current_gdbarch)->lowest_pc)
156#endif
157
34e8f22d
RE
158/* Prototypes for internal interfaces needed by more than one MD file. */
159int arm_pc_is_thumb_dummy (CORE_ADDR);
160
161int arm_pc_is_thumb (CORE_ADDR);
162
163CORE_ADDR thumb_get_next_pc (CORE_ADDR);
164
3e0b0f48 165CORE_ADDR arm_get_next_pc (CORE_ADDR);
This page took 0.338122 seconds and 4 git commands to generate.