* Makefile.tpl (BASE_FLAGS_TO_PASS): Also pass DESTDIR.
[deliverable/binutils-gdb.git] / gdb / d10v-tdep.c
CommitLineData
c906108c 1/* Target-dependent code for Mitsubishi D10V, for GDB.
349c5d5f 2
51603483 3 Copyright 1996, 1997, 1998, 1999, 2000, 2001, 2002, 2003 Free Software
349c5d5f 4 Foundation, Inc.
c906108c 5
c5aa993b 6 This file is part of GDB.
c906108c 7
c5aa993b
JM
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2 of the License, or
11 (at your option) any later version.
c906108c 12
c5aa993b
JM
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
c906108c 17
c5aa993b
JM
18 You should have received a copy of the GNU General Public License
19 along with this program; if not, write to the Free Software
20 Foundation, Inc., 59 Temple Place - Suite 330,
21 Boston, MA 02111-1307, USA. */
c906108c
SS
22
23/* Contributed by Martin Hunt, hunt@cygnus.com */
24
25#include "defs.h"
26#include "frame.h"
c906108c
SS
27#include "symtab.h"
28#include "gdbtypes.h"
29#include "gdbcmd.h"
30#include "gdbcore.h"
31#include "gdb_string.h"
32#include "value.h"
33#include "inferior.h"
c5aa993b 34#include "dis-asm.h"
c906108c
SS
35#include "symfile.h"
36#include "objfiles.h"
104c1213 37#include "language.h"
28d069e6 38#include "arch-utils.h"
4e052eda 39#include "regcache.h"
c906108c 40
f0d4cc9e 41#include "floatformat.h"
b91b96f4 42#include "gdb/sim-d10v.h"
8238d0bf 43#include "sim-regno.h"
4ce44c66 44
cce74817 45struct frame_extra_info
c5aa993b
JM
46 {
47 CORE_ADDR return_pc;
48 int frameless;
49 int size;
50 };
cce74817 51
4ce44c66
JM
52struct gdbarch_tdep
53 {
54 int a0_regnum;
55 int nr_dmap_regs;
56 unsigned long (*dmap_register) (int nr);
57 unsigned long (*imap_register) (int nr);
4ce44c66
JM
58 };
59
60/* These are the addresses the D10V-EVA board maps data and
61 instruction memory to. */
cce74817 62
78eac43e
MS
63enum memspace {
64 DMEM_START = 0x2000000,
65 IMEM_START = 0x1000000,
66 STACK_START = 0x200bffe
67};
cce74817 68
4ce44c66
JM
69/* d10v register names. */
70
71enum
72 {
73 R0_REGNUM = 0,
78eac43e
MS
74 R3_REGNUM = 3,
75 _FP_REGNUM = 11,
4ce44c66 76 LR_REGNUM = 13,
78eac43e 77 _SP_REGNUM = 15,
4ce44c66 78 PSW_REGNUM = 16,
78eac43e 79 _PC_REGNUM = 18,
4ce44c66 80 NR_IMAP_REGS = 2,
78eac43e
MS
81 NR_A_REGS = 2,
82 TS2_NUM_REGS = 37,
83 TS3_NUM_REGS = 42,
84 /* d10v calling convention. */
85 ARG1_REGNUM = R0_REGNUM,
86 ARGN_REGNUM = R3_REGNUM,
87 RET1_REGNUM = R0_REGNUM,
4ce44c66 88 };
78eac43e 89
4ce44c66
JM
90#define NR_DMAP_REGS (gdbarch_tdep (current_gdbarch)->nr_dmap_regs)
91#define A0_REGNUM (gdbarch_tdep (current_gdbarch)->a0_regnum)
92
392a587b
JM
93/* Local functions */
94
a14ed312 95extern void _initialize_d10v_tdep (void);
392a587b 96
095a4c96
EZ
97static CORE_ADDR d10v_read_sp (void);
98
99static CORE_ADDR d10v_read_fp (void);
100
a14ed312 101static void d10v_eva_prepare_to_trace (void);
392a587b 102
a14ed312 103static void d10v_eva_get_trace_data (void);
c906108c 104
a14ed312
KB
105static int prologue_find_regs (unsigned short op, struct frame_info *fi,
106 CORE_ADDR addr);
cce74817 107
f5e1cf12 108static void d10v_frame_init_saved_regs (struct frame_info *);
cce74817 109
a14ed312 110static void do_d10v_pop_frame (struct frame_info *fi);
cce74817 111
f5e1cf12 112static int
72623009 113d10v_frame_chain_valid (CORE_ADDR chain, struct frame_info *frame)
c906108c 114{
51603483 115 return (get_frame_pc (frame) > IMEM_START);
c906108c
SS
116}
117
23964bcd 118static CORE_ADDR
489137c0
AC
119d10v_stack_align (CORE_ADDR len)
120{
121 return (len + 1) & ~1;
122}
c906108c
SS
123
124/* Should we use EXTRACT_STRUCT_VALUE_ADDRESS instead of
125 EXTRACT_RETURN_VALUE? GCC_P is true if compiled with gcc
126 and TYPE is the type (which is known to be struct, union or array).
127
128 The d10v returns anything less than 8 bytes in size in
129 registers. */
130
f5e1cf12 131static int
fba45db2 132d10v_use_struct_convention (int gcc_p, struct type *type)
c906108c 133{
02da6206
JSC
134 long alignment;
135 int i;
136 /* The d10v only passes a struct in a register when that structure
137 has an alignment that matches the size of a register. */
138 /* If the structure doesn't fit in 4 registers, put it on the
139 stack. */
140 if (TYPE_LENGTH (type) > 8)
141 return 1;
142 /* If the struct contains only one field, don't put it on the stack
143 - gcc can fit it in one or more registers. */
144 if (TYPE_NFIELDS (type) == 1)
145 return 0;
146 alignment = TYPE_LENGTH (TYPE_FIELD_TYPE (type, 0));
147 for (i = 1; i < TYPE_NFIELDS (type); i++)
148 {
149 /* If the alignment changes, just assume it goes on the
150 stack. */
151 if (TYPE_LENGTH (TYPE_FIELD_TYPE (type, i)) != alignment)
152 return 1;
153 }
154 /* If the alignment is suitable for the d10v's 16 bit registers,
155 don't put it on the stack. */
156 if (alignment == 2 || alignment == 4)
157 return 0;
158 return 1;
c906108c
SS
159}
160
161
f4f9705a 162static const unsigned char *
fba45db2 163d10v_breakpoint_from_pc (CORE_ADDR *pcptr, int *lenptr)
392a587b 164{
c5aa993b
JM
165 static unsigned char breakpoint[] =
166 {0x2f, 0x90, 0x5e, 0x00};
392a587b
JM
167 *lenptr = sizeof (breakpoint);
168 return breakpoint;
169}
170
4ce44c66
JM
171/* Map the REG_NR onto an ascii name. Return NULL or an empty string
172 when the reg_nr isn't valid. */
173
174enum ts2_regnums
175 {
176 TS2_IMAP0_REGNUM = 32,
177 TS2_DMAP_REGNUM = 34,
178 TS2_NR_DMAP_REGS = 1,
179 TS2_A0_REGNUM = 35
180 };
181
fa88f677 182static const char *
4ce44c66 183d10v_ts2_register_name (int reg_nr)
392a587b 184{
c5aa993b
JM
185 static char *register_names[] =
186 {
187 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
188 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
189 "psw", "bpsw", "pc", "bpc", "cr4", "cr5", "cr6", "rpt_c",
190 "rpt_s", "rpt_e", "mod_s", "mod_e", "cr12", "cr13", "iba", "cr15",
191 "imap0", "imap1", "dmap", "a0", "a1"
392a587b
JM
192 };
193 if (reg_nr < 0)
194 return NULL;
195 if (reg_nr >= (sizeof (register_names) / sizeof (*register_names)))
196 return NULL;
c5aa993b 197 return register_names[reg_nr];
392a587b
JM
198}
199
4ce44c66
JM
200enum ts3_regnums
201 {
202 TS3_IMAP0_REGNUM = 36,
203 TS3_DMAP0_REGNUM = 38,
204 TS3_NR_DMAP_REGS = 4,
205 TS3_A0_REGNUM = 32
206 };
207
fa88f677 208static const char *
4ce44c66
JM
209d10v_ts3_register_name (int reg_nr)
210{
211 static char *register_names[] =
212 {
213 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
214 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
215 "psw", "bpsw", "pc", "bpc", "cr4", "cr5", "cr6", "rpt_c",
216 "rpt_s", "rpt_e", "mod_s", "mod_e", "cr12", "cr13", "iba", "cr15",
217 "a0", "a1",
218 "spi", "spu",
219 "imap0", "imap1",
220 "dmap0", "dmap1", "dmap2", "dmap3"
221 };
222 if (reg_nr < 0)
223 return NULL;
224 if (reg_nr >= (sizeof (register_names) / sizeof (*register_names)))
225 return NULL;
226 return register_names[reg_nr];
227}
228
bf93dfed
JB
229/* Access the DMAP/IMAP registers in a target independent way.
230
231 Divide the D10V's 64k data space into four 16k segments:
232 0x0000 -- 0x3fff, 0x4000 -- 0x7fff, 0x8000 -- 0xbfff, and
233 0xc000 -- 0xffff.
234
235 On the TS2, the first two segments (0x0000 -- 0x3fff, 0x4000 --
236 0x7fff) always map to the on-chip data RAM, and the fourth always
237 maps to I/O space. The third (0x8000 - 0xbfff) can be mapped into
238 unified memory or instruction memory, under the control of the
239 single DMAP register.
240
241 On the TS3, there are four DMAP registers, each of which controls
242 one of the segments. */
4ce44c66
JM
243
244static unsigned long
245d10v_ts2_dmap_register (int reg_nr)
246{
247 switch (reg_nr)
248 {
249 case 0:
250 case 1:
251 return 0x2000;
252 case 2:
253 return read_register (TS2_DMAP_REGNUM);
254 default:
255 return 0;
256 }
257}
258
259static unsigned long
260d10v_ts3_dmap_register (int reg_nr)
261{
262 return read_register (TS3_DMAP0_REGNUM + reg_nr);
263}
264
265static unsigned long
266d10v_dmap_register (int reg_nr)
267{
268 return gdbarch_tdep (current_gdbarch)->dmap_register (reg_nr);
269}
270
271static unsigned long
272d10v_ts2_imap_register (int reg_nr)
273{
274 return read_register (TS2_IMAP0_REGNUM + reg_nr);
275}
276
277static unsigned long
278d10v_ts3_imap_register (int reg_nr)
279{
280 return read_register (TS3_IMAP0_REGNUM + reg_nr);
281}
282
283static unsigned long
284d10v_imap_register (int reg_nr)
285{
286 return gdbarch_tdep (current_gdbarch)->imap_register (reg_nr);
287}
288
289/* MAP GDB's internal register numbering (determined by the layout fo
290 the REGISTER_BYTE array) onto the simulator's register
291 numbering. */
292
293static int
294d10v_ts2_register_sim_regno (int nr)
295{
8238d0bf
AC
296 if (legacy_register_sim_regno (nr) < 0)
297 return legacy_register_sim_regno (nr);
4ce44c66
JM
298 if (nr >= TS2_IMAP0_REGNUM
299 && nr < TS2_IMAP0_REGNUM + NR_IMAP_REGS)
300 return nr - TS2_IMAP0_REGNUM + SIM_D10V_IMAP0_REGNUM;
301 if (nr == TS2_DMAP_REGNUM)
302 return nr - TS2_DMAP_REGNUM + SIM_D10V_TS2_DMAP_REGNUM;
303 if (nr >= TS2_A0_REGNUM
304 && nr < TS2_A0_REGNUM + NR_A_REGS)
305 return nr - TS2_A0_REGNUM + SIM_D10V_A0_REGNUM;
306 return nr;
307}
308
309static int
310d10v_ts3_register_sim_regno (int nr)
311{
8238d0bf
AC
312 if (legacy_register_sim_regno (nr) < 0)
313 return legacy_register_sim_regno (nr);
4ce44c66
JM
314 if (nr >= TS3_IMAP0_REGNUM
315 && nr < TS3_IMAP0_REGNUM + NR_IMAP_REGS)
316 return nr - TS3_IMAP0_REGNUM + SIM_D10V_IMAP0_REGNUM;
317 if (nr >= TS3_DMAP0_REGNUM
318 && nr < TS3_DMAP0_REGNUM + TS3_NR_DMAP_REGS)
319 return nr - TS3_DMAP0_REGNUM + SIM_D10V_DMAP0_REGNUM;
320 if (nr >= TS3_A0_REGNUM
321 && nr < TS3_A0_REGNUM + NR_A_REGS)
322 return nr - TS3_A0_REGNUM + SIM_D10V_A0_REGNUM;
323 return nr;
324}
325
392a587b
JM
326/* Index within `registers' of the first byte of the space for
327 register REG_NR. */
328
f5e1cf12 329static int
fba45db2 330d10v_register_byte (int reg_nr)
392a587b 331{
4ce44c66 332 if (reg_nr < A0_REGNUM)
392a587b 333 return (reg_nr * 2);
4ce44c66
JM
334 else if (reg_nr < (A0_REGNUM + NR_A_REGS))
335 return (A0_REGNUM * 2
336 + (reg_nr - A0_REGNUM) * 8);
337 else
338 return (A0_REGNUM * 2
339 + NR_A_REGS * 8
340 + (reg_nr - A0_REGNUM - NR_A_REGS) * 2);
392a587b
JM
341}
342
343/* Number of bytes of storage in the actual machine representation for
344 register REG_NR. */
345
f5e1cf12 346static int
fba45db2 347d10v_register_raw_size (int reg_nr)
392a587b 348{
4ce44c66
JM
349 if (reg_nr < A0_REGNUM)
350 return 2;
351 else if (reg_nr < (A0_REGNUM + NR_A_REGS))
392a587b
JM
352 return 8;
353 else
354 return 2;
355}
356
392a587b
JM
357/* Return the GDB type object for the "standard" data type
358 of data in register N. */
359
f5e1cf12 360static struct type *
fba45db2 361d10v_register_virtual_type (int reg_nr)
392a587b 362{
75af7f68
JB
363 if (reg_nr == PC_REGNUM)
364 return builtin_type_void_func_ptr;
095a4c96
EZ
365 if (reg_nr == _SP_REGNUM || reg_nr == _FP_REGNUM)
366 return builtin_type_void_data_ptr;
75af7f68 367 else if (reg_nr >= A0_REGNUM
4ce44c66
JM
368 && reg_nr < (A0_REGNUM + NR_A_REGS))
369 return builtin_type_int64;
392a587b 370 else
4ce44c66 371 return builtin_type_int16;
392a587b
JM
372}
373
f5e1cf12 374static int
fba45db2 375d10v_daddr_p (CORE_ADDR x)
392a587b
JM
376{
377 return (((x) & 0x3000000) == DMEM_START);
378}
379
f5e1cf12 380static int
fba45db2 381d10v_iaddr_p (CORE_ADDR x)
392a587b
JM
382{
383 return (((x) & 0x3000000) == IMEM_START);
384}
385
169a7369
MS
386static CORE_ADDR
387d10v_make_daddr (CORE_ADDR x)
388{
389 return ((x) | DMEM_START);
390}
391
392static CORE_ADDR
393d10v_make_iaddr (CORE_ADDR x)
394{
395 if (d10v_iaddr_p (x))
396 return x; /* Idempotency -- x is already in the IMEM space. */
397 else
398 return (((x) << 2) | IMEM_START);
399}
392a587b 400
f5e1cf12 401static CORE_ADDR
fba45db2 402d10v_convert_iaddr_to_raw (CORE_ADDR x)
392a587b
JM
403{
404 return (((x) >> 2) & 0xffff);
405}
406
f5e1cf12 407static CORE_ADDR
fba45db2 408d10v_convert_daddr_to_raw (CORE_ADDR x)
392a587b
JM
409{
410 return ((x) & 0xffff);
411}
412
75af7f68
JB
413static void
414d10v_address_to_pointer (struct type *type, void *buf, CORE_ADDR addr)
415{
416 /* Is it a code address? */
417 if (TYPE_CODE (TYPE_TARGET_TYPE (type)) == TYPE_CODE_FUNC
418 || TYPE_CODE (TYPE_TARGET_TYPE (type)) == TYPE_CODE_METHOD)
419 {
75af7f68
JB
420 store_unsigned_integer (buf, TYPE_LENGTH (type),
421 d10v_convert_iaddr_to_raw (addr));
422 }
423 else
424 {
425 /* Strip off any upper segment bits. */
426 store_unsigned_integer (buf, TYPE_LENGTH (type),
427 d10v_convert_daddr_to_raw (addr));
428 }
429}
430
431static CORE_ADDR
66140c26 432d10v_pointer_to_address (struct type *type, const void *buf)
75af7f68
JB
433{
434 CORE_ADDR addr = extract_address (buf, TYPE_LENGTH (type));
435
436 /* Is it a code address? */
437 if (TYPE_CODE (TYPE_TARGET_TYPE (type)) == TYPE_CODE_FUNC
74a9bb82
FF
438 || TYPE_CODE (TYPE_TARGET_TYPE (type)) == TYPE_CODE_METHOD
439 || TYPE_CODE_SPACE (TYPE_TARGET_TYPE (type)))
75af7f68
JB
440 return d10v_make_iaddr (addr);
441 else
442 return d10v_make_daddr (addr);
443}
444
095a4c96
EZ
445/* Don't do anything if we have an integer, this way users can type 'x
446 <addr>' w/o having gdb outsmart them. The internal gdb conversions
447 to the correct space are taken care of in the pointer_to_address
448 function. If we don't do this, 'x $fp' wouldn't work. */
fc0c74b1
AC
449static CORE_ADDR
450d10v_integer_to_address (struct type *type, void *buf)
451{
452 LONGEST val;
453 val = unpack_long (type, buf);
095a4c96 454 return val;
fc0c74b1 455}
75af7f68 456
392a587b
JM
457/* Store the address of the place in which to copy the structure the
458 subroutine will return. This is called from call_function.
459
460 We store structs through a pointer passed in the first Argument
461 register. */
462
f5e1cf12 463static void
fba45db2 464d10v_store_struct_return (CORE_ADDR addr, CORE_ADDR sp)
392a587b
JM
465{
466 write_register (ARG1_REGNUM, (addr));
467}
468
469/* Write into appropriate registers a function return value
470 of type TYPE, given in virtual format.
471
472 Things always get returned in RET1_REGNUM, RET2_REGNUM, ... */
473
f5e1cf12 474static void
fba45db2 475d10v_store_return_value (struct type *type, char *valbuf)
392a587b 476{
3d79a47c
MS
477 char tmp = 0;
478 /* Only char return values need to be shifted right within R0. */
479 if (TYPE_LENGTH (type) == 1
480 && TYPE_CODE (type) == TYPE_CODE_INT)
481 {
73937e03
AC
482 /* zero the high byte */
483 deprecated_write_register_bytes (REGISTER_BYTE (RET1_REGNUM), &tmp, 1);
484 /* copy the low byte */
485 deprecated_write_register_bytes (REGISTER_BYTE (RET1_REGNUM) + 1,
486 valbuf, 1);
3d79a47c
MS
487 }
488 else
73937e03
AC
489 deprecated_write_register_bytes (REGISTER_BYTE (RET1_REGNUM),
490 valbuf, TYPE_LENGTH (type));
392a587b
JM
491}
492
493/* Extract from an array REGBUF containing the (raw) register state
494 the address in which a function should return its structure value,
495 as a CORE_ADDR (or an expression that can be used as one). */
496
f5e1cf12 497static CORE_ADDR
fba45db2 498d10v_extract_struct_value_address (char *regbuf)
392a587b
JM
499{
500 return (extract_address ((regbuf) + REGISTER_BYTE (ARG1_REGNUM),
501 REGISTER_RAW_SIZE (ARG1_REGNUM))
502 | DMEM_START);
503}
504
f5e1cf12 505static CORE_ADDR
fba45db2 506d10v_frame_saved_pc (struct frame_info *frame)
392a587b 507{
1e2330ba
AC
508 if (DEPRECATED_PC_IN_CALL_DUMMY (get_frame_pc (frame),
509 get_frame_base (frame),
510 get_frame_base (frame)))
50abf9e5 511 return d10v_make_iaddr (deprecated_read_register_dummy (get_frame_pc (frame),
1e2330ba 512 get_frame_base (frame),
135c175f 513 PC_REGNUM));
78eac43e 514 else
da50a4b7 515 return (get_frame_extra_info (frame)->return_pc);
392a587b
JM
516}
517
392a587b
JM
518/* Immediately after a function call, return the saved pc. We can't
519 use frame->return_pc beause that is determined by reading R13 off
520 the stack and that may not be written yet. */
521
f5e1cf12 522static CORE_ADDR
fba45db2 523d10v_saved_pc_after_call (struct frame_info *frame)
392a587b 524{
c5aa993b 525 return ((read_register (LR_REGNUM) << 2)
392a587b
JM
526 | IMEM_START);
527}
528
c906108c
SS
529/* Discard from the stack the innermost frame, restoring all saved
530 registers. */
531
f5e1cf12 532static void
fba45db2 533d10v_pop_frame (void)
cce74817
JM
534{
535 generic_pop_current_frame (do_d10v_pop_frame);
536}
537
538static void
fba45db2 539do_d10v_pop_frame (struct frame_info *fi)
c906108c
SS
540{
541 CORE_ADDR fp;
542 int regnum;
c906108c
SS
543 char raw_buffer[8];
544
c193f6ac 545 fp = get_frame_base (fi);
c906108c
SS
546 /* fill out fsr with the address of where each */
547 /* register was stored in the frame */
cce74817 548 d10v_frame_init_saved_regs (fi);
c5aa993b 549
c906108c 550 /* now update the current registers with the old values */
4ce44c66 551 for (regnum = A0_REGNUM; regnum < A0_REGNUM + NR_A_REGS; regnum++)
c906108c 552 {
b2fb4676 553 if (get_frame_saved_regs (fi)[regnum])
c906108c 554 {
b2fb4676 555 read_memory (get_frame_saved_regs (fi)[regnum], raw_buffer, REGISTER_RAW_SIZE (regnum));
73937e03
AC
556 deprecated_write_register_bytes (REGISTER_BYTE (regnum), raw_buffer,
557 REGISTER_RAW_SIZE (regnum));
c906108c
SS
558 }
559 }
560 for (regnum = 0; regnum < SP_REGNUM; regnum++)
561 {
b2fb4676 562 if (get_frame_saved_regs (fi)[regnum])
c906108c 563 {
b2fb4676 564 write_register (regnum, read_memory_unsigned_integer (get_frame_saved_regs (fi)[regnum], REGISTER_RAW_SIZE (regnum)));
c906108c
SS
565 }
566 }
b2fb4676 567 if (get_frame_saved_regs (fi)[PSW_REGNUM])
c906108c 568 {
b2fb4676 569 write_register (PSW_REGNUM, read_memory_unsigned_integer (get_frame_saved_regs (fi)[PSW_REGNUM], REGISTER_RAW_SIZE (PSW_REGNUM)));
c906108c
SS
570 }
571
572 write_register (PC_REGNUM, read_register (LR_REGNUM));
da50a4b7 573 write_register (SP_REGNUM, fp + get_frame_extra_info (fi)->size);
c906108c
SS
574 target_store_registers (-1);
575 flush_cached_frames ();
576}
577
c5aa993b 578static int
fba45db2 579check_prologue (unsigned short op)
c906108c
SS
580{
581 /* st rn, @-sp */
582 if ((op & 0x7E1F) == 0x6C1F)
583 return 1;
584
585 /* st2w rn, @-sp */
586 if ((op & 0x7E3F) == 0x6E1F)
587 return 1;
588
589 /* subi sp, n */
590 if ((op & 0x7FE1) == 0x01E1)
591 return 1;
592
593 /* mv r11, sp */
594 if (op == 0x417E)
595 return 1;
596
597 /* nop */
598 if (op == 0x5E00)
599 return 1;
600
601 /* st rn, @sp */
602 if ((op & 0x7E1F) == 0x681E)
603 return 1;
604
605 /* st2w rn, @sp */
c5aa993b
JM
606 if ((op & 0x7E3F) == 0x3A1E)
607 return 1;
c906108c
SS
608
609 return 0;
610}
611
f5e1cf12 612static CORE_ADDR
fba45db2 613d10v_skip_prologue (CORE_ADDR pc)
c906108c
SS
614{
615 unsigned long op;
616 unsigned short op1, op2;
617 CORE_ADDR func_addr, func_end;
618 struct symtab_and_line sal;
619
620 /* If we have line debugging information, then the end of the */
621 /* prologue should the first assembly instruction of the first source line */
622 if (find_pc_partial_function (pc, NULL, &func_addr, &func_end))
623 {
624 sal = find_pc_line (func_addr, 0);
c5aa993b 625 if (sal.end && sal.end < func_end)
c906108c
SS
626 return sal.end;
627 }
c5aa993b
JM
628
629 if (target_read_memory (pc, (char *) &op, 4))
c906108c
SS
630 return pc; /* Can't access it -- assume no prologue. */
631
632 while (1)
633 {
c5aa993b 634 op = (unsigned long) read_memory_integer (pc, 4);
c906108c
SS
635 if ((op & 0xC0000000) == 0xC0000000)
636 {
637 /* long instruction */
c5aa993b
JM
638 if (((op & 0x3FFF0000) != 0x01FF0000) && /* add3 sp,sp,n */
639 ((op & 0x3F0F0000) != 0x340F0000) && /* st rn, @(offset,sp) */
640 ((op & 0x3F1F0000) != 0x350F0000)) /* st2w rn, @(offset,sp) */
c906108c
SS
641 break;
642 }
643 else
644 {
645 /* short instructions */
646 if ((op & 0xC0000000) == 0x80000000)
647 {
648 op2 = (op & 0x3FFF8000) >> 15;
649 op1 = op & 0x7FFF;
c5aa993b
JM
650 }
651 else
c906108c
SS
652 {
653 op1 = (op & 0x3FFF8000) >> 15;
654 op2 = op & 0x7FFF;
655 }
c5aa993b 656 if (check_prologue (op1))
c906108c 657 {
c5aa993b 658 if (!check_prologue (op2))
c906108c
SS
659 {
660 /* if the previous opcode was really part of the prologue */
661 /* and not just a NOP, then we want to break after both instructions */
662 if (op1 != 0x5E00)
663 pc += 4;
664 break;
665 }
666 }
667 else
668 break;
669 }
670 pc += 4;
671 }
672 return pc;
673}
674
a5afb99f
AC
675/* Given a GDB frame, determine the address of the calling function's
676 frame. This will be used to create a new GDB frame struct, and
677 then INIT_EXTRA_FRAME_INFO and DEPRECATED_INIT_FRAME_PC will be
678 called for the new frame. */
c906108c 679
f5e1cf12 680static CORE_ADDR
fba45db2 681d10v_frame_chain (struct frame_info *fi)
c906108c 682{
78eac43e
MS
683 CORE_ADDR addr;
684
685 /* A generic call dummy's frame is the same as caller's. */
1e2330ba
AC
686 if (DEPRECATED_PC_IN_CALL_DUMMY (get_frame_pc (fi), get_frame_base (fi),
687 get_frame_base (fi)))
688 return get_frame_base (fi);
78eac43e 689
cce74817 690 d10v_frame_init_saved_regs (fi);
c906108c 691
78eac43e 692
da50a4b7
AC
693 if (get_frame_extra_info (fi)->return_pc == IMEM_START
694 || inside_entry_file (get_frame_extra_info (fi)->return_pc))
78eac43e
MS
695 {
696 /* This is meant to halt the backtrace at "_start".
697 Make sure we don't halt it at a generic dummy frame. */
da50a4b7 698 if (!DEPRECATED_PC_IN_CALL_DUMMY (get_frame_extra_info (fi)->return_pc, 0, 0))
78eac43e
MS
699 return (CORE_ADDR) 0;
700 }
c906108c 701
b2fb4676 702 if (!get_frame_saved_regs (fi)[FP_REGNUM])
c906108c 703 {
b2fb4676
AC
704 if (!get_frame_saved_regs (fi)[SP_REGNUM]
705 || get_frame_saved_regs (fi)[SP_REGNUM] == STACK_START)
c5aa993b
JM
706 return (CORE_ADDR) 0;
707
b2fb4676 708 return get_frame_saved_regs (fi)[SP_REGNUM];
c906108c
SS
709 }
710
b2fb4676 711 addr = read_memory_unsigned_integer (get_frame_saved_regs (fi)[FP_REGNUM],
78eac43e
MS
712 REGISTER_RAW_SIZE (FP_REGNUM));
713 if (addr == 0)
c5aa993b 714 return (CORE_ADDR) 0;
c906108c 715
78eac43e 716 return d10v_make_daddr (addr);
c5aa993b 717}
c906108c
SS
718
719static int next_addr, uses_frame;
720
c5aa993b 721static int
fba45db2 722prologue_find_regs (unsigned short op, struct frame_info *fi, CORE_ADDR addr)
c906108c
SS
723{
724 int n;
725
726 /* st rn, @-sp */
727 if ((op & 0x7E1F) == 0x6C1F)
728 {
729 n = (op & 0x1E0) >> 5;
730 next_addr -= 2;
b2fb4676 731 get_frame_saved_regs (fi)[n] = next_addr;
c906108c
SS
732 return 1;
733 }
734
735 /* st2w rn, @-sp */
736 else if ((op & 0x7E3F) == 0x6E1F)
737 {
738 n = (op & 0x1E0) >> 5;
739 next_addr -= 4;
b2fb4676
AC
740 get_frame_saved_regs (fi)[n] = next_addr;
741 get_frame_saved_regs (fi)[n + 1] = next_addr + 2;
c906108c
SS
742 return 1;
743 }
744
745 /* subi sp, n */
746 if ((op & 0x7FE1) == 0x01E1)
747 {
748 n = (op & 0x1E) >> 1;
749 if (n == 0)
750 n = 16;
751 next_addr -= n;
752 return 1;
753 }
754
755 /* mv r11, sp */
756 if (op == 0x417E)
757 {
758 uses_frame = 1;
759 return 1;
760 }
761
762 /* nop */
763 if (op == 0x5E00)
764 return 1;
765
766 /* st rn, @sp */
767 if ((op & 0x7E1F) == 0x681E)
768 {
769 n = (op & 0x1E0) >> 5;
b2fb4676 770 get_frame_saved_regs (fi)[n] = next_addr;
c906108c
SS
771 return 1;
772 }
773
774 /* st2w rn, @sp */
775 if ((op & 0x7E3F) == 0x3A1E)
776 {
777 n = (op & 0x1E0) >> 5;
b2fb4676
AC
778 get_frame_saved_regs (fi)[n] = next_addr;
779 get_frame_saved_regs (fi)[n + 1] = next_addr + 2;
c906108c
SS
780 return 1;
781 }
782
783 return 0;
784}
785
cce74817
JM
786/* Put here the code to store, into fi->saved_regs, the addresses of
787 the saved registers of frame described by FRAME_INFO. This
788 includes special registers such as pc and fp saved in special ways
789 in the stack frame. sp is even more special: the address we return
790 for it IS the sp for the next frame. */
791
f5e1cf12 792static void
fba45db2 793d10v_frame_init_saved_regs (struct frame_info *fi)
c906108c
SS
794{
795 CORE_ADDR fp, pc;
796 unsigned long op;
797 unsigned short op1, op2;
798 int i;
799
1e2330ba 800 fp = get_frame_base (fi);
b2fb4676 801 memset (get_frame_saved_regs (fi), 0, SIZEOF_FRAME_SAVED_REGS);
c906108c
SS
802 next_addr = 0;
803
50abf9e5 804 pc = get_pc_function_start (get_frame_pc (fi));
c906108c
SS
805
806 uses_frame = 0;
807 while (1)
808 {
c5aa993b 809 op = (unsigned long) read_memory_integer (pc, 4);
c906108c
SS
810 if ((op & 0xC0000000) == 0xC0000000)
811 {
812 /* long instruction */
813 if ((op & 0x3FFF0000) == 0x01FF0000)
814 {
815 /* add3 sp,sp,n */
816 short n = op & 0xFFFF;
817 next_addr += n;
818 }
819 else if ((op & 0x3F0F0000) == 0x340F0000)
820 {
821 /* st rn, @(offset,sp) */
822 short offset = op & 0xFFFF;
823 short n = (op >> 20) & 0xF;
b2fb4676 824 get_frame_saved_regs (fi)[n] = next_addr + offset;
c906108c
SS
825 }
826 else if ((op & 0x3F1F0000) == 0x350F0000)
827 {
828 /* st2w rn, @(offset,sp) */
829 short offset = op & 0xFFFF;
830 short n = (op >> 20) & 0xF;
b2fb4676
AC
831 get_frame_saved_regs (fi)[n] = next_addr + offset;
832 get_frame_saved_regs (fi)[n + 1] = next_addr + offset + 2;
c906108c
SS
833 }
834 else
835 break;
836 }
837 else
838 {
839 /* short instructions */
840 if ((op & 0xC0000000) == 0x80000000)
841 {
842 op2 = (op & 0x3FFF8000) >> 15;
843 op1 = op & 0x7FFF;
c5aa993b
JM
844 }
845 else
c906108c
SS
846 {
847 op1 = (op & 0x3FFF8000) >> 15;
848 op2 = op & 0x7FFF;
849 }
78eac43e
MS
850 if (!prologue_find_regs (op1, fi, pc)
851 || !prologue_find_regs (op2, fi, pc))
c906108c
SS
852 break;
853 }
854 pc += 4;
855 }
c5aa993b 856
da50a4b7 857 get_frame_extra_info (fi)->size = -next_addr;
c906108c
SS
858
859 if (!(fp & 0xffff))
095a4c96 860 fp = d10v_read_sp ();
c906108c 861
c5aa993b 862 for (i = 0; i < NUM_REGS - 1; i++)
b2fb4676 863 if (get_frame_saved_regs (fi)[i])
c906108c 864 {
b2fb4676 865 get_frame_saved_regs (fi)[i] = fp - (next_addr - get_frame_saved_regs (fi)[i]);
c906108c
SS
866 }
867
b2fb4676 868 if (get_frame_saved_regs (fi)[LR_REGNUM])
c906108c 869 {
78eac43e 870 CORE_ADDR return_pc
b2fb4676 871 = read_memory_unsigned_integer (get_frame_saved_regs (fi)[LR_REGNUM],
78eac43e 872 REGISTER_RAW_SIZE (LR_REGNUM));
da50a4b7 873 get_frame_extra_info (fi)->return_pc = d10v_make_iaddr (return_pc);
c906108c
SS
874 }
875 else
876 {
da50a4b7 877 get_frame_extra_info (fi)->return_pc = d10v_make_iaddr (read_register (LR_REGNUM));
c906108c 878 }
c5aa993b 879
78eac43e 880 /* The SP is not normally (ever?) saved, but check anyway */
b2fb4676 881 if (!get_frame_saved_regs (fi)[SP_REGNUM])
c906108c
SS
882 {
883 /* if the FP was saved, that means the current FP is valid, */
884 /* otherwise, it isn't being used, so we use the SP instead */
885 if (uses_frame)
b2fb4676 886 get_frame_saved_regs (fi)[SP_REGNUM]
da50a4b7 887 = d10v_read_fp () + get_frame_extra_info (fi)->size;
c906108c
SS
888 else
889 {
da50a4b7
AC
890 get_frame_saved_regs (fi)[SP_REGNUM] = fp + get_frame_extra_info (fi)->size;
891 get_frame_extra_info (fi)->frameless = 1;
b2fb4676 892 get_frame_saved_regs (fi)[FP_REGNUM] = 0;
c906108c
SS
893 }
894 }
895}
896
f5e1cf12 897static void
fba45db2 898d10v_init_extra_frame_info (int fromleaf, struct frame_info *fi)
c906108c 899{
a00a19e9 900 frame_extra_info_zalloc (fi, sizeof (struct frame_extra_info));
cce74817
JM
901 frame_saved_regs_zalloc (fi);
902
da50a4b7
AC
903 get_frame_extra_info (fi)->frameless = 0;
904 get_frame_extra_info (fi)->size = 0;
905 get_frame_extra_info (fi)->return_pc = 0;
c906108c 906
50abf9e5 907 /* If get_frame_pc (fi) is zero, but this is not the outermost frame,
78eac43e 908 then let's snatch the return_pc from the callee, so that
ae45cd16 909 DEPRECATED_PC_IN_CALL_DUMMY will work. */
aab3ea25
AC
910 if (get_frame_pc (fi) == 0
911 && frame_relative_level (fi) != 0 && get_next_frame (fi) != NULL)
11c02a10 912 deprecated_update_frame_pc_hack (fi, d10v_frame_saved_pc (get_next_frame (fi)));
78eac43e 913
c906108c
SS
914 /* The call dummy doesn't save any registers on the stack, so we can
915 return now. */
1e2330ba
AC
916 if (DEPRECATED_PC_IN_CALL_DUMMY (get_frame_pc (fi), get_frame_base (fi),
917 get_frame_base (fi)))
c906108c
SS
918 {
919 return;
920 }
921 else
922 {
cce74817 923 d10v_frame_init_saved_regs (fi);
c906108c
SS
924 }
925}
926
927static void
fba45db2 928show_regs (char *args, int from_tty)
c906108c
SS
929{
930 int a;
d4f3574e
SS
931 printf_filtered ("PC=%04lx (0x%lx) PSW=%04lx RPT_S=%04lx RPT_E=%04lx RPT_C=%04lx\n",
932 (long) read_register (PC_REGNUM),
7b570125 933 (long) d10v_make_iaddr (read_register (PC_REGNUM)),
d4f3574e
SS
934 (long) read_register (PSW_REGNUM),
935 (long) read_register (24),
936 (long) read_register (25),
937 (long) read_register (23));
938 printf_filtered ("R0-R7 %04lx %04lx %04lx %04lx %04lx %04lx %04lx %04lx\n",
939 (long) read_register (0),
940 (long) read_register (1),
941 (long) read_register (2),
942 (long) read_register (3),
943 (long) read_register (4),
944 (long) read_register (5),
945 (long) read_register (6),
946 (long) read_register (7));
947 printf_filtered ("R8-R15 %04lx %04lx %04lx %04lx %04lx %04lx %04lx %04lx\n",
948 (long) read_register (8),
949 (long) read_register (9),
950 (long) read_register (10),
951 (long) read_register (11),
952 (long) read_register (12),
953 (long) read_register (13),
954 (long) read_register (14),
955 (long) read_register (15));
4ce44c66
JM
956 for (a = 0; a < NR_IMAP_REGS; a++)
957 {
958 if (a > 0)
959 printf_filtered (" ");
960 printf_filtered ("IMAP%d %04lx", a, d10v_imap_register (a));
961 }
962 if (NR_DMAP_REGS == 1)
963 printf_filtered (" DMAP %04lx\n", d10v_dmap_register (2));
964 else
965 {
966 for (a = 0; a < NR_DMAP_REGS; a++)
967 {
968 printf_filtered (" DMAP%d %04lx", a, d10v_dmap_register (a));
969 }
970 printf_filtered ("\n");
971 }
972 printf_filtered ("A0-A%d", NR_A_REGS - 1);
973 for (a = A0_REGNUM; a < A0_REGNUM + NR_A_REGS; a++)
c906108c
SS
974 {
975 char num[MAX_REGISTER_RAW_SIZE];
976 int i;
977 printf_filtered (" ");
4caf0990 978 deprecated_read_register_gen (a, (char *) &num);
c906108c
SS
979 for (i = 0; i < MAX_REGISTER_RAW_SIZE; i++)
980 {
981 printf_filtered ("%02x", (num[i] & 0xff));
982 }
983 }
984 printf_filtered ("\n");
985}
986
f5e1cf12 987static CORE_ADDR
39f77062 988d10v_read_pc (ptid_t ptid)
c906108c 989{
39f77062 990 ptid_t save_ptid;
c906108c
SS
991 CORE_ADDR pc;
992 CORE_ADDR retval;
993
39f77062
KB
994 save_ptid = inferior_ptid;
995 inferior_ptid = ptid;
c906108c 996 pc = (int) read_register (PC_REGNUM);
39f77062 997 inferior_ptid = save_ptid;
7b570125 998 retval = d10v_make_iaddr (pc);
c906108c
SS
999 return retval;
1000}
1001
f5e1cf12 1002static void
39f77062 1003d10v_write_pc (CORE_ADDR val, ptid_t ptid)
c906108c 1004{
39f77062 1005 ptid_t save_ptid;
c906108c 1006
39f77062
KB
1007 save_ptid = inferior_ptid;
1008 inferior_ptid = ptid;
7b570125 1009 write_register (PC_REGNUM, d10v_convert_iaddr_to_raw (val));
39f77062 1010 inferior_ptid = save_ptid;
c906108c
SS
1011}
1012
f5e1cf12 1013static CORE_ADDR
fba45db2 1014d10v_read_sp (void)
c906108c 1015{
7b570125 1016 return (d10v_make_daddr (read_register (SP_REGNUM)));
c906108c
SS
1017}
1018
f5e1cf12 1019static void
fba45db2 1020d10v_write_sp (CORE_ADDR val)
c906108c 1021{
7b570125 1022 write_register (SP_REGNUM, d10v_convert_daddr_to_raw (val));
c906108c
SS
1023}
1024
f5e1cf12 1025static CORE_ADDR
fba45db2 1026d10v_read_fp (void)
c906108c 1027{
7b570125 1028 return (d10v_make_daddr (read_register (FP_REGNUM)));
c906108c
SS
1029}
1030
1031/* Function: push_return_address (pc)
1032 Set up the return address for the inferior function call.
1033 Needed for targets where we don't actually execute a JSR/BSR instruction */
c5aa993b 1034
f5e1cf12 1035static CORE_ADDR
fba45db2 1036d10v_push_return_address (CORE_ADDR pc, CORE_ADDR sp)
c906108c 1037{
7b570125 1038 write_register (LR_REGNUM, d10v_convert_iaddr_to_raw (CALL_DUMMY_ADDRESS ()));
c906108c
SS
1039 return sp;
1040}
c5aa993b 1041
c906108c 1042
7a292a7a
SS
1043/* When arguments must be pushed onto the stack, they go on in reverse
1044 order. The below implements a FILO (stack) to do this. */
1045
1046struct stack_item
1047{
1048 int len;
1049 struct stack_item *prev;
1050 void *data;
1051};
1052
a14ed312
KB
1053static struct stack_item *push_stack_item (struct stack_item *prev,
1054 void *contents, int len);
7a292a7a 1055static struct stack_item *
fba45db2 1056push_stack_item (struct stack_item *prev, void *contents, int len)
7a292a7a
SS
1057{
1058 struct stack_item *si;
1059 si = xmalloc (sizeof (struct stack_item));
1060 si->data = xmalloc (len);
1061 si->len = len;
1062 si->prev = prev;
1063 memcpy (si->data, contents, len);
1064 return si;
1065}
1066
a14ed312 1067static struct stack_item *pop_stack_item (struct stack_item *si);
7a292a7a 1068static struct stack_item *
fba45db2 1069pop_stack_item (struct stack_item *si)
7a292a7a
SS
1070{
1071 struct stack_item *dead = si;
1072 si = si->prev;
b8c9b27d
KB
1073 xfree (dead->data);
1074 xfree (dead);
7a292a7a
SS
1075 return si;
1076}
1077
1078
f5e1cf12 1079static CORE_ADDR
ea7c478f 1080d10v_push_arguments (int nargs, struct value **args, CORE_ADDR sp,
fba45db2 1081 int struct_return, CORE_ADDR struct_addr)
c906108c
SS
1082{
1083 int i;
1084 int regnum = ARG1_REGNUM;
7a292a7a 1085 struct stack_item *si = NULL;
7bd91a28
MS
1086 long val;
1087
1088 /* If struct_return is true, then the struct return address will
1089 consume one argument-passing register. No need to actually
1090 write the value to the register -- that's done by
1091 d10v_store_struct_return(). */
1092
1093 if (struct_return)
1094 regnum++;
c5aa993b 1095
c906108c
SS
1096 /* Fill in registers and arg lists */
1097 for (i = 0; i < nargs; i++)
1098 {
ea7c478f 1099 struct value *arg = args[i];
c906108c
SS
1100 struct type *type = check_typedef (VALUE_TYPE (arg));
1101 char *contents = VALUE_CONTENTS (arg);
1102 int len = TYPE_LENGTH (type);
7bd91a28
MS
1103 int aligned_regnum = (regnum + 1) & ~1;
1104
8b279e7a 1105 /* printf ("push: type=%d len=%d\n", TYPE_CODE (type), len); */
7bd91a28
MS
1106 if (len <= 2 && regnum <= ARGN_REGNUM)
1107 /* fits in a single register, do not align */
1108 {
1109 val = extract_unsigned_integer (contents, len);
1110 write_register (regnum++, val);
1111 }
1112 else if (len <= (ARGN_REGNUM - aligned_regnum + 1) * 2)
1113 /* value fits in remaining registers, store keeping left
1114 aligned */
c906108c 1115 {
7bd91a28
MS
1116 int b;
1117 regnum = aligned_regnum;
1118 for (b = 0; b < (len & ~1); b += 2)
c906108c 1119 {
7bd91a28 1120 val = extract_unsigned_integer (&contents[b], 2);
c906108c
SS
1121 write_register (regnum++, val);
1122 }
7bd91a28 1123 if (b < len)
c906108c 1124 {
7bd91a28
MS
1125 val = extract_unsigned_integer (&contents[b], 1);
1126 write_register (regnum++, (val << 8));
c906108c
SS
1127 }
1128 }
7bd91a28
MS
1129 else
1130 {
1131 /* arg will go onto stack */
1132 regnum = ARGN_REGNUM + 1;
1133 si = push_stack_item (si, contents, len);
1134 }
c906108c 1135 }
7a292a7a
SS
1136
1137 while (si)
1138 {
1139 sp = (sp - si->len) & ~1;
1140 write_memory (sp, si->data, si->len);
1141 si = pop_stack_item (si);
1142 }
c5aa993b 1143
c906108c
SS
1144 return sp;
1145}
1146
1147
1148/* Given a return value in `regbuf' with a type `valtype',
1149 extract and copy its value into `valbuf'. */
1150
f5e1cf12 1151static void
72623009
KB
1152d10v_extract_return_value (struct type *type, char regbuf[REGISTER_BYTES],
1153 char *valbuf)
c906108c
SS
1154{
1155 int len;
3d79a47c
MS
1156#if 0
1157 printf("RET: TYPE=%d len=%d r%d=0x%x\n", TYPE_CODE (type),
1158 TYPE_LENGTH (type), RET1_REGNUM - R0_REGNUM,
1159 (int) extract_unsigned_integer (regbuf + REGISTER_BYTE(RET1_REGNUM),
1160 REGISTER_RAW_SIZE (RET1_REGNUM)));
1161#endif
1162 len = TYPE_LENGTH (type);
1163 if (len == 1)
c906108c 1164 {
3d79a47c
MS
1165 unsigned short c;
1166
1167 c = extract_unsigned_integer (regbuf + REGISTER_BYTE (RET1_REGNUM),
1168 REGISTER_RAW_SIZE (RET1_REGNUM));
1169 store_unsigned_integer (valbuf, 1, c);
1170 }
1171 else if ((len & 1) == 0)
1172 memcpy (valbuf, regbuf + REGISTER_BYTE (RET1_REGNUM), len);
1173 else
1174 {
1175 /* For return values of odd size, the first byte is in the
1176 least significant part of the first register. The
1177 remaining bytes in remaining registers. Interestingly,
1178 when such values are passed in, the last byte is in the
1179 most significant byte of that same register - wierd. */
1180 memcpy (valbuf, regbuf + REGISTER_BYTE (RET1_REGNUM) + 1, len);
c906108c
SS
1181 }
1182}
1183
c2c6d25f
JM
1184/* Translate a GDB virtual ADDR/LEN into a format the remote target
1185 understands. Returns number of bytes that can be transfered
4ce44c66
JM
1186 starting at TARG_ADDR. Return ZERO if no bytes can be transfered
1187 (segmentation fault). Since the simulator knows all about how the
1188 VM system works, we just call that to do the translation. */
c2c6d25f 1189
4ce44c66 1190static void
c2c6d25f
JM
1191remote_d10v_translate_xfer_address (CORE_ADDR memaddr, int nr_bytes,
1192 CORE_ADDR *targ_addr, int *targ_len)
1193{
4ce44c66
JM
1194 long out_addr;
1195 long out_len;
1196 out_len = sim_d10v_translate_addr (memaddr, nr_bytes,
1197 &out_addr,
1198 d10v_dmap_register,
1199 d10v_imap_register);
1200 *targ_addr = out_addr;
1201 *targ_len = out_len;
c2c6d25f
JM
1202}
1203
4ce44c66 1204
c906108c
SS
1205/* The following code implements access to, and display of, the D10V's
1206 instruction trace buffer. The buffer consists of 64K or more
1207 4-byte words of data, of which each words includes an 8-bit count,
1208 an 8-bit segment number, and a 16-bit instruction address.
1209
1210 In theory, the trace buffer is continuously capturing instruction
1211 data that the CPU presents on its "debug bus", but in practice, the
1212 ROMified GDB stub only enables tracing when it continues or steps
1213 the program, and stops tracing when the program stops; so it
1214 actually works for GDB to read the buffer counter out of memory and
1215 then read each trace word. The counter records where the tracing
1216 stops, but there is no record of where it started, so we remember
1217 the PC when we resumed and then search backwards in the trace
1218 buffer for a word that includes that address. This is not perfect,
1219 because you will miss trace data if the resumption PC is the target
1220 of a branch. (The value of the buffer counter is semi-random, any
1221 trace data from a previous program stop is gone.) */
1222
1223/* The address of the last word recorded in the trace buffer. */
1224
1225#define DBBC_ADDR (0xd80000)
1226
1227/* The base of the trace buffer, at least for the "Board_0". */
1228
1229#define TRACE_BUFFER_BASE (0xf40000)
1230
a14ed312 1231static void trace_command (char *, int);
c906108c 1232
a14ed312 1233static void untrace_command (char *, int);
c906108c 1234
a14ed312 1235static void trace_info (char *, int);
c906108c 1236
a14ed312 1237static void tdisassemble_command (char *, int);
c906108c 1238
a14ed312 1239static void display_trace (int, int);
c906108c
SS
1240
1241/* True when instruction traces are being collected. */
1242
1243static int tracing;
1244
1245/* Remembered PC. */
1246
1247static CORE_ADDR last_pc;
1248
1249/* True when trace output should be displayed whenever program stops. */
1250
1251static int trace_display;
1252
1253/* True when trace listing should include source lines. */
1254
1255static int default_trace_show_source = 1;
1256
c5aa993b
JM
1257struct trace_buffer
1258 {
1259 int size;
1260 short *counts;
1261 CORE_ADDR *addrs;
1262 }
1263trace_data;
c906108c
SS
1264
1265static void
fba45db2 1266trace_command (char *args, int from_tty)
c906108c
SS
1267{
1268 /* Clear the host-side trace buffer, allocating space if needed. */
1269 trace_data.size = 0;
1270 if (trace_data.counts == NULL)
c5aa993b 1271 trace_data.counts = (short *) xmalloc (65536 * sizeof (short));
c906108c 1272 if (trace_data.addrs == NULL)
c5aa993b 1273 trace_data.addrs = (CORE_ADDR *) xmalloc (65536 * sizeof (CORE_ADDR));
c906108c
SS
1274
1275 tracing = 1;
1276
1277 printf_filtered ("Tracing is now on.\n");
1278}
1279
1280static void
fba45db2 1281untrace_command (char *args, int from_tty)
c906108c
SS
1282{
1283 tracing = 0;
1284
1285 printf_filtered ("Tracing is now off.\n");
1286}
1287
1288static void
fba45db2 1289trace_info (char *args, int from_tty)
c906108c
SS
1290{
1291 int i;
1292
1293 if (trace_data.size)
1294 {
1295 printf_filtered ("%d entries in trace buffer:\n", trace_data.size);
1296
1297 for (i = 0; i < trace_data.size; ++i)
1298 {
d4f3574e
SS
1299 printf_filtered ("%d: %d instruction%s at 0x%s\n",
1300 i,
1301 trace_data.counts[i],
c906108c 1302 (trace_data.counts[i] == 1 ? "" : "s"),
d4f3574e 1303 paddr_nz (trace_data.addrs[i]));
c906108c
SS
1304 }
1305 }
1306 else
1307 printf_filtered ("No entries in trace buffer.\n");
1308
1309 printf_filtered ("Tracing is currently %s.\n", (tracing ? "on" : "off"));
1310}
1311
1312/* Print the instruction at address MEMADDR in debugged memory,
1313 on STREAM. Returns length of the instruction, in bytes. */
1314
1315static int
fba45db2 1316print_insn (CORE_ADDR memaddr, struct ui_file *stream)
c906108c
SS
1317{
1318 /* If there's no disassembler, something is very wrong. */
1319 if (tm_print_insn == NULL)
8e65ff28
AC
1320 internal_error (__FILE__, __LINE__,
1321 "print_insn: no disassembler");
c906108c 1322
d7449b42 1323 if (TARGET_BYTE_ORDER == BFD_ENDIAN_BIG)
c906108c
SS
1324 tm_print_insn_info.endian = BFD_ENDIAN_BIG;
1325 else
1326 tm_print_insn_info.endian = BFD_ENDIAN_LITTLE;
2bf0cb65 1327 return TARGET_PRINT_INSN (memaddr, &tm_print_insn_info);
c906108c
SS
1328}
1329
392a587b 1330static void
fba45db2 1331d10v_eva_prepare_to_trace (void)
c906108c
SS
1332{
1333 if (!tracing)
1334 return;
1335
1336 last_pc = read_register (PC_REGNUM);
1337}
1338
1339/* Collect trace data from the target board and format it into a form
1340 more useful for display. */
1341
392a587b 1342static void
fba45db2 1343d10v_eva_get_trace_data (void)
c906108c
SS
1344{
1345 int count, i, j, oldsize;
1346 int trace_addr, trace_seg, trace_cnt, next_cnt;
1347 unsigned int last_trace, trace_word, next_word;
1348 unsigned int *tmpspace;
1349
1350 if (!tracing)
1351 return;
1352
c5aa993b 1353 tmpspace = xmalloc (65536 * sizeof (unsigned int));
c906108c
SS
1354
1355 last_trace = read_memory_unsigned_integer (DBBC_ADDR, 2) << 2;
1356
1357 /* Collect buffer contents from the target, stopping when we reach
1358 the word recorded when execution resumed. */
1359
1360 count = 0;
1361 while (last_trace > 0)
1362 {
1363 QUIT;
1364 trace_word =
1365 read_memory_unsigned_integer (TRACE_BUFFER_BASE + last_trace, 4);
1366 trace_addr = trace_word & 0xffff;
1367 last_trace -= 4;
1368 /* Ignore an apparently nonsensical entry. */
1369 if (trace_addr == 0xffd5)
1370 continue;
1371 tmpspace[count++] = trace_word;
1372 if (trace_addr == last_pc)
1373 break;
1374 if (count > 65535)
1375 break;
1376 }
1377
1378 /* Move the data to the host-side trace buffer, adjusting counts to
1379 include the last instruction executed and transforming the address
1380 into something that GDB likes. */
1381
1382 for (i = 0; i < count; ++i)
1383 {
1384 trace_word = tmpspace[i];
1385 next_word = ((i == 0) ? 0 : tmpspace[i - 1]);
1386 trace_addr = trace_word & 0xffff;
1387 next_cnt = (next_word >> 24) & 0xff;
1388 j = trace_data.size + count - i - 1;
1389 trace_data.addrs[j] = (trace_addr << 2) + 0x1000000;
1390 trace_data.counts[j] = next_cnt + 1;
1391 }
1392
1393 oldsize = trace_data.size;
1394 trace_data.size += count;
1395
b8c9b27d 1396 xfree (tmpspace);
c906108c
SS
1397
1398 if (trace_display)
1399 display_trace (oldsize, trace_data.size);
1400}
1401
1402static void
fba45db2 1403tdisassemble_command (char *arg, int from_tty)
c906108c
SS
1404{
1405 int i, count;
1406 CORE_ADDR low, high;
1407 char *space_index;
1408
1409 if (!arg)
1410 {
1411 low = 0;
1412 high = trace_data.size;
1413 }
1414 else if (!(space_index = (char *) strchr (arg, ' ')))
1415 {
1416 low = parse_and_eval_address (arg);
1417 high = low + 5;
1418 }
1419 else
1420 {
1421 /* Two arguments. */
1422 *space_index = '\0';
1423 low = parse_and_eval_address (arg);
1424 high = parse_and_eval_address (space_index + 1);
1425 if (high < low)
1426 high = low;
1427 }
1428
d4f3574e 1429 printf_filtered ("Dump of trace from %s to %s:\n", paddr_u (low), paddr_u (high));
c906108c
SS
1430
1431 display_trace (low, high);
1432
1433 printf_filtered ("End of trace dump.\n");
1434 gdb_flush (gdb_stdout);
1435}
1436
1437static void
fba45db2 1438display_trace (int low, int high)
c906108c
SS
1439{
1440 int i, count, trace_show_source, first, suppress;
1441 CORE_ADDR next_address;
1442
1443 trace_show_source = default_trace_show_source;
c5aa993b 1444 if (!have_full_symbols () && !have_partial_symbols ())
c906108c
SS
1445 {
1446 trace_show_source = 0;
1447 printf_filtered ("No symbol table is loaded. Use the \"file\" command.\n");
1448 printf_filtered ("Trace will not display any source.\n");
1449 }
1450
1451 first = 1;
1452 suppress = 0;
1453 for (i = low; i < high; ++i)
1454 {
1455 next_address = trace_data.addrs[i];
c5aa993b 1456 count = trace_data.counts[i];
c906108c
SS
1457 while (count-- > 0)
1458 {
1459 QUIT;
1460 if (trace_show_source)
1461 {
1462 struct symtab_and_line sal, sal_prev;
1463
1464 sal_prev = find_pc_line (next_address - 4, 0);
1465 sal = find_pc_line (next_address, 0);
1466
1467 if (sal.symtab)
1468 {
1469 if (first || sal.line != sal_prev.line)
1470 print_source_lines (sal.symtab, sal.line, sal.line + 1, 0);
1471 suppress = 0;
1472 }
1473 else
1474 {
1475 if (!suppress)
1476 /* FIXME-32x64--assumes sal.pc fits in long. */
1477 printf_filtered ("No source file for address %s.\n",
c5aa993b 1478 local_hex_string ((unsigned long) sal.pc));
c906108c
SS
1479 suppress = 1;
1480 }
1481 }
1482 first = 0;
1483 print_address (next_address, gdb_stdout);
1484 printf_filtered (":");
1485 printf_filtered ("\t");
1486 wrap_here (" ");
1487 next_address = next_address + print_insn (next_address, gdb_stdout);
1488 printf_filtered ("\n");
1489 gdb_flush (gdb_stdout);
1490 }
1491 }
1492}
1493
ac9a91a7 1494
0f71a2f6 1495static gdbarch_init_ftype d10v_gdbarch_init;
4ce44c66 1496
0f71a2f6 1497static struct gdbarch *
fba45db2 1498d10v_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
0f71a2f6 1499{
c5aa993b
JM
1500 static LONGEST d10v_call_dummy_words[] =
1501 {0};
0f71a2f6 1502 struct gdbarch *gdbarch;
4ce44c66
JM
1503 int d10v_num_regs;
1504 struct gdbarch_tdep *tdep;
1505 gdbarch_register_name_ftype *d10v_register_name;
7c7651b2 1506 gdbarch_register_sim_regno_ftype *d10v_register_sim_regno;
0f71a2f6 1507
4ce44c66
JM
1508 /* Find a candidate among the list of pre-declared architectures. */
1509 arches = gdbarch_list_lookup_by_info (arches, &info);
0f71a2f6
JM
1510 if (arches != NULL)
1511 return arches->gdbarch;
4ce44c66
JM
1512
1513 /* None found, create a new architecture from the information
1514 provided. */
1515 tdep = XMALLOC (struct gdbarch_tdep);
1516 gdbarch = gdbarch_alloc (&info, tdep);
1517
a5afb99f
AC
1518 /* NOTE: cagney/2002-12-06: This can be deleted when this arch is
1519 ready to unwind the PC first (see frame.c:get_prev_frame()). */
1520 set_gdbarch_deprecated_init_frame_pc (gdbarch, init_frame_pc_default);
1521
4ce44c66
JM
1522 switch (info.bfd_arch_info->mach)
1523 {
1524 case bfd_mach_d10v_ts2:
1525 d10v_num_regs = 37;
1526 d10v_register_name = d10v_ts2_register_name;
7c7651b2 1527 d10v_register_sim_regno = d10v_ts2_register_sim_regno;
4ce44c66
JM
1528 tdep->a0_regnum = TS2_A0_REGNUM;
1529 tdep->nr_dmap_regs = TS2_NR_DMAP_REGS;
4ce44c66
JM
1530 tdep->dmap_register = d10v_ts2_dmap_register;
1531 tdep->imap_register = d10v_ts2_imap_register;
1532 break;
1533 default:
1534 case bfd_mach_d10v_ts3:
1535 d10v_num_regs = 42;
1536 d10v_register_name = d10v_ts3_register_name;
7c7651b2 1537 d10v_register_sim_regno = d10v_ts3_register_sim_regno;
4ce44c66
JM
1538 tdep->a0_regnum = TS3_A0_REGNUM;
1539 tdep->nr_dmap_regs = TS3_NR_DMAP_REGS;
4ce44c66
JM
1540 tdep->dmap_register = d10v_ts3_dmap_register;
1541 tdep->imap_register = d10v_ts3_imap_register;
1542 break;
1543 }
0f71a2f6
JM
1544
1545 set_gdbarch_read_pc (gdbarch, d10v_read_pc);
1546 set_gdbarch_write_pc (gdbarch, d10v_write_pc);
1547 set_gdbarch_read_fp (gdbarch, d10v_read_fp);
0f71a2f6
JM
1548 set_gdbarch_read_sp (gdbarch, d10v_read_sp);
1549 set_gdbarch_write_sp (gdbarch, d10v_write_sp);
1550
1551 set_gdbarch_num_regs (gdbarch, d10v_num_regs);
1552 set_gdbarch_sp_regnum (gdbarch, 15);
1553 set_gdbarch_fp_regnum (gdbarch, 11);
1554 set_gdbarch_pc_regnum (gdbarch, 18);
1555 set_gdbarch_register_name (gdbarch, d10v_register_name);
1556 set_gdbarch_register_size (gdbarch, 2);
1557 set_gdbarch_register_bytes (gdbarch, (d10v_num_regs - 2) * 2 + 16);
1558 set_gdbarch_register_byte (gdbarch, d10v_register_byte);
1559 set_gdbarch_register_raw_size (gdbarch, d10v_register_raw_size);
1560 set_gdbarch_max_register_raw_size (gdbarch, 8);
8b279e7a 1561 set_gdbarch_register_virtual_size (gdbarch, generic_register_size);
0f71a2f6
JM
1562 set_gdbarch_max_register_virtual_size (gdbarch, 8);
1563 set_gdbarch_register_virtual_type (gdbarch, d10v_register_virtual_type);
1564
75af7f68
JB
1565 set_gdbarch_ptr_bit (gdbarch, 2 * TARGET_CHAR_BIT);
1566 set_gdbarch_addr_bit (gdbarch, 32);
1567 set_gdbarch_address_to_pointer (gdbarch, d10v_address_to_pointer);
1568 set_gdbarch_pointer_to_address (gdbarch, d10v_pointer_to_address);
fc0c74b1 1569 set_gdbarch_integer_to_address (gdbarch, d10v_integer_to_address);
0f71a2f6
JM
1570 set_gdbarch_short_bit (gdbarch, 2 * TARGET_CHAR_BIT);
1571 set_gdbarch_int_bit (gdbarch, 2 * TARGET_CHAR_BIT);
1572 set_gdbarch_long_bit (gdbarch, 4 * TARGET_CHAR_BIT);
02da6206 1573 set_gdbarch_long_long_bit (gdbarch, 8 * TARGET_CHAR_BIT);
f0d4cc9e
AC
1574 /* NOTE: The d10v as a 32 bit ``float'' and ``double''. ``long
1575 double'' is 64 bits. */
0f71a2f6
JM
1576 set_gdbarch_float_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1577 set_gdbarch_double_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1578 set_gdbarch_long_double_bit (gdbarch, 8 * TARGET_CHAR_BIT);
f0d4cc9e
AC
1579 switch (info.byte_order)
1580 {
d7449b42 1581 case BFD_ENDIAN_BIG:
f0d4cc9e
AC
1582 set_gdbarch_float_format (gdbarch, &floatformat_ieee_single_big);
1583 set_gdbarch_double_format (gdbarch, &floatformat_ieee_single_big);
1584 set_gdbarch_long_double_format (gdbarch, &floatformat_ieee_double_big);
1585 break;
778eb05e 1586 case BFD_ENDIAN_LITTLE:
f0d4cc9e
AC
1587 set_gdbarch_float_format (gdbarch, &floatformat_ieee_single_little);
1588 set_gdbarch_double_format (gdbarch, &floatformat_ieee_single_little);
1589 set_gdbarch_long_double_format (gdbarch, &floatformat_ieee_double_little);
1590 break;
1591 default:
8e65ff28
AC
1592 internal_error (__FILE__, __LINE__,
1593 "d10v_gdbarch_init: bad byte order for float format");
f0d4cc9e 1594 }
0f71a2f6 1595
0f71a2f6 1596 set_gdbarch_call_dummy_length (gdbarch, 0);
0f71a2f6
JM
1597 set_gdbarch_call_dummy_address (gdbarch, entry_point_address);
1598 set_gdbarch_call_dummy_breakpoint_offset_p (gdbarch, 1);
1599 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 0);
1600 set_gdbarch_call_dummy_start_offset (gdbarch, 0);
0f71a2f6
JM
1601 set_gdbarch_call_dummy_words (gdbarch, d10v_call_dummy_words);
1602 set_gdbarch_sizeof_call_dummy_words (gdbarch, sizeof (d10v_call_dummy_words));
1603 set_gdbarch_call_dummy_p (gdbarch, 1);
1604 set_gdbarch_call_dummy_stack_adjust_p (gdbarch, 0);
0f71a2f6
JM
1605 set_gdbarch_fix_call_dummy (gdbarch, generic_fix_call_dummy);
1606
26e9b323 1607 set_gdbarch_deprecated_extract_return_value (gdbarch, d10v_extract_return_value);
0f71a2f6
JM
1608 set_gdbarch_push_arguments (gdbarch, d10v_push_arguments);
1609 set_gdbarch_push_dummy_frame (gdbarch, generic_push_dummy_frame);
1610 set_gdbarch_push_return_address (gdbarch, d10v_push_return_address);
1611
0f71a2f6 1612 set_gdbarch_store_struct_return (gdbarch, d10v_store_struct_return);
ebba8386 1613 set_gdbarch_deprecated_store_return_value (gdbarch, d10v_store_return_value);
26e9b323 1614 set_gdbarch_deprecated_extract_struct_value_address (gdbarch, d10v_extract_struct_value_address);
0f71a2f6
JM
1615 set_gdbarch_use_struct_convention (gdbarch, d10v_use_struct_convention);
1616
1617 set_gdbarch_frame_init_saved_regs (gdbarch, d10v_frame_init_saved_regs);
1618 set_gdbarch_init_extra_frame_info (gdbarch, d10v_init_extra_frame_info);
1619
1620 set_gdbarch_pop_frame (gdbarch, d10v_pop_frame);
1621
1622 set_gdbarch_skip_prologue (gdbarch, d10v_skip_prologue);
1623 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
1624 set_gdbarch_decr_pc_after_break (gdbarch, 4);
1625 set_gdbarch_function_start_offset (gdbarch, 0);
1626 set_gdbarch_breakpoint_from_pc (gdbarch, d10v_breakpoint_from_pc);
1627
1628 set_gdbarch_remote_translate_xfer_address (gdbarch, remote_d10v_translate_xfer_address);
1629
1630 set_gdbarch_frame_args_skip (gdbarch, 0);
1631 set_gdbarch_frameless_function_invocation (gdbarch, frameless_look_for_prologue);
1632 set_gdbarch_frame_chain (gdbarch, d10v_frame_chain);
1633 set_gdbarch_frame_chain_valid (gdbarch, d10v_frame_chain_valid);
1634 set_gdbarch_frame_saved_pc (gdbarch, d10v_frame_saved_pc);
f4ded5b1 1635
0f71a2f6
JM
1636 set_gdbarch_saved_pc_after_call (gdbarch, d10v_saved_pc_after_call);
1637 set_gdbarch_frame_num_args (gdbarch, frame_num_args_unknown);
23964bcd 1638 set_gdbarch_stack_align (gdbarch, d10v_stack_align);
0f71a2f6 1639
7c7651b2 1640 set_gdbarch_register_sim_regno (gdbarch, d10v_register_sim_regno);
0a49d05e 1641 set_gdbarch_extra_stack_alignment_needed (gdbarch, 0);
7c7651b2 1642
0f71a2f6
JM
1643 return gdbarch;
1644}
1645
1646
507f3c78
KB
1647extern void (*target_resume_hook) (void);
1648extern void (*target_wait_loop_hook) (void);
c906108c
SS
1649
1650void
fba45db2 1651_initialize_d10v_tdep (void)
c906108c 1652{
0f71a2f6
JM
1653 register_gdbarch_init (bfd_arch_d10v, d10v_gdbarch_init);
1654
c906108c
SS
1655 tm_print_insn = print_insn_d10v;
1656
1657 target_resume_hook = d10v_eva_prepare_to_trace;
1658 target_wait_loop_hook = d10v_eva_get_trace_data;
1659
1660 add_com ("regs", class_vars, show_regs, "Print all registers");
1661
cff3e48b 1662 add_com ("itrace", class_support, trace_command,
c906108c
SS
1663 "Enable tracing of instruction execution.");
1664
cff3e48b 1665 add_com ("iuntrace", class_support, untrace_command,
c906108c
SS
1666 "Disable tracing of instruction execution.");
1667
cff3e48b 1668 add_com ("itdisassemble", class_vars, tdisassemble_command,
c906108c
SS
1669 "Disassemble the trace buffer.\n\
1670Two optional arguments specify a range of trace buffer entries\n\
1671as reported by info trace (NOT addresses!).");
1672
cff3e48b 1673 add_info ("itrace", trace_info,
c906108c
SS
1674 "Display info about the trace data buffer.");
1675
cff3e48b 1676 add_show_from_set (add_set_cmd ("itracedisplay", no_class,
c5aa993b
JM
1677 var_integer, (char *) &trace_display,
1678 "Set automatic display of trace.\n", &setlist),
c906108c 1679 &showlist);
cff3e48b 1680 add_show_from_set (add_set_cmd ("itracesource", no_class,
c5aa993b
JM
1681 var_integer, (char *) &default_trace_show_source,
1682 "Set display of source code with trace.\n", &setlist),
c906108c
SS
1683 &showlist);
1684
c5aa993b 1685}
This page took 0.358247 seconds and 4 git commands to generate.