2003-02-01 Andrew Cagney <ac131313@redhat.com>
[deliverable/binutils-gdb.git] / gdb / d10v-tdep.c
CommitLineData
c906108c 1/* Target-dependent code for Mitsubishi D10V, for GDB.
349c5d5f 2
51603483 3 Copyright 1996, 1997, 1998, 1999, 2000, 2001, 2002, 2003 Free Software
349c5d5f 4 Foundation, Inc.
c906108c 5
c5aa993b 6 This file is part of GDB.
c906108c 7
c5aa993b
JM
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2 of the License, or
11 (at your option) any later version.
c906108c 12
c5aa993b
JM
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
c906108c 17
c5aa993b
JM
18 You should have received a copy of the GNU General Public License
19 along with this program; if not, write to the Free Software
20 Foundation, Inc., 59 Temple Place - Suite 330,
21 Boston, MA 02111-1307, USA. */
c906108c
SS
22
23/* Contributed by Martin Hunt, hunt@cygnus.com */
24
25#include "defs.h"
26#include "frame.h"
7f6104a9 27#include "frame-unwind.h"
c906108c
SS
28#include "symtab.h"
29#include "gdbtypes.h"
30#include "gdbcmd.h"
31#include "gdbcore.h"
32#include "gdb_string.h"
33#include "value.h"
34#include "inferior.h"
c5aa993b 35#include "dis-asm.h"
c906108c
SS
36#include "symfile.h"
37#include "objfiles.h"
104c1213 38#include "language.h"
28d069e6 39#include "arch-utils.h"
4e052eda 40#include "regcache.h"
c906108c 41
f0d4cc9e 42#include "floatformat.h"
b91b96f4 43#include "gdb/sim-d10v.h"
8238d0bf 44#include "sim-regno.h"
4ce44c66 45
fa1fd571
AC
46#include "gdb_assert.h"
47
cce74817 48struct frame_extra_info
c5aa993b
JM
49 {
50 CORE_ADDR return_pc;
51 int frameless;
52 int size;
53 };
cce74817 54
4ce44c66
JM
55struct gdbarch_tdep
56 {
57 int a0_regnum;
58 int nr_dmap_regs;
59 unsigned long (*dmap_register) (int nr);
60 unsigned long (*imap_register) (int nr);
4ce44c66
JM
61 };
62
63/* These are the addresses the D10V-EVA board maps data and
64 instruction memory to. */
cce74817 65
78eac43e
MS
66enum memspace {
67 DMEM_START = 0x2000000,
68 IMEM_START = 0x1000000,
69 STACK_START = 0x200bffe
70};
cce74817 71
4ce44c66
JM
72/* d10v register names. */
73
74enum
75 {
76 R0_REGNUM = 0,
78eac43e
MS
77 R3_REGNUM = 3,
78 _FP_REGNUM = 11,
4ce44c66 79 LR_REGNUM = 13,
78eac43e 80 _SP_REGNUM = 15,
4ce44c66 81 PSW_REGNUM = 16,
78eac43e 82 _PC_REGNUM = 18,
4ce44c66 83 NR_IMAP_REGS = 2,
78eac43e
MS
84 NR_A_REGS = 2,
85 TS2_NUM_REGS = 37,
86 TS3_NUM_REGS = 42,
87 /* d10v calling convention. */
88 ARG1_REGNUM = R0_REGNUM,
89 ARGN_REGNUM = R3_REGNUM,
90 RET1_REGNUM = R0_REGNUM,
4ce44c66 91 };
78eac43e 92
4ce44c66
JM
93#define NR_DMAP_REGS (gdbarch_tdep (current_gdbarch)->nr_dmap_regs)
94#define A0_REGNUM (gdbarch_tdep (current_gdbarch)->a0_regnum)
95
392a587b
JM
96/* Local functions */
97
a14ed312 98extern void _initialize_d10v_tdep (void);
392a587b 99
095a4c96
EZ
100static CORE_ADDR d10v_read_sp (void);
101
102static CORE_ADDR d10v_read_fp (void);
103
a14ed312 104static void d10v_eva_prepare_to_trace (void);
392a587b 105
a14ed312 106static void d10v_eva_get_trace_data (void);
c906108c 107
23964bcd 108static CORE_ADDR
489137c0
AC
109d10v_stack_align (CORE_ADDR len)
110{
111 return (len + 1) & ~1;
112}
c906108c
SS
113
114/* Should we use EXTRACT_STRUCT_VALUE_ADDRESS instead of
115 EXTRACT_RETURN_VALUE? GCC_P is true if compiled with gcc
116 and TYPE is the type (which is known to be struct, union or array).
117
118 The d10v returns anything less than 8 bytes in size in
119 registers. */
120
f5e1cf12 121static int
fba45db2 122d10v_use_struct_convention (int gcc_p, struct type *type)
c906108c 123{
02da6206
JSC
124 long alignment;
125 int i;
126 /* The d10v only passes a struct in a register when that structure
127 has an alignment that matches the size of a register. */
128 /* If the structure doesn't fit in 4 registers, put it on the
129 stack. */
130 if (TYPE_LENGTH (type) > 8)
131 return 1;
132 /* If the struct contains only one field, don't put it on the stack
133 - gcc can fit it in one or more registers. */
134 if (TYPE_NFIELDS (type) == 1)
135 return 0;
136 alignment = TYPE_LENGTH (TYPE_FIELD_TYPE (type, 0));
137 for (i = 1; i < TYPE_NFIELDS (type); i++)
138 {
139 /* If the alignment changes, just assume it goes on the
140 stack. */
141 if (TYPE_LENGTH (TYPE_FIELD_TYPE (type, i)) != alignment)
142 return 1;
143 }
144 /* If the alignment is suitable for the d10v's 16 bit registers,
145 don't put it on the stack. */
146 if (alignment == 2 || alignment == 4)
147 return 0;
148 return 1;
c906108c
SS
149}
150
151
f4f9705a 152static const unsigned char *
fba45db2 153d10v_breakpoint_from_pc (CORE_ADDR *pcptr, int *lenptr)
392a587b 154{
c5aa993b
JM
155 static unsigned char breakpoint[] =
156 {0x2f, 0x90, 0x5e, 0x00};
392a587b
JM
157 *lenptr = sizeof (breakpoint);
158 return breakpoint;
159}
160
4ce44c66
JM
161/* Map the REG_NR onto an ascii name. Return NULL or an empty string
162 when the reg_nr isn't valid. */
163
164enum ts2_regnums
165 {
166 TS2_IMAP0_REGNUM = 32,
167 TS2_DMAP_REGNUM = 34,
168 TS2_NR_DMAP_REGS = 1,
169 TS2_A0_REGNUM = 35
170 };
171
fa88f677 172static const char *
4ce44c66 173d10v_ts2_register_name (int reg_nr)
392a587b 174{
c5aa993b
JM
175 static char *register_names[] =
176 {
177 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
178 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
179 "psw", "bpsw", "pc", "bpc", "cr4", "cr5", "cr6", "rpt_c",
180 "rpt_s", "rpt_e", "mod_s", "mod_e", "cr12", "cr13", "iba", "cr15",
181 "imap0", "imap1", "dmap", "a0", "a1"
392a587b
JM
182 };
183 if (reg_nr < 0)
184 return NULL;
185 if (reg_nr >= (sizeof (register_names) / sizeof (*register_names)))
186 return NULL;
c5aa993b 187 return register_names[reg_nr];
392a587b
JM
188}
189
4ce44c66
JM
190enum ts3_regnums
191 {
192 TS3_IMAP0_REGNUM = 36,
193 TS3_DMAP0_REGNUM = 38,
194 TS3_NR_DMAP_REGS = 4,
195 TS3_A0_REGNUM = 32
196 };
197
fa88f677 198static const char *
4ce44c66
JM
199d10v_ts3_register_name (int reg_nr)
200{
201 static char *register_names[] =
202 {
203 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
204 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
205 "psw", "bpsw", "pc", "bpc", "cr4", "cr5", "cr6", "rpt_c",
206 "rpt_s", "rpt_e", "mod_s", "mod_e", "cr12", "cr13", "iba", "cr15",
207 "a0", "a1",
208 "spi", "spu",
209 "imap0", "imap1",
210 "dmap0", "dmap1", "dmap2", "dmap3"
211 };
212 if (reg_nr < 0)
213 return NULL;
214 if (reg_nr >= (sizeof (register_names) / sizeof (*register_names)))
215 return NULL;
216 return register_names[reg_nr];
217}
218
bf93dfed
JB
219/* Access the DMAP/IMAP registers in a target independent way.
220
221 Divide the D10V's 64k data space into four 16k segments:
222 0x0000 -- 0x3fff, 0x4000 -- 0x7fff, 0x8000 -- 0xbfff, and
223 0xc000 -- 0xffff.
224
225 On the TS2, the first two segments (0x0000 -- 0x3fff, 0x4000 --
226 0x7fff) always map to the on-chip data RAM, and the fourth always
227 maps to I/O space. The third (0x8000 - 0xbfff) can be mapped into
228 unified memory or instruction memory, under the control of the
229 single DMAP register.
230
231 On the TS3, there are four DMAP registers, each of which controls
232 one of the segments. */
4ce44c66
JM
233
234static unsigned long
235d10v_ts2_dmap_register (int reg_nr)
236{
237 switch (reg_nr)
238 {
239 case 0:
240 case 1:
241 return 0x2000;
242 case 2:
243 return read_register (TS2_DMAP_REGNUM);
244 default:
245 return 0;
246 }
247}
248
249static unsigned long
250d10v_ts3_dmap_register (int reg_nr)
251{
252 return read_register (TS3_DMAP0_REGNUM + reg_nr);
253}
254
255static unsigned long
256d10v_dmap_register (int reg_nr)
257{
258 return gdbarch_tdep (current_gdbarch)->dmap_register (reg_nr);
259}
260
261static unsigned long
262d10v_ts2_imap_register (int reg_nr)
263{
264 return read_register (TS2_IMAP0_REGNUM + reg_nr);
265}
266
267static unsigned long
268d10v_ts3_imap_register (int reg_nr)
269{
270 return read_register (TS3_IMAP0_REGNUM + reg_nr);
271}
272
273static unsigned long
274d10v_imap_register (int reg_nr)
275{
276 return gdbarch_tdep (current_gdbarch)->imap_register (reg_nr);
277}
278
279/* MAP GDB's internal register numbering (determined by the layout fo
280 the REGISTER_BYTE array) onto the simulator's register
281 numbering. */
282
283static int
284d10v_ts2_register_sim_regno (int nr)
285{
8238d0bf
AC
286 if (legacy_register_sim_regno (nr) < 0)
287 return legacy_register_sim_regno (nr);
4ce44c66
JM
288 if (nr >= TS2_IMAP0_REGNUM
289 && nr < TS2_IMAP0_REGNUM + NR_IMAP_REGS)
290 return nr - TS2_IMAP0_REGNUM + SIM_D10V_IMAP0_REGNUM;
291 if (nr == TS2_DMAP_REGNUM)
292 return nr - TS2_DMAP_REGNUM + SIM_D10V_TS2_DMAP_REGNUM;
293 if (nr >= TS2_A0_REGNUM
294 && nr < TS2_A0_REGNUM + NR_A_REGS)
295 return nr - TS2_A0_REGNUM + SIM_D10V_A0_REGNUM;
296 return nr;
297}
298
299static int
300d10v_ts3_register_sim_regno (int nr)
301{
8238d0bf
AC
302 if (legacy_register_sim_regno (nr) < 0)
303 return legacy_register_sim_regno (nr);
4ce44c66
JM
304 if (nr >= TS3_IMAP0_REGNUM
305 && nr < TS3_IMAP0_REGNUM + NR_IMAP_REGS)
306 return nr - TS3_IMAP0_REGNUM + SIM_D10V_IMAP0_REGNUM;
307 if (nr >= TS3_DMAP0_REGNUM
308 && nr < TS3_DMAP0_REGNUM + TS3_NR_DMAP_REGS)
309 return nr - TS3_DMAP0_REGNUM + SIM_D10V_DMAP0_REGNUM;
310 if (nr >= TS3_A0_REGNUM
311 && nr < TS3_A0_REGNUM + NR_A_REGS)
312 return nr - TS3_A0_REGNUM + SIM_D10V_A0_REGNUM;
313 return nr;
314}
315
392a587b
JM
316/* Index within `registers' of the first byte of the space for
317 register REG_NR. */
318
f5e1cf12 319static int
fba45db2 320d10v_register_byte (int reg_nr)
392a587b 321{
4ce44c66 322 if (reg_nr < A0_REGNUM)
392a587b 323 return (reg_nr * 2);
4ce44c66
JM
324 else if (reg_nr < (A0_REGNUM + NR_A_REGS))
325 return (A0_REGNUM * 2
326 + (reg_nr - A0_REGNUM) * 8);
327 else
328 return (A0_REGNUM * 2
329 + NR_A_REGS * 8
330 + (reg_nr - A0_REGNUM - NR_A_REGS) * 2);
392a587b
JM
331}
332
333/* Number of bytes of storage in the actual machine representation for
334 register REG_NR. */
335
f5e1cf12 336static int
fba45db2 337d10v_register_raw_size (int reg_nr)
392a587b 338{
4ce44c66
JM
339 if (reg_nr < A0_REGNUM)
340 return 2;
341 else if (reg_nr < (A0_REGNUM + NR_A_REGS))
392a587b
JM
342 return 8;
343 else
344 return 2;
345}
346
392a587b
JM
347/* Return the GDB type object for the "standard" data type
348 of data in register N. */
349
f5e1cf12 350static struct type *
fba45db2 351d10v_register_virtual_type (int reg_nr)
392a587b 352{
75af7f68
JB
353 if (reg_nr == PC_REGNUM)
354 return builtin_type_void_func_ptr;
095a4c96
EZ
355 if (reg_nr == _SP_REGNUM || reg_nr == _FP_REGNUM)
356 return builtin_type_void_data_ptr;
75af7f68 357 else if (reg_nr >= A0_REGNUM
4ce44c66
JM
358 && reg_nr < (A0_REGNUM + NR_A_REGS))
359 return builtin_type_int64;
392a587b 360 else
4ce44c66 361 return builtin_type_int16;
392a587b
JM
362}
363
f5e1cf12 364static int
fba45db2 365d10v_daddr_p (CORE_ADDR x)
392a587b
JM
366{
367 return (((x) & 0x3000000) == DMEM_START);
368}
369
f5e1cf12 370static int
fba45db2 371d10v_iaddr_p (CORE_ADDR x)
392a587b
JM
372{
373 return (((x) & 0x3000000) == IMEM_START);
374}
375
169a7369
MS
376static CORE_ADDR
377d10v_make_daddr (CORE_ADDR x)
378{
379 return ((x) | DMEM_START);
380}
381
382static CORE_ADDR
383d10v_make_iaddr (CORE_ADDR x)
384{
385 if (d10v_iaddr_p (x))
386 return x; /* Idempotency -- x is already in the IMEM space. */
387 else
388 return (((x) << 2) | IMEM_START);
389}
392a587b 390
f5e1cf12 391static CORE_ADDR
fba45db2 392d10v_convert_iaddr_to_raw (CORE_ADDR x)
392a587b
JM
393{
394 return (((x) >> 2) & 0xffff);
395}
396
f5e1cf12 397static CORE_ADDR
fba45db2 398d10v_convert_daddr_to_raw (CORE_ADDR x)
392a587b
JM
399{
400 return ((x) & 0xffff);
401}
402
75af7f68
JB
403static void
404d10v_address_to_pointer (struct type *type, void *buf, CORE_ADDR addr)
405{
406 /* Is it a code address? */
407 if (TYPE_CODE (TYPE_TARGET_TYPE (type)) == TYPE_CODE_FUNC
408 || TYPE_CODE (TYPE_TARGET_TYPE (type)) == TYPE_CODE_METHOD)
409 {
75af7f68
JB
410 store_unsigned_integer (buf, TYPE_LENGTH (type),
411 d10v_convert_iaddr_to_raw (addr));
412 }
413 else
414 {
415 /* Strip off any upper segment bits. */
416 store_unsigned_integer (buf, TYPE_LENGTH (type),
417 d10v_convert_daddr_to_raw (addr));
418 }
419}
420
421static CORE_ADDR
66140c26 422d10v_pointer_to_address (struct type *type, const void *buf)
75af7f68
JB
423{
424 CORE_ADDR addr = extract_address (buf, TYPE_LENGTH (type));
425
426 /* Is it a code address? */
427 if (TYPE_CODE (TYPE_TARGET_TYPE (type)) == TYPE_CODE_FUNC
74a9bb82
FF
428 || TYPE_CODE (TYPE_TARGET_TYPE (type)) == TYPE_CODE_METHOD
429 || TYPE_CODE_SPACE (TYPE_TARGET_TYPE (type)))
75af7f68
JB
430 return d10v_make_iaddr (addr);
431 else
432 return d10v_make_daddr (addr);
433}
434
095a4c96
EZ
435/* Don't do anything if we have an integer, this way users can type 'x
436 <addr>' w/o having gdb outsmart them. The internal gdb conversions
437 to the correct space are taken care of in the pointer_to_address
438 function. If we don't do this, 'x $fp' wouldn't work. */
fc0c74b1
AC
439static CORE_ADDR
440d10v_integer_to_address (struct type *type, void *buf)
441{
442 LONGEST val;
443 val = unpack_long (type, buf);
095a4c96 444 return val;
fc0c74b1 445}
75af7f68 446
392a587b
JM
447/* Store the address of the place in which to copy the structure the
448 subroutine will return. This is called from call_function.
449
450 We store structs through a pointer passed in the first Argument
451 register. */
452
f5e1cf12 453static void
fba45db2 454d10v_store_struct_return (CORE_ADDR addr, CORE_ADDR sp)
392a587b
JM
455{
456 write_register (ARG1_REGNUM, (addr));
457}
458
459/* Write into appropriate registers a function return value
460 of type TYPE, given in virtual format.
461
462 Things always get returned in RET1_REGNUM, RET2_REGNUM, ... */
463
f5e1cf12 464static void
fa1fd571
AC
465d10v_store_return_value (struct type *type, struct regcache *regcache,
466 const void *valbuf)
392a587b 467{
fa1fd571
AC
468 /* Only char return values need to be shifted right within the first
469 regnum. */
3d79a47c
MS
470 if (TYPE_LENGTH (type) == 1
471 && TYPE_CODE (type) == TYPE_CODE_INT)
472 {
fa1fd571
AC
473 bfd_byte tmp[2];
474 tmp[1] = *(bfd_byte *)valbuf;
475 regcache_cooked_write (regcache, RET1_REGNUM, tmp);
3d79a47c
MS
476 }
477 else
fa1fd571
AC
478 {
479 int reg;
480 /* A structure is never more than 8 bytes long. See
481 use_struct_convention(). */
482 gdb_assert (TYPE_LENGTH (type) <= 8);
483 /* Write out most registers, stop loop before trying to write
484 out any dangling byte at the end of the buffer. */
485 for (reg = 0; (reg * 2) + 1 < TYPE_LENGTH (type); reg++)
486 {
487 regcache_cooked_write (regcache, RET1_REGNUM + reg,
488 (bfd_byte *) valbuf + reg * 2);
489 }
490 /* Write out any dangling byte at the end of the buffer. */
491 if ((reg * 2) + 1 == TYPE_LENGTH (type))
492 regcache_cooked_write_part (regcache, reg, 0, 1,
493 (bfd_byte *) valbuf + reg * 2);
494 }
392a587b
JM
495}
496
497/* Extract from an array REGBUF containing the (raw) register state
498 the address in which a function should return its structure value,
499 as a CORE_ADDR (or an expression that can be used as one). */
500
f5e1cf12 501static CORE_ADDR
fa1fd571 502d10v_extract_struct_value_address (struct regcache *regcache)
392a587b 503{
fa1fd571
AC
504 ULONGEST addr;
505 regcache_cooked_read_unsigned (regcache, ARG1_REGNUM, &addr);
506 return (addr | DMEM_START);
392a587b
JM
507}
508
392a587b
JM
509/* Immediately after a function call, return the saved pc. We can't
510 use frame->return_pc beause that is determined by reading R13 off
511 the stack and that may not be written yet. */
512
f5e1cf12 513static CORE_ADDR
fba45db2 514d10v_saved_pc_after_call (struct frame_info *frame)
392a587b 515{
c5aa993b 516 return ((read_register (LR_REGNUM) << 2)
392a587b
JM
517 | IMEM_START);
518}
519
c5aa993b 520static int
fba45db2 521check_prologue (unsigned short op)
c906108c
SS
522{
523 /* st rn, @-sp */
524 if ((op & 0x7E1F) == 0x6C1F)
525 return 1;
526
527 /* st2w rn, @-sp */
528 if ((op & 0x7E3F) == 0x6E1F)
529 return 1;
530
531 /* subi sp, n */
532 if ((op & 0x7FE1) == 0x01E1)
533 return 1;
534
535 /* mv r11, sp */
536 if (op == 0x417E)
537 return 1;
538
539 /* nop */
540 if (op == 0x5E00)
541 return 1;
542
543 /* st rn, @sp */
544 if ((op & 0x7E1F) == 0x681E)
545 return 1;
546
547 /* st2w rn, @sp */
c5aa993b
JM
548 if ((op & 0x7E3F) == 0x3A1E)
549 return 1;
c906108c
SS
550
551 return 0;
552}
553
f5e1cf12 554static CORE_ADDR
fba45db2 555d10v_skip_prologue (CORE_ADDR pc)
c906108c
SS
556{
557 unsigned long op;
558 unsigned short op1, op2;
559 CORE_ADDR func_addr, func_end;
560 struct symtab_and_line sal;
561
562 /* If we have line debugging information, then the end of the */
563 /* prologue should the first assembly instruction of the first source line */
564 if (find_pc_partial_function (pc, NULL, &func_addr, &func_end))
565 {
566 sal = find_pc_line (func_addr, 0);
c5aa993b 567 if (sal.end && sal.end < func_end)
c906108c
SS
568 return sal.end;
569 }
c5aa993b
JM
570
571 if (target_read_memory (pc, (char *) &op, 4))
c906108c
SS
572 return pc; /* Can't access it -- assume no prologue. */
573
574 while (1)
575 {
c5aa993b 576 op = (unsigned long) read_memory_integer (pc, 4);
c906108c
SS
577 if ((op & 0xC0000000) == 0xC0000000)
578 {
579 /* long instruction */
c5aa993b
JM
580 if (((op & 0x3FFF0000) != 0x01FF0000) && /* add3 sp,sp,n */
581 ((op & 0x3F0F0000) != 0x340F0000) && /* st rn, @(offset,sp) */
582 ((op & 0x3F1F0000) != 0x350F0000)) /* st2w rn, @(offset,sp) */
c906108c
SS
583 break;
584 }
585 else
586 {
587 /* short instructions */
588 if ((op & 0xC0000000) == 0x80000000)
589 {
590 op2 = (op & 0x3FFF8000) >> 15;
591 op1 = op & 0x7FFF;
c5aa993b
JM
592 }
593 else
c906108c
SS
594 {
595 op1 = (op & 0x3FFF8000) >> 15;
596 op2 = op & 0x7FFF;
597 }
c5aa993b 598 if (check_prologue (op1))
c906108c 599 {
c5aa993b 600 if (!check_prologue (op2))
c906108c
SS
601 {
602 /* if the previous opcode was really part of the prologue */
603 /* and not just a NOP, then we want to break after both instructions */
604 if (op1 != 0x5E00)
605 pc += 4;
606 break;
607 }
608 }
609 else
610 break;
611 }
612 pc += 4;
613 }
614 return pc;
615}
616
7f6104a9 617struct d10v_unwind_cache
c906108c 618{
7f6104a9
AC
619 CORE_ADDR return_pc;
620 int frameless;
621 int size;
622 CORE_ADDR *saved_regs;
623 CORE_ADDR next_addr;
624 int uses_frame;
625 void **regs;
626};
c906108c 627
c5aa993b 628static int
7f6104a9
AC
629prologue_find_regs (struct d10v_unwind_cache *info, unsigned short op,
630 CORE_ADDR addr)
c906108c
SS
631{
632 int n;
633
634 /* st rn, @-sp */
635 if ((op & 0x7E1F) == 0x6C1F)
636 {
637 n = (op & 0x1E0) >> 5;
7f6104a9
AC
638 info->next_addr -= 2;
639 info->saved_regs[n] = info->next_addr;
c906108c
SS
640 return 1;
641 }
642
643 /* st2w rn, @-sp */
644 else if ((op & 0x7E3F) == 0x6E1F)
645 {
646 n = (op & 0x1E0) >> 5;
7f6104a9
AC
647 info->next_addr -= 4;
648 info->saved_regs[n] = info->next_addr;
649 info->saved_regs[n + 1] = info->next_addr + 2;
c906108c
SS
650 return 1;
651 }
652
653 /* subi sp, n */
654 if ((op & 0x7FE1) == 0x01E1)
655 {
656 n = (op & 0x1E) >> 1;
657 if (n == 0)
658 n = 16;
7f6104a9 659 info->next_addr -= n;
c906108c
SS
660 return 1;
661 }
662
663 /* mv r11, sp */
664 if (op == 0x417E)
665 {
7f6104a9 666 info->uses_frame = 1;
c906108c
SS
667 return 1;
668 }
669
670 /* nop */
671 if (op == 0x5E00)
672 return 1;
673
674 /* st rn, @sp */
675 if ((op & 0x7E1F) == 0x681E)
676 {
677 n = (op & 0x1E0) >> 5;
7f6104a9 678 info->saved_regs[n] = info->next_addr;
c906108c
SS
679 return 1;
680 }
681
682 /* st2w rn, @sp */
683 if ((op & 0x7E3F) == 0x3A1E)
684 {
685 n = (op & 0x1E0) >> 5;
7f6104a9
AC
686 info->saved_regs[n] = info->next_addr;
687 info->saved_regs[n + 1] = info->next_addr + 2;
c906108c
SS
688 return 1;
689 }
690
691 return 0;
692}
693
cce74817
JM
694/* Put here the code to store, into fi->saved_regs, the addresses of
695 the saved registers of frame described by FRAME_INFO. This
696 includes special registers such as pc and fp saved in special ways
697 in the stack frame. sp is even more special: the address we return
698 for it IS the sp for the next frame. */
699
7f6104a9
AC
700struct d10v_unwind_cache *
701d10v_frame_unwind_cache (struct frame_info *fi,
702 void **cache)
c906108c
SS
703{
704 CORE_ADDR fp, pc;
705 unsigned long op;
706 unsigned short op1, op2;
707 int i;
7f6104a9
AC
708 struct d10v_unwind_cache *info;
709
710 if ((*cache))
711 return (*cache);
712
713 info = FRAME_OBSTACK_ZALLOC (struct d10v_unwind_cache);
714 (*cache) = info;
715 info->saved_regs = frame_obstack_zalloc (SIZEOF_FRAME_SAVED_REGS);
716
717 info->frameless = 0;
718 info->size = 0;
719 info->return_pc = 0;
c906108c 720
1e2330ba 721 fp = get_frame_base (fi);
7f6104a9 722 info->next_addr = 0;
c906108c 723
50abf9e5 724 pc = get_pc_function_start (get_frame_pc (fi));
c906108c 725
7f6104a9 726 info->uses_frame = 0;
c906108c
SS
727 while (1)
728 {
c5aa993b 729 op = (unsigned long) read_memory_integer (pc, 4);
c906108c
SS
730 if ((op & 0xC0000000) == 0xC0000000)
731 {
732 /* long instruction */
733 if ((op & 0x3FFF0000) == 0x01FF0000)
734 {
735 /* add3 sp,sp,n */
736 short n = op & 0xFFFF;
7f6104a9 737 info->next_addr += n;
c906108c
SS
738 }
739 else if ((op & 0x3F0F0000) == 0x340F0000)
740 {
741 /* st rn, @(offset,sp) */
742 short offset = op & 0xFFFF;
743 short n = (op >> 20) & 0xF;
7f6104a9 744 info->saved_regs[n] = info->next_addr + offset;
c906108c
SS
745 }
746 else if ((op & 0x3F1F0000) == 0x350F0000)
747 {
748 /* st2w rn, @(offset,sp) */
749 short offset = op & 0xFFFF;
750 short n = (op >> 20) & 0xF;
7f6104a9
AC
751 info->saved_regs[n] = info->next_addr + offset;
752 info->saved_regs[n + 1] = info->next_addr + offset + 2;
c906108c
SS
753 }
754 else
755 break;
756 }
757 else
758 {
759 /* short instructions */
760 if ((op & 0xC0000000) == 0x80000000)
761 {
762 op2 = (op & 0x3FFF8000) >> 15;
763 op1 = op & 0x7FFF;
c5aa993b
JM
764 }
765 else
c906108c
SS
766 {
767 op1 = (op & 0x3FFF8000) >> 15;
768 op2 = op & 0x7FFF;
769 }
7f6104a9
AC
770 if (!prologue_find_regs (info, op1, pc)
771 || !prologue_find_regs (info, op2, pc))
c906108c
SS
772 break;
773 }
774 pc += 4;
775 }
c5aa993b 776
7f6104a9 777 info->size = -info->next_addr;
c906108c
SS
778
779 if (!(fp & 0xffff))
095a4c96 780 fp = d10v_read_sp ();
c906108c 781
c5aa993b 782 for (i = 0; i < NUM_REGS - 1; i++)
7f6104a9 783 if (info->saved_regs[i])
c906108c 784 {
7f6104a9 785 info->saved_regs[i] = fp - (info->next_addr - info->saved_regs[i]);
c906108c
SS
786 }
787
7f6104a9 788 if (info->saved_regs[LR_REGNUM])
c906108c 789 {
78eac43e 790 CORE_ADDR return_pc
7f6104a9 791 = read_memory_unsigned_integer (info->saved_regs[LR_REGNUM],
78eac43e 792 REGISTER_RAW_SIZE (LR_REGNUM));
7f6104a9 793 info->return_pc = d10v_make_iaddr (return_pc);
c906108c
SS
794 }
795 else
796 {
7f6104a9
AC
797 ULONGEST return_pc;
798 frame_read_unsigned_register (fi, LR_REGNUM, &return_pc);
799 info->return_pc = d10v_make_iaddr (return_pc);
c906108c 800 }
c5aa993b 801
78eac43e 802 /* The SP is not normally (ever?) saved, but check anyway */
7f6104a9 803 if (!info->saved_regs[SP_REGNUM])
c906108c
SS
804 {
805 /* if the FP was saved, that means the current FP is valid, */
806 /* otherwise, it isn't being used, so we use the SP instead */
7f6104a9
AC
807 if (info->uses_frame)
808 info->saved_regs[SP_REGNUM]
809 = d10v_read_fp () + info->size;
c906108c
SS
810 else
811 {
7f6104a9
AC
812 info->saved_regs[SP_REGNUM] = fp + info->size;
813 info->frameless = 1;
814 info->saved_regs[FP_REGNUM] = 0;
c906108c
SS
815 }
816 }
c906108c 817
7f6104a9 818 return info;
c906108c
SS
819}
820
821static void
fba45db2 822show_regs (char *args, int from_tty)
c906108c
SS
823{
824 int a;
d4f3574e
SS
825 printf_filtered ("PC=%04lx (0x%lx) PSW=%04lx RPT_S=%04lx RPT_E=%04lx RPT_C=%04lx\n",
826 (long) read_register (PC_REGNUM),
7b570125 827 (long) d10v_make_iaddr (read_register (PC_REGNUM)),
d4f3574e
SS
828 (long) read_register (PSW_REGNUM),
829 (long) read_register (24),
830 (long) read_register (25),
831 (long) read_register (23));
832 printf_filtered ("R0-R7 %04lx %04lx %04lx %04lx %04lx %04lx %04lx %04lx\n",
833 (long) read_register (0),
834 (long) read_register (1),
835 (long) read_register (2),
836 (long) read_register (3),
837 (long) read_register (4),
838 (long) read_register (5),
839 (long) read_register (6),
840 (long) read_register (7));
841 printf_filtered ("R8-R15 %04lx %04lx %04lx %04lx %04lx %04lx %04lx %04lx\n",
842 (long) read_register (8),
843 (long) read_register (9),
844 (long) read_register (10),
845 (long) read_register (11),
846 (long) read_register (12),
847 (long) read_register (13),
848 (long) read_register (14),
849 (long) read_register (15));
4ce44c66
JM
850 for (a = 0; a < NR_IMAP_REGS; a++)
851 {
852 if (a > 0)
853 printf_filtered (" ");
854 printf_filtered ("IMAP%d %04lx", a, d10v_imap_register (a));
855 }
856 if (NR_DMAP_REGS == 1)
857 printf_filtered (" DMAP %04lx\n", d10v_dmap_register (2));
858 else
859 {
860 for (a = 0; a < NR_DMAP_REGS; a++)
861 {
862 printf_filtered (" DMAP%d %04lx", a, d10v_dmap_register (a));
863 }
864 printf_filtered ("\n");
865 }
866 printf_filtered ("A0-A%d", NR_A_REGS - 1);
867 for (a = A0_REGNUM; a < A0_REGNUM + NR_A_REGS; a++)
c906108c
SS
868 {
869 char num[MAX_REGISTER_RAW_SIZE];
870 int i;
871 printf_filtered (" ");
4caf0990 872 deprecated_read_register_gen (a, (char *) &num);
c906108c
SS
873 for (i = 0; i < MAX_REGISTER_RAW_SIZE; i++)
874 {
875 printf_filtered ("%02x", (num[i] & 0xff));
876 }
877 }
878 printf_filtered ("\n");
879}
880
f5e1cf12 881static CORE_ADDR
39f77062 882d10v_read_pc (ptid_t ptid)
c906108c 883{
39f77062 884 ptid_t save_ptid;
c906108c
SS
885 CORE_ADDR pc;
886 CORE_ADDR retval;
887
39f77062
KB
888 save_ptid = inferior_ptid;
889 inferior_ptid = ptid;
c906108c 890 pc = (int) read_register (PC_REGNUM);
39f77062 891 inferior_ptid = save_ptid;
7b570125 892 retval = d10v_make_iaddr (pc);
c906108c
SS
893 return retval;
894}
895
f5e1cf12 896static void
39f77062 897d10v_write_pc (CORE_ADDR val, ptid_t ptid)
c906108c 898{
39f77062 899 ptid_t save_ptid;
c906108c 900
39f77062
KB
901 save_ptid = inferior_ptid;
902 inferior_ptid = ptid;
7b570125 903 write_register (PC_REGNUM, d10v_convert_iaddr_to_raw (val));
39f77062 904 inferior_ptid = save_ptid;
c906108c
SS
905}
906
f5e1cf12 907static CORE_ADDR
fba45db2 908d10v_read_sp (void)
c906108c 909{
7b570125 910 return (d10v_make_daddr (read_register (SP_REGNUM)));
c906108c
SS
911}
912
f5e1cf12 913static void
fba45db2 914d10v_write_sp (CORE_ADDR val)
c906108c 915{
7b570125 916 write_register (SP_REGNUM, d10v_convert_daddr_to_raw (val));
c906108c
SS
917}
918
f5e1cf12 919static CORE_ADDR
fba45db2 920d10v_read_fp (void)
c906108c 921{
7b570125 922 return (d10v_make_daddr (read_register (FP_REGNUM)));
c906108c
SS
923}
924
925/* Function: push_return_address (pc)
926 Set up the return address for the inferior function call.
927 Needed for targets where we don't actually execute a JSR/BSR instruction */
c5aa993b 928
f5e1cf12 929static CORE_ADDR
fba45db2 930d10v_push_return_address (CORE_ADDR pc, CORE_ADDR sp)
c906108c 931{
7b570125 932 write_register (LR_REGNUM, d10v_convert_iaddr_to_raw (CALL_DUMMY_ADDRESS ()));
c906108c
SS
933 return sp;
934}
c5aa993b 935
c906108c 936
7a292a7a
SS
937/* When arguments must be pushed onto the stack, they go on in reverse
938 order. The below implements a FILO (stack) to do this. */
939
940struct stack_item
941{
942 int len;
943 struct stack_item *prev;
944 void *data;
945};
946
a14ed312
KB
947static struct stack_item *push_stack_item (struct stack_item *prev,
948 void *contents, int len);
7a292a7a 949static struct stack_item *
fba45db2 950push_stack_item (struct stack_item *prev, void *contents, int len)
7a292a7a
SS
951{
952 struct stack_item *si;
953 si = xmalloc (sizeof (struct stack_item));
954 si->data = xmalloc (len);
955 si->len = len;
956 si->prev = prev;
957 memcpy (si->data, contents, len);
958 return si;
959}
960
a14ed312 961static struct stack_item *pop_stack_item (struct stack_item *si);
7a292a7a 962static struct stack_item *
fba45db2 963pop_stack_item (struct stack_item *si)
7a292a7a
SS
964{
965 struct stack_item *dead = si;
966 si = si->prev;
b8c9b27d
KB
967 xfree (dead->data);
968 xfree (dead);
7a292a7a
SS
969 return si;
970}
971
972
f5e1cf12 973static CORE_ADDR
ea7c478f 974d10v_push_arguments (int nargs, struct value **args, CORE_ADDR sp,
fba45db2 975 int struct_return, CORE_ADDR struct_addr)
c906108c
SS
976{
977 int i;
978 int regnum = ARG1_REGNUM;
7a292a7a 979 struct stack_item *si = NULL;
7bd91a28
MS
980 long val;
981
982 /* If struct_return is true, then the struct return address will
983 consume one argument-passing register. No need to actually
984 write the value to the register -- that's done by
985 d10v_store_struct_return(). */
986
987 if (struct_return)
988 regnum++;
c5aa993b 989
c906108c
SS
990 /* Fill in registers and arg lists */
991 for (i = 0; i < nargs; i++)
992 {
ea7c478f 993 struct value *arg = args[i];
c906108c
SS
994 struct type *type = check_typedef (VALUE_TYPE (arg));
995 char *contents = VALUE_CONTENTS (arg);
996 int len = TYPE_LENGTH (type);
7bd91a28
MS
997 int aligned_regnum = (regnum + 1) & ~1;
998
8b279e7a 999 /* printf ("push: type=%d len=%d\n", TYPE_CODE (type), len); */
7bd91a28
MS
1000 if (len <= 2 && regnum <= ARGN_REGNUM)
1001 /* fits in a single register, do not align */
1002 {
1003 val = extract_unsigned_integer (contents, len);
1004 write_register (regnum++, val);
1005 }
1006 else if (len <= (ARGN_REGNUM - aligned_regnum + 1) * 2)
1007 /* value fits in remaining registers, store keeping left
1008 aligned */
c906108c 1009 {
7bd91a28
MS
1010 int b;
1011 regnum = aligned_regnum;
1012 for (b = 0; b < (len & ~1); b += 2)
c906108c 1013 {
7bd91a28 1014 val = extract_unsigned_integer (&contents[b], 2);
c906108c
SS
1015 write_register (regnum++, val);
1016 }
7bd91a28 1017 if (b < len)
c906108c 1018 {
7bd91a28
MS
1019 val = extract_unsigned_integer (&contents[b], 1);
1020 write_register (regnum++, (val << 8));
c906108c
SS
1021 }
1022 }
7bd91a28
MS
1023 else
1024 {
1025 /* arg will go onto stack */
1026 regnum = ARGN_REGNUM + 1;
1027 si = push_stack_item (si, contents, len);
1028 }
c906108c 1029 }
7a292a7a
SS
1030
1031 while (si)
1032 {
1033 sp = (sp - si->len) & ~1;
1034 write_memory (sp, si->data, si->len);
1035 si = pop_stack_item (si);
1036 }
c5aa993b 1037
c906108c
SS
1038 return sp;
1039}
1040
1041
1042/* Given a return value in `regbuf' with a type `valtype',
1043 extract and copy its value into `valbuf'. */
1044
f5e1cf12 1045static void
fa1fd571
AC
1046d10v_extract_return_value (struct type *type, struct regcache *regcache,
1047 void *valbuf)
c906108c
SS
1048{
1049 int len;
3d79a47c
MS
1050#if 0
1051 printf("RET: TYPE=%d len=%d r%d=0x%x\n", TYPE_CODE (type),
1052 TYPE_LENGTH (type), RET1_REGNUM - R0_REGNUM,
1053 (int) extract_unsigned_integer (regbuf + REGISTER_BYTE(RET1_REGNUM),
1054 REGISTER_RAW_SIZE (RET1_REGNUM)));
1055#endif
fa1fd571 1056 if (TYPE_LENGTH (type) == 1)
c906108c 1057 {
fa1fd571
AC
1058 ULONGEST c;
1059 regcache_cooked_read_unsigned (regcache, RET1_REGNUM, &c);
3d79a47c
MS
1060 store_unsigned_integer (valbuf, 1, c);
1061 }
3d79a47c
MS
1062 else
1063 {
1064 /* For return values of odd size, the first byte is in the
1065 least significant part of the first register. The
fa1fd571
AC
1066 remaining bytes in remaining registers. Interestingly, when
1067 such values are passed in, the last byte is in the most
1068 significant byte of that same register - wierd. */
1069 int reg = RET1_REGNUM;
1070 int off = 0;
1071 if (TYPE_LENGTH (type) & 1)
1072 {
1073 regcache_cooked_read_part (regcache, RET1_REGNUM, 1, 1,
1074 (bfd_byte *)valbuf + off);
1075 off++;
1076 reg++;
1077 }
1078 /* Transfer the remaining registers. */
1079 for (; off < TYPE_LENGTH (type); reg++, off += 2)
1080 {
1081 regcache_cooked_read (regcache, RET1_REGNUM + reg,
1082 (bfd_byte *) valbuf + off);
1083 }
c906108c
SS
1084 }
1085}
1086
c2c6d25f
JM
1087/* Translate a GDB virtual ADDR/LEN into a format the remote target
1088 understands. Returns number of bytes that can be transfered
4ce44c66
JM
1089 starting at TARG_ADDR. Return ZERO if no bytes can be transfered
1090 (segmentation fault). Since the simulator knows all about how the
1091 VM system works, we just call that to do the translation. */
c2c6d25f 1092
4ce44c66 1093static void
c2c6d25f
JM
1094remote_d10v_translate_xfer_address (CORE_ADDR memaddr, int nr_bytes,
1095 CORE_ADDR *targ_addr, int *targ_len)
1096{
4ce44c66
JM
1097 long out_addr;
1098 long out_len;
1099 out_len = sim_d10v_translate_addr (memaddr, nr_bytes,
1100 &out_addr,
1101 d10v_dmap_register,
1102 d10v_imap_register);
1103 *targ_addr = out_addr;
1104 *targ_len = out_len;
c2c6d25f
JM
1105}
1106
4ce44c66 1107
c906108c
SS
1108/* The following code implements access to, and display of, the D10V's
1109 instruction trace buffer. The buffer consists of 64K or more
1110 4-byte words of data, of which each words includes an 8-bit count,
1111 an 8-bit segment number, and a 16-bit instruction address.
1112
1113 In theory, the trace buffer is continuously capturing instruction
1114 data that the CPU presents on its "debug bus", but in practice, the
1115 ROMified GDB stub only enables tracing when it continues or steps
1116 the program, and stops tracing when the program stops; so it
1117 actually works for GDB to read the buffer counter out of memory and
1118 then read each trace word. The counter records where the tracing
1119 stops, but there is no record of where it started, so we remember
1120 the PC when we resumed and then search backwards in the trace
1121 buffer for a word that includes that address. This is not perfect,
1122 because you will miss trace data if the resumption PC is the target
1123 of a branch. (The value of the buffer counter is semi-random, any
1124 trace data from a previous program stop is gone.) */
1125
1126/* The address of the last word recorded in the trace buffer. */
1127
1128#define DBBC_ADDR (0xd80000)
1129
1130/* The base of the trace buffer, at least for the "Board_0". */
1131
1132#define TRACE_BUFFER_BASE (0xf40000)
1133
a14ed312 1134static void trace_command (char *, int);
c906108c 1135
a14ed312 1136static void untrace_command (char *, int);
c906108c 1137
a14ed312 1138static void trace_info (char *, int);
c906108c 1139
a14ed312 1140static void tdisassemble_command (char *, int);
c906108c 1141
a14ed312 1142static void display_trace (int, int);
c906108c
SS
1143
1144/* True when instruction traces are being collected. */
1145
1146static int tracing;
1147
1148/* Remembered PC. */
1149
1150static CORE_ADDR last_pc;
1151
1152/* True when trace output should be displayed whenever program stops. */
1153
1154static int trace_display;
1155
1156/* True when trace listing should include source lines. */
1157
1158static int default_trace_show_source = 1;
1159
c5aa993b
JM
1160struct trace_buffer
1161 {
1162 int size;
1163 short *counts;
1164 CORE_ADDR *addrs;
1165 }
1166trace_data;
c906108c
SS
1167
1168static void
fba45db2 1169trace_command (char *args, int from_tty)
c906108c
SS
1170{
1171 /* Clear the host-side trace buffer, allocating space if needed. */
1172 trace_data.size = 0;
1173 if (trace_data.counts == NULL)
c5aa993b 1174 trace_data.counts = (short *) xmalloc (65536 * sizeof (short));
c906108c 1175 if (trace_data.addrs == NULL)
c5aa993b 1176 trace_data.addrs = (CORE_ADDR *) xmalloc (65536 * sizeof (CORE_ADDR));
c906108c
SS
1177
1178 tracing = 1;
1179
1180 printf_filtered ("Tracing is now on.\n");
1181}
1182
1183static void
fba45db2 1184untrace_command (char *args, int from_tty)
c906108c
SS
1185{
1186 tracing = 0;
1187
1188 printf_filtered ("Tracing is now off.\n");
1189}
1190
1191static void
fba45db2 1192trace_info (char *args, int from_tty)
c906108c
SS
1193{
1194 int i;
1195
1196 if (trace_data.size)
1197 {
1198 printf_filtered ("%d entries in trace buffer:\n", trace_data.size);
1199
1200 for (i = 0; i < trace_data.size; ++i)
1201 {
d4f3574e
SS
1202 printf_filtered ("%d: %d instruction%s at 0x%s\n",
1203 i,
1204 trace_data.counts[i],
c906108c 1205 (trace_data.counts[i] == 1 ? "" : "s"),
d4f3574e 1206 paddr_nz (trace_data.addrs[i]));
c906108c
SS
1207 }
1208 }
1209 else
1210 printf_filtered ("No entries in trace buffer.\n");
1211
1212 printf_filtered ("Tracing is currently %s.\n", (tracing ? "on" : "off"));
1213}
1214
1215/* Print the instruction at address MEMADDR in debugged memory,
1216 on STREAM. Returns length of the instruction, in bytes. */
1217
1218static int
fba45db2 1219print_insn (CORE_ADDR memaddr, struct ui_file *stream)
c906108c
SS
1220{
1221 /* If there's no disassembler, something is very wrong. */
1222 if (tm_print_insn == NULL)
8e65ff28
AC
1223 internal_error (__FILE__, __LINE__,
1224 "print_insn: no disassembler");
c906108c 1225
d7449b42 1226 if (TARGET_BYTE_ORDER == BFD_ENDIAN_BIG)
c906108c
SS
1227 tm_print_insn_info.endian = BFD_ENDIAN_BIG;
1228 else
1229 tm_print_insn_info.endian = BFD_ENDIAN_LITTLE;
2bf0cb65 1230 return TARGET_PRINT_INSN (memaddr, &tm_print_insn_info);
c906108c
SS
1231}
1232
392a587b 1233static void
fba45db2 1234d10v_eva_prepare_to_trace (void)
c906108c
SS
1235{
1236 if (!tracing)
1237 return;
1238
1239 last_pc = read_register (PC_REGNUM);
1240}
1241
1242/* Collect trace data from the target board and format it into a form
1243 more useful for display. */
1244
392a587b 1245static void
fba45db2 1246d10v_eva_get_trace_data (void)
c906108c
SS
1247{
1248 int count, i, j, oldsize;
1249 int trace_addr, trace_seg, trace_cnt, next_cnt;
1250 unsigned int last_trace, trace_word, next_word;
1251 unsigned int *tmpspace;
1252
1253 if (!tracing)
1254 return;
1255
c5aa993b 1256 tmpspace = xmalloc (65536 * sizeof (unsigned int));
c906108c
SS
1257
1258 last_trace = read_memory_unsigned_integer (DBBC_ADDR, 2) << 2;
1259
1260 /* Collect buffer contents from the target, stopping when we reach
1261 the word recorded when execution resumed. */
1262
1263 count = 0;
1264 while (last_trace > 0)
1265 {
1266 QUIT;
1267 trace_word =
1268 read_memory_unsigned_integer (TRACE_BUFFER_BASE + last_trace, 4);
1269 trace_addr = trace_word & 0xffff;
1270 last_trace -= 4;
1271 /* Ignore an apparently nonsensical entry. */
1272 if (trace_addr == 0xffd5)
1273 continue;
1274 tmpspace[count++] = trace_word;
1275 if (trace_addr == last_pc)
1276 break;
1277 if (count > 65535)
1278 break;
1279 }
1280
1281 /* Move the data to the host-side trace buffer, adjusting counts to
1282 include the last instruction executed and transforming the address
1283 into something that GDB likes. */
1284
1285 for (i = 0; i < count; ++i)
1286 {
1287 trace_word = tmpspace[i];
1288 next_word = ((i == 0) ? 0 : tmpspace[i - 1]);
1289 trace_addr = trace_word & 0xffff;
1290 next_cnt = (next_word >> 24) & 0xff;
1291 j = trace_data.size + count - i - 1;
1292 trace_data.addrs[j] = (trace_addr << 2) + 0x1000000;
1293 trace_data.counts[j] = next_cnt + 1;
1294 }
1295
1296 oldsize = trace_data.size;
1297 trace_data.size += count;
1298
b8c9b27d 1299 xfree (tmpspace);
c906108c
SS
1300
1301 if (trace_display)
1302 display_trace (oldsize, trace_data.size);
1303}
1304
1305static void
fba45db2 1306tdisassemble_command (char *arg, int from_tty)
c906108c
SS
1307{
1308 int i, count;
1309 CORE_ADDR low, high;
1310 char *space_index;
1311
1312 if (!arg)
1313 {
1314 low = 0;
1315 high = trace_data.size;
1316 }
1317 else if (!(space_index = (char *) strchr (arg, ' ')))
1318 {
1319 low = parse_and_eval_address (arg);
1320 high = low + 5;
1321 }
1322 else
1323 {
1324 /* Two arguments. */
1325 *space_index = '\0';
1326 low = parse_and_eval_address (arg);
1327 high = parse_and_eval_address (space_index + 1);
1328 if (high < low)
1329 high = low;
1330 }
1331
d4f3574e 1332 printf_filtered ("Dump of trace from %s to %s:\n", paddr_u (low), paddr_u (high));
c906108c
SS
1333
1334 display_trace (low, high);
1335
1336 printf_filtered ("End of trace dump.\n");
1337 gdb_flush (gdb_stdout);
1338}
1339
1340static void
fba45db2 1341display_trace (int low, int high)
c906108c
SS
1342{
1343 int i, count, trace_show_source, first, suppress;
1344 CORE_ADDR next_address;
1345
1346 trace_show_source = default_trace_show_source;
c5aa993b 1347 if (!have_full_symbols () && !have_partial_symbols ())
c906108c
SS
1348 {
1349 trace_show_source = 0;
1350 printf_filtered ("No symbol table is loaded. Use the \"file\" command.\n");
1351 printf_filtered ("Trace will not display any source.\n");
1352 }
1353
1354 first = 1;
1355 suppress = 0;
1356 for (i = low; i < high; ++i)
1357 {
1358 next_address = trace_data.addrs[i];
c5aa993b 1359 count = trace_data.counts[i];
c906108c
SS
1360 while (count-- > 0)
1361 {
1362 QUIT;
1363 if (trace_show_source)
1364 {
1365 struct symtab_and_line sal, sal_prev;
1366
1367 sal_prev = find_pc_line (next_address - 4, 0);
1368 sal = find_pc_line (next_address, 0);
1369
1370 if (sal.symtab)
1371 {
1372 if (first || sal.line != sal_prev.line)
1373 print_source_lines (sal.symtab, sal.line, sal.line + 1, 0);
1374 suppress = 0;
1375 }
1376 else
1377 {
1378 if (!suppress)
1379 /* FIXME-32x64--assumes sal.pc fits in long. */
1380 printf_filtered ("No source file for address %s.\n",
c5aa993b 1381 local_hex_string ((unsigned long) sal.pc));
c906108c
SS
1382 suppress = 1;
1383 }
1384 }
1385 first = 0;
1386 print_address (next_address, gdb_stdout);
1387 printf_filtered (":");
1388 printf_filtered ("\t");
1389 wrap_here (" ");
1390 next_address = next_address + print_insn (next_address, gdb_stdout);
1391 printf_filtered ("\n");
1392 gdb_flush (gdb_stdout);
1393 }
1394 }
1395}
1396
ac9a91a7 1397
7f6104a9
AC
1398static CORE_ADDR
1399d10v_frame_pc_unwind (struct frame_info *frame,
1400 void **cache)
1401{
1402 struct d10v_unwind_cache *info = d10v_frame_unwind_cache (frame, cache);
1403 return info->return_pc;
1404}
1405
1406/* Given a GDB frame, determine the address of the calling function's
1407 frame. This will be used to create a new GDB frame struct. */
1408
1409static void
1410d10v_frame_id_unwind (struct frame_info *frame,
1411 void **cache,
1412 struct frame_id *id)
1413{
1414 struct d10v_unwind_cache *info = d10v_frame_unwind_cache (frame, cache);
1415 CORE_ADDR addr;
1416
1417 /* Start with a NULL frame ID. */
1418 (*id) = null_frame_id;
1419
1420 if (info->return_pc == IMEM_START
1421 || info->return_pc <= IMEM_START
1422 || inside_entry_file (info->return_pc))
1423 {
1424 /* This is meant to halt the backtrace at "_start".
1425 Make sure we don't halt it at a generic dummy frame. */
1426 return;
1427 }
1428
1429 if (!info->saved_regs[FP_REGNUM])
1430 {
1431 if (!info->saved_regs[SP_REGNUM]
1432 || info->saved_regs[SP_REGNUM] == STACK_START)
1433 return;
1434
1435 id->base = info->saved_regs[SP_REGNUM];
1436 id->pc = info->return_pc;
1437 }
1438
1439 addr = read_memory_unsigned_integer (info->saved_regs[FP_REGNUM],
1440 REGISTER_RAW_SIZE (FP_REGNUM));
1441 if (addr == 0)
1442 return;
1443
1444 id->base = d10v_make_daddr (addr);
1445 id->pc = info->return_pc;
1446}
1447
1448static void
1449saved_regs_unwinder (struct frame_info *frame,
1450 CORE_ADDR *saved_regs,
1451 int regnum, int *optimizedp,
1452 enum lval_type *lvalp, CORE_ADDR *addrp,
1453 int *realnump, void *bufferp)
1454{
1455 /* If we're using generic dummy frames, we'd better not be in a call
1456 dummy. (generic_call_dummy_register_unwind ought to have been called
1457 instead.) */
1458 gdb_assert (!(DEPRECATED_USE_GENERIC_DUMMY_FRAMES
1459 && (get_frame_type (frame) == DUMMY_FRAME)));
1460
1461 if (saved_regs[regnum] != 0)
1462 {
1463 if (regnum == SP_REGNUM)
1464 {
1465 /* SP register treated specially. */
1466 *optimizedp = 0;
1467 *lvalp = not_lval;
1468 *addrp = 0;
1469 *realnump = -1;
1470 if (bufferp != NULL)
1471 store_address (bufferp, REGISTER_RAW_SIZE (regnum),
1472 saved_regs[regnum]);
1473 }
1474 else
1475 {
1476 /* Any other register is saved in memory, fetch it but cache
1477 a local copy of its value. */
1478 *optimizedp = 0;
1479 *lvalp = lval_memory;
1480 *addrp = saved_regs[regnum];
1481 *realnump = -1;
1482 if (bufferp != NULL)
1483 {
1484 /* Read the value in from memory. */
1485 read_memory (saved_regs[regnum], bufferp,
1486 REGISTER_RAW_SIZE (regnum));
1487 }
1488 }
1489 return;
1490 }
1491
1492 /* No luck, assume this and the next frame have the same register
1493 value. If a value is needed, pass the request on down the chain;
1494 otherwise just return an indication that the value is in the same
1495 register as the next frame. */
1496 frame_register (frame, regnum, optimizedp, lvalp, addrp,
1497 realnump, bufferp);
1498}
1499
1500
1501static void
1502d10v_frame_register_unwind (struct frame_info *frame,
1503 void **cache,
1504 int regnum, int *optimizedp,
1505 enum lval_type *lvalp, CORE_ADDR *addrp,
1506 int *realnump, void *bufferp)
1507{
1508 struct d10v_unwind_cache *info = d10v_frame_unwind_cache (frame, cache);
1509 saved_regs_unwinder (frame, info->saved_regs, regnum, optimizedp,
1510 lvalp, addrp, realnump, bufferp);
1511}
1512
1513
1514static void
1515d10v_frame_pop (struct frame_info *fi, void **unwind_cache,
1516 struct regcache *regcache)
1517{
1518 struct d10v_unwind_cache *info = d10v_frame_unwind_cache (fi, unwind_cache);
1519 CORE_ADDR fp;
1520 int regnum;
1521 char raw_buffer[8];
1522
1523 fp = get_frame_base (fi);
1524
1525 /* now update the current registers with the old values */
1526 for (regnum = A0_REGNUM; regnum < A0_REGNUM + NR_A_REGS; regnum++)
1527 {
1528 if (info->saved_regs[regnum])
1529 {
1530 read_memory (info->saved_regs[regnum], raw_buffer, REGISTER_RAW_SIZE (regnum));
1531 deprecated_write_register_bytes (REGISTER_BYTE (regnum), raw_buffer,
1532 REGISTER_RAW_SIZE (regnum));
1533 }
1534 }
1535 for (regnum = 0; regnum < SP_REGNUM; regnum++)
1536 {
1537 if (info->saved_regs[regnum])
1538 {
1539 write_register (regnum, read_memory_unsigned_integer (info->saved_regs[regnum], REGISTER_RAW_SIZE (regnum)));
1540 }
1541 }
1542 if (info->saved_regs[PSW_REGNUM])
1543 {
1544 write_register (PSW_REGNUM, read_memory_unsigned_integer (info->saved_regs[PSW_REGNUM], REGISTER_RAW_SIZE (PSW_REGNUM)));
1545 }
1546
1547 write_register (PC_REGNUM, read_register (LR_REGNUM));
1548 write_register (SP_REGNUM, fp + info->size);
1549 target_store_registers (-1);
1550 flush_cached_frames ();
1551}
1552
1553static struct frame_unwind d10v_frame_unwind = {
1554 d10v_frame_pop,
1555 d10v_frame_pc_unwind,
1556 d10v_frame_id_unwind,
1557 d10v_frame_register_unwind
1558};
1559
1560const struct frame_unwind *
1561d10v_frame_p (CORE_ADDR pc)
1562{
1563 return &d10v_frame_unwind;
1564}
1565
0f71a2f6 1566static gdbarch_init_ftype d10v_gdbarch_init;
4ce44c66 1567
0f71a2f6 1568static struct gdbarch *
fba45db2 1569d10v_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
0f71a2f6 1570{
c5aa993b
JM
1571 static LONGEST d10v_call_dummy_words[] =
1572 {0};
0f71a2f6 1573 struct gdbarch *gdbarch;
4ce44c66
JM
1574 int d10v_num_regs;
1575 struct gdbarch_tdep *tdep;
1576 gdbarch_register_name_ftype *d10v_register_name;
7c7651b2 1577 gdbarch_register_sim_regno_ftype *d10v_register_sim_regno;
0f71a2f6 1578
4ce44c66
JM
1579 /* Find a candidate among the list of pre-declared architectures. */
1580 arches = gdbarch_list_lookup_by_info (arches, &info);
0f71a2f6
JM
1581 if (arches != NULL)
1582 return arches->gdbarch;
4ce44c66
JM
1583
1584 /* None found, create a new architecture from the information
1585 provided. */
1586 tdep = XMALLOC (struct gdbarch_tdep);
1587 gdbarch = gdbarch_alloc (&info, tdep);
1588
1589 switch (info.bfd_arch_info->mach)
1590 {
1591 case bfd_mach_d10v_ts2:
1592 d10v_num_regs = 37;
1593 d10v_register_name = d10v_ts2_register_name;
7c7651b2 1594 d10v_register_sim_regno = d10v_ts2_register_sim_regno;
4ce44c66
JM
1595 tdep->a0_regnum = TS2_A0_REGNUM;
1596 tdep->nr_dmap_regs = TS2_NR_DMAP_REGS;
4ce44c66
JM
1597 tdep->dmap_register = d10v_ts2_dmap_register;
1598 tdep->imap_register = d10v_ts2_imap_register;
1599 break;
1600 default:
1601 case bfd_mach_d10v_ts3:
1602 d10v_num_regs = 42;
1603 d10v_register_name = d10v_ts3_register_name;
7c7651b2 1604 d10v_register_sim_regno = d10v_ts3_register_sim_regno;
4ce44c66
JM
1605 tdep->a0_regnum = TS3_A0_REGNUM;
1606 tdep->nr_dmap_regs = TS3_NR_DMAP_REGS;
4ce44c66
JM
1607 tdep->dmap_register = d10v_ts3_dmap_register;
1608 tdep->imap_register = d10v_ts3_imap_register;
1609 break;
1610 }
0f71a2f6
JM
1611
1612 set_gdbarch_read_pc (gdbarch, d10v_read_pc);
1613 set_gdbarch_write_pc (gdbarch, d10v_write_pc);
1614 set_gdbarch_read_fp (gdbarch, d10v_read_fp);
0f71a2f6
JM
1615 set_gdbarch_read_sp (gdbarch, d10v_read_sp);
1616 set_gdbarch_write_sp (gdbarch, d10v_write_sp);
1617
1618 set_gdbarch_num_regs (gdbarch, d10v_num_regs);
1619 set_gdbarch_sp_regnum (gdbarch, 15);
1620 set_gdbarch_fp_regnum (gdbarch, 11);
1621 set_gdbarch_pc_regnum (gdbarch, 18);
1622 set_gdbarch_register_name (gdbarch, d10v_register_name);
1623 set_gdbarch_register_size (gdbarch, 2);
1624 set_gdbarch_register_bytes (gdbarch, (d10v_num_regs - 2) * 2 + 16);
1625 set_gdbarch_register_byte (gdbarch, d10v_register_byte);
1626 set_gdbarch_register_raw_size (gdbarch, d10v_register_raw_size);
1627 set_gdbarch_max_register_raw_size (gdbarch, 8);
8b279e7a 1628 set_gdbarch_register_virtual_size (gdbarch, generic_register_size);
0f71a2f6
JM
1629 set_gdbarch_max_register_virtual_size (gdbarch, 8);
1630 set_gdbarch_register_virtual_type (gdbarch, d10v_register_virtual_type);
1631
75af7f68
JB
1632 set_gdbarch_ptr_bit (gdbarch, 2 * TARGET_CHAR_BIT);
1633 set_gdbarch_addr_bit (gdbarch, 32);
1634 set_gdbarch_address_to_pointer (gdbarch, d10v_address_to_pointer);
1635 set_gdbarch_pointer_to_address (gdbarch, d10v_pointer_to_address);
fc0c74b1 1636 set_gdbarch_integer_to_address (gdbarch, d10v_integer_to_address);
0f71a2f6
JM
1637 set_gdbarch_short_bit (gdbarch, 2 * TARGET_CHAR_BIT);
1638 set_gdbarch_int_bit (gdbarch, 2 * TARGET_CHAR_BIT);
1639 set_gdbarch_long_bit (gdbarch, 4 * TARGET_CHAR_BIT);
02da6206 1640 set_gdbarch_long_long_bit (gdbarch, 8 * TARGET_CHAR_BIT);
f0d4cc9e
AC
1641 /* NOTE: The d10v as a 32 bit ``float'' and ``double''. ``long
1642 double'' is 64 bits. */
0f71a2f6
JM
1643 set_gdbarch_float_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1644 set_gdbarch_double_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1645 set_gdbarch_long_double_bit (gdbarch, 8 * TARGET_CHAR_BIT);
f0d4cc9e
AC
1646 switch (info.byte_order)
1647 {
d7449b42 1648 case BFD_ENDIAN_BIG:
f0d4cc9e
AC
1649 set_gdbarch_float_format (gdbarch, &floatformat_ieee_single_big);
1650 set_gdbarch_double_format (gdbarch, &floatformat_ieee_single_big);
1651 set_gdbarch_long_double_format (gdbarch, &floatformat_ieee_double_big);
1652 break;
778eb05e 1653 case BFD_ENDIAN_LITTLE:
f0d4cc9e
AC
1654 set_gdbarch_float_format (gdbarch, &floatformat_ieee_single_little);
1655 set_gdbarch_double_format (gdbarch, &floatformat_ieee_single_little);
1656 set_gdbarch_long_double_format (gdbarch, &floatformat_ieee_double_little);
1657 break;
1658 default:
8e65ff28
AC
1659 internal_error (__FILE__, __LINE__,
1660 "d10v_gdbarch_init: bad byte order for float format");
f0d4cc9e 1661 }
0f71a2f6 1662
0f71a2f6 1663 set_gdbarch_call_dummy_length (gdbarch, 0);
0f71a2f6
JM
1664 set_gdbarch_call_dummy_address (gdbarch, entry_point_address);
1665 set_gdbarch_call_dummy_breakpoint_offset_p (gdbarch, 1);
1666 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 0);
1667 set_gdbarch_call_dummy_start_offset (gdbarch, 0);
0f71a2f6
JM
1668 set_gdbarch_call_dummy_words (gdbarch, d10v_call_dummy_words);
1669 set_gdbarch_sizeof_call_dummy_words (gdbarch, sizeof (d10v_call_dummy_words));
1670 set_gdbarch_call_dummy_p (gdbarch, 1);
1671 set_gdbarch_call_dummy_stack_adjust_p (gdbarch, 0);
0f71a2f6
JM
1672 set_gdbarch_fix_call_dummy (gdbarch, generic_fix_call_dummy);
1673
fa1fd571 1674 set_gdbarch_extract_return_value (gdbarch, d10v_extract_return_value);
0f71a2f6
JM
1675 set_gdbarch_push_arguments (gdbarch, d10v_push_arguments);
1676 set_gdbarch_push_dummy_frame (gdbarch, generic_push_dummy_frame);
1677 set_gdbarch_push_return_address (gdbarch, d10v_push_return_address);
1678
0f71a2f6 1679 set_gdbarch_store_struct_return (gdbarch, d10v_store_struct_return);
fa1fd571
AC
1680 set_gdbarch_store_return_value (gdbarch, d10v_store_return_value);
1681 set_gdbarch_extract_struct_value_address (gdbarch, d10v_extract_struct_value_address);
0f71a2f6
JM
1682 set_gdbarch_use_struct_convention (gdbarch, d10v_use_struct_convention);
1683
0f71a2f6
JM
1684 set_gdbarch_skip_prologue (gdbarch, d10v_skip_prologue);
1685 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
1686 set_gdbarch_decr_pc_after_break (gdbarch, 4);
1687 set_gdbarch_function_start_offset (gdbarch, 0);
1688 set_gdbarch_breakpoint_from_pc (gdbarch, d10v_breakpoint_from_pc);
1689
1690 set_gdbarch_remote_translate_xfer_address (gdbarch, remote_d10v_translate_xfer_address);
1691
1692 set_gdbarch_frame_args_skip (gdbarch, 0);
1693 set_gdbarch_frameless_function_invocation (gdbarch, frameless_look_for_prologue);
f4ded5b1 1694
0f71a2f6
JM
1695 set_gdbarch_saved_pc_after_call (gdbarch, d10v_saved_pc_after_call);
1696 set_gdbarch_frame_num_args (gdbarch, frame_num_args_unknown);
23964bcd 1697 set_gdbarch_stack_align (gdbarch, d10v_stack_align);
0f71a2f6 1698
7c7651b2 1699 set_gdbarch_register_sim_regno (gdbarch, d10v_register_sim_regno);
0a49d05e 1700 set_gdbarch_extra_stack_alignment_needed (gdbarch, 0);
7c7651b2 1701
7f6104a9
AC
1702 frame_unwind_append_predicate (gdbarch, d10v_frame_p);
1703
0f71a2f6
JM
1704 return gdbarch;
1705}
1706
1707
507f3c78
KB
1708extern void (*target_resume_hook) (void);
1709extern void (*target_wait_loop_hook) (void);
c906108c
SS
1710
1711void
fba45db2 1712_initialize_d10v_tdep (void)
c906108c 1713{
0f71a2f6
JM
1714 register_gdbarch_init (bfd_arch_d10v, d10v_gdbarch_init);
1715
c906108c
SS
1716 tm_print_insn = print_insn_d10v;
1717
1718 target_resume_hook = d10v_eva_prepare_to_trace;
1719 target_wait_loop_hook = d10v_eva_get_trace_data;
1720
1721 add_com ("regs", class_vars, show_regs, "Print all registers");
1722
cff3e48b 1723 add_com ("itrace", class_support, trace_command,
c906108c
SS
1724 "Enable tracing of instruction execution.");
1725
cff3e48b 1726 add_com ("iuntrace", class_support, untrace_command,
c906108c
SS
1727 "Disable tracing of instruction execution.");
1728
cff3e48b 1729 add_com ("itdisassemble", class_vars, tdisassemble_command,
c906108c
SS
1730 "Disassemble the trace buffer.\n\
1731Two optional arguments specify a range of trace buffer entries\n\
1732as reported by info trace (NOT addresses!).");
1733
cff3e48b 1734 add_info ("itrace", trace_info,
c906108c
SS
1735 "Display info about the trace data buffer.");
1736
cff3e48b 1737 add_show_from_set (add_set_cmd ("itracedisplay", no_class,
c5aa993b
JM
1738 var_integer, (char *) &trace_display,
1739 "Set automatic display of trace.\n", &setlist),
c906108c 1740 &showlist);
cff3e48b 1741 add_show_from_set (add_set_cmd ("itracesource", no_class,
c5aa993b
JM
1742 var_integer, (char *) &default_trace_show_source,
1743 "Set display of source code with trace.\n", &setlist),
c906108c
SS
1744 &showlist);
1745
c5aa993b 1746}
This page took 0.297132 seconds and 4 git commands to generate.