2004-03-15 Andrew Cagney <cagney@redhat.com>
[deliverable/binutils-gdb.git] / gdb / frv-tdep.c
CommitLineData
456f8b9d 1/* Target-dependent code for the Fujitsu FR-V, for GDB, the GNU Debugger.
9ab9195f 2 Copyright 2002, 2003, 2004 Free Software Foundation, Inc.
456f8b9d
DB
3
4 This file is part of GDB.
5
6 This program is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 2 of the License, or
9 (at your option) any later version.
10
11 This program is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with this program; if not, write to the Free Software
18 Foundation, Inc., 59 Temple Place - Suite 330,
19 Boston, MA 02111-1307, USA. */
20
21#include "defs.h"
8baa6f92 22#include "gdb_string.h"
456f8b9d 23#include "inferior.h"
456f8b9d
DB
24#include "gdbcore.h"
25#include "arch-utils.h"
26#include "regcache.h"
8baa6f92 27#include "frame.h"
1cb761c7
KB
28#include "frame-unwind.h"
29#include "frame-base.h"
8baa6f92 30#include "trad-frame.h"
dcc6aaff 31#include "dis-asm.h"
526eef89
KB
32#include "gdb_assert.h"
33#include "sim-regno.h"
34#include "gdb/sim-frv.h"
35#include "opcodes/frv-desc.h" /* for the H_SPR_... enums */
634aa483 36#include "symtab.h"
7e295833
KB
37#include "elf-bfd.h"
38#include "elf/frv.h"
39#include "osabi.h"
40#include "frv-tdep.h"
456f8b9d
DB
41
42extern void _initialize_frv_tdep (void);
43
44static gdbarch_init_ftype frv_gdbarch_init;
45
46static gdbarch_register_name_ftype frv_register_name;
456f8b9d 47static gdbarch_breakpoint_from_pc_ftype frv_breakpoint_from_pc;
46a16dba 48static gdbarch_adjust_breakpoint_address_ftype frv_gdbarch_adjust_breakpoint_address;
456f8b9d 49static gdbarch_skip_prologue_ftype frv_skip_prologue;
456f8b9d 50
456f8b9d 51
1cb761c7 52struct frv_unwind_cache /* was struct frame_extra_info */
456f8b9d 53 {
1cb761c7
KB
54 /* The previous frame's inner-most stack address. Used as this
55 frame ID's stack_addr. */
56 CORE_ADDR prev_sp;
456f8b9d 57
1cb761c7
KB
58 /* The frame's base, optionally used by the high-level debug info. */
59 CORE_ADDR base;
8baa6f92
KB
60
61 /* Table indicating the location of each and every register. */
62 struct trad_frame_saved_reg *saved_regs;
456f8b9d
DB
63 };
64
456f8b9d
DB
65/* A structure describing a particular variant of the FRV.
66 We allocate and initialize one of these structures when we create
67 the gdbarch object for a variant.
68
69 At the moment, all the FR variants we support differ only in which
70 registers are present; the portable code of GDB knows that
71 registers whose names are the empty string don't exist, so the
72 `register_names' array captures all the per-variant information we
73 need.
74
75 in the future, if we need to have per-variant maps for raw size,
76 virtual type, etc., we should replace register_names with an array
77 of structures, each of which gives all the necessary info for one
78 register. Don't stick parallel arrays in here --- that's so
79 Fortran. */
80struct gdbarch_tdep
81{
7e295833
KB
82 /* Which ABI is in use? */
83 enum frv_abi frv_abi;
84
456f8b9d
DB
85 /* How many general-purpose registers does this variant have? */
86 int num_gprs;
87
88 /* How many floating-point registers does this variant have? */
89 int num_fprs;
90
91 /* How many hardware watchpoints can it support? */
92 int num_hw_watchpoints;
93
94 /* How many hardware breakpoints can it support? */
95 int num_hw_breakpoints;
96
97 /* Register names. */
98 char **register_names;
5ecb7103
KB
99
100 /* Given NEXT_FRAME, determine the address of register REGNO saved in
101 the calling sigtramp frame. */
102 CORE_ADDR (*sigcontext_reg_addr) (struct frame_info *next_frame, int regno,
103 CORE_ADDR *);
456f8b9d
DB
104};
105
106#define CURRENT_VARIANT (gdbarch_tdep (current_gdbarch))
107
7e295833
KB
108/* Return the FR-V ABI associated with GDBARCH. */
109enum frv_abi
110frv_abi (struct gdbarch *gdbarch)
111{
112 return gdbarch_tdep (gdbarch)->frv_abi;
113}
114
5ecb7103
KB
115/* Set sigcontext_reg_addr. */
116void
117frv_set_sigcontext_reg_addr (struct gdbarch *gdbarch,
118 CORE_ADDR (*sigcontext_reg_addr)
119 (struct frame_info *, int, CORE_ADDR *))
120{
121 gdbarch_tdep (gdbarch)->sigcontext_reg_addr = sigcontext_reg_addr;
122}
123
7e295833
KB
124/* Fetch the interpreter and executable loadmap addresses (for shared
125 library support) for the FDPIC ABI. Return 0 if successful, -1 if
126 not. (E.g, -1 will be returned if the ABI isn't the FDPIC ABI.) */
127int
128frv_fdpic_loadmap_addresses (struct gdbarch *gdbarch, CORE_ADDR *interp_addr,
129 CORE_ADDR *exec_addr)
130{
131 if (frv_abi (gdbarch) != FRV_ABI_FDPIC)
132 return -1;
133 else
134 {
135 if (interp_addr != NULL)
136 {
137 ULONGEST val;
138 regcache_cooked_read_unsigned (current_regcache,
139 fdpic_loadmap_interp_regnum, &val);
140 *interp_addr = val;
141 }
142 if (exec_addr != NULL)
143 {
144 ULONGEST val;
145 regcache_cooked_read_unsigned (current_regcache,
146 fdpic_loadmap_exec_regnum, &val);
147 *exec_addr = val;
148 }
149 return 0;
150 }
151}
456f8b9d
DB
152
153/* Allocate a new variant structure, and set up default values for all
154 the fields. */
155static struct gdbarch_tdep *
5ae5f592 156new_variant (void)
456f8b9d
DB
157{
158 struct gdbarch_tdep *var;
159 int r;
160 char buf[20];
161
162 var = xmalloc (sizeof (*var));
163 memset (var, 0, sizeof (*var));
164
7e295833 165 var->frv_abi = FRV_ABI_EABI;
456f8b9d
DB
166 var->num_gprs = 64;
167 var->num_fprs = 64;
168 var->num_hw_watchpoints = 0;
169 var->num_hw_breakpoints = 0;
170
171 /* By default, don't supply any general-purpose or floating-point
172 register names. */
6a748db6
KB
173 var->register_names
174 = (char **) xmalloc ((frv_num_regs + frv_num_pseudo_regs)
175 * sizeof (char *));
176 for (r = 0; r < frv_num_regs + frv_num_pseudo_regs; r++)
456f8b9d
DB
177 var->register_names[r] = "";
178
526eef89 179 /* Do, however, supply default names for the known special-purpose
456f8b9d 180 registers. */
456f8b9d
DB
181
182 var->register_names[pc_regnum] = "pc";
183 var->register_names[lr_regnum] = "lr";
184 var->register_names[lcr_regnum] = "lcr";
185
186 var->register_names[psr_regnum] = "psr";
187 var->register_names[ccr_regnum] = "ccr";
188 var->register_names[cccr_regnum] = "cccr";
189 var->register_names[tbr_regnum] = "tbr";
190
191 /* Debug registers. */
192 var->register_names[brr_regnum] = "brr";
193 var->register_names[dbar0_regnum] = "dbar0";
194 var->register_names[dbar1_regnum] = "dbar1";
195 var->register_names[dbar2_regnum] = "dbar2";
196 var->register_names[dbar3_regnum] = "dbar3";
197
526eef89
KB
198 /* iacc0 (Only found on MB93405.) */
199 var->register_names[iacc0h_regnum] = "iacc0h";
200 var->register_names[iacc0l_regnum] = "iacc0l";
6a748db6 201 var->register_names[iacc0_regnum] = "iacc0";
526eef89 202
456f8b9d
DB
203 return var;
204}
205
206
207/* Indicate that the variant VAR has NUM_GPRS general-purpose
208 registers, and fill in the names array appropriately. */
209static void
210set_variant_num_gprs (struct gdbarch_tdep *var, int num_gprs)
211{
212 int r;
213
214 var->num_gprs = num_gprs;
215
216 for (r = 0; r < num_gprs; ++r)
217 {
218 char buf[20];
219
220 sprintf (buf, "gr%d", r);
221 var->register_names[first_gpr_regnum + r] = xstrdup (buf);
222 }
223}
224
225
226/* Indicate that the variant VAR has NUM_FPRS floating-point
227 registers, and fill in the names array appropriately. */
228static void
229set_variant_num_fprs (struct gdbarch_tdep *var, int num_fprs)
230{
231 int r;
232
233 var->num_fprs = num_fprs;
234
235 for (r = 0; r < num_fprs; ++r)
236 {
237 char buf[20];
238
239 sprintf (buf, "fr%d", r);
240 var->register_names[first_fpr_regnum + r] = xstrdup (buf);
241 }
242}
243
7e295833
KB
244static void
245set_variant_abi_fdpic (struct gdbarch_tdep *var)
246{
247 var->frv_abi = FRV_ABI_FDPIC;
248 var->register_names[fdpic_loadmap_exec_regnum] = xstrdup ("loadmap_exec");
249 var->register_names[fdpic_loadmap_interp_regnum] = xstrdup ("loadmap_interp");
250}
456f8b9d 251
b2d6d697
KB
252static void
253set_variant_scratch_registers (struct gdbarch_tdep *var)
254{
255 var->register_names[scr0_regnum] = xstrdup ("scr0");
256 var->register_names[scr1_regnum] = xstrdup ("scr1");
257 var->register_names[scr2_regnum] = xstrdup ("scr2");
258 var->register_names[scr3_regnum] = xstrdup ("scr3");
259}
260
456f8b9d
DB
261static const char *
262frv_register_name (int reg)
263{
264 if (reg < 0)
265 return "?toosmall?";
6a748db6 266 if (reg >= frv_num_regs + frv_num_pseudo_regs)
456f8b9d
DB
267 return "?toolarge?";
268
269 return CURRENT_VARIANT->register_names[reg];
270}
271
526eef89 272
456f8b9d 273static struct type *
7f398216 274frv_register_type (struct gdbarch *gdbarch, int reg)
456f8b9d 275{
526eef89 276 if (reg >= first_fpr_regnum && reg <= last_fpr_regnum)
456f8b9d 277 return builtin_type_float;
6a748db6
KB
278 else if (reg == iacc0_regnum)
279 return builtin_type_int64;
456f8b9d 280 else
526eef89 281 return builtin_type_int32;
456f8b9d
DB
282}
283
6a748db6
KB
284static void
285frv_pseudo_register_read (struct gdbarch *gdbarch, struct regcache *regcache,
286 int reg, void *buffer)
287{
288 if (reg == iacc0_regnum)
289 {
290 regcache_raw_read (regcache, iacc0h_regnum, buffer);
291 regcache_raw_read (regcache, iacc0l_regnum, (bfd_byte *) buffer + 4);
292 }
293}
294
295static void
296frv_pseudo_register_write (struct gdbarch *gdbarch, struct regcache *regcache,
297 int reg, const void *buffer)
298{
299 if (reg == iacc0_regnum)
300 {
301 regcache_raw_write (regcache, iacc0h_regnum, buffer);
302 regcache_raw_write (regcache, iacc0l_regnum, (bfd_byte *) buffer + 4);
303 }
304}
305
526eef89
KB
306static int
307frv_register_sim_regno (int reg)
308{
309 static const int spr_map[] =
310 {
311 H_SPR_PSR, /* psr_regnum */
312 H_SPR_CCR, /* ccr_regnum */
313 H_SPR_CCCR, /* cccr_regnum */
314 -1, /* 132 */
315 -1, /* 133 */
316 -1, /* 134 */
317 H_SPR_TBR, /* tbr_regnum */
318 H_SPR_BRR, /* brr_regnum */
319 H_SPR_DBAR0, /* dbar0_regnum */
320 H_SPR_DBAR1, /* dbar1_regnum */
321 H_SPR_DBAR2, /* dbar2_regnum */
322 H_SPR_DBAR3, /* dbar3_regnum */
323 -1, /* 141 */
324 -1, /* 142 */
325 -1, /* 143 */
326 -1, /* 144 */
327 H_SPR_LR, /* lr_regnum */
328 H_SPR_LCR, /* lcr_regnum */
329 H_SPR_IACC0H, /* iacc0h_regnum */
330 H_SPR_IACC0L /* iacc0l_regnum */
331 };
332
333 gdb_assert (reg >= 0 && reg < NUM_REGS);
334
335 if (first_gpr_regnum <= reg && reg <= last_gpr_regnum)
336 return reg - first_gpr_regnum + SIM_FRV_GR0_REGNUM;
337 else if (first_fpr_regnum <= reg && reg <= last_fpr_regnum)
338 return reg - first_fpr_regnum + SIM_FRV_FR0_REGNUM;
339 else if (pc_regnum == reg)
340 return SIM_FRV_PC_REGNUM;
341 else if (reg >= first_spr_regnum
342 && reg < first_spr_regnum + sizeof (spr_map) / sizeof (spr_map[0]))
343 {
344 int spr_reg_offset = spr_map[reg - first_spr_regnum];
345
346 if (spr_reg_offset < 0)
347 return SIM_REGNO_DOES_NOT_EXIST;
348 else
349 return SIM_FRV_SPR0_REGNUM + spr_reg_offset;
350 }
351
352 internal_error (__FILE__, __LINE__, "Bad register number %d", reg);
353}
354
456f8b9d
DB
355static const unsigned char *
356frv_breakpoint_from_pc (CORE_ADDR *pcptr, int *lenp)
357{
358 static unsigned char breakpoint[] = {0xc0, 0x70, 0x00, 0x01};
359 *lenp = sizeof (breakpoint);
360 return breakpoint;
361}
362
46a16dba
KB
363/* Define the maximum number of instructions which may be packed into a
364 bundle (VLIW instruction). */
365static const int max_instrs_per_bundle = 8;
366
367/* Define the size (in bytes) of an FR-V instruction. */
368static const int frv_instr_size = 4;
369
370/* Adjust a breakpoint's address to account for the FR-V architecture's
371 constraint that a break instruction must not appear as any but the
372 first instruction in the bundle. */
373static CORE_ADDR
374frv_gdbarch_adjust_breakpoint_address (struct gdbarch *gdbarch, CORE_ADDR bpaddr)
375{
376 int count = max_instrs_per_bundle;
377 CORE_ADDR addr = bpaddr - frv_instr_size;
378 CORE_ADDR func_start = get_pc_function_start (bpaddr);
379
380 /* Find the end of the previous packing sequence. This will be indicated
381 by either attempting to access some inaccessible memory or by finding
382 an instruction word whose packing bit is set to one. */
383 while (count-- > 0 && addr >= func_start)
384 {
385 char instr[frv_instr_size];
386 int status;
387
388 status = read_memory_nobpt (addr, instr, sizeof instr);
389
390 if (status != 0)
391 break;
392
393 /* This is a big endian architecture, so byte zero will have most
394 significant byte. The most significant bit of this byte is the
395 packing bit. */
396 if (instr[0] & 0x80)
397 break;
398
399 addr -= frv_instr_size;
400 }
401
402 if (count > 0)
403 bpaddr = addr + frv_instr_size;
404
405 return bpaddr;
406}
407
456f8b9d
DB
408
409/* Return true if REG is a caller-saves ("scratch") register,
410 false otherwise. */
411static int
412is_caller_saves_reg (int reg)
413{
414 return ((4 <= reg && reg <= 7)
415 || (14 <= reg && reg <= 15)
416 || (32 <= reg && reg <= 47));
417}
418
419
420/* Return true if REG is a callee-saves register, false otherwise. */
421static int
422is_callee_saves_reg (int reg)
423{
424 return ((16 <= reg && reg <= 31)
425 || (48 <= reg && reg <= 63));
426}
427
428
429/* Return true if REG is an argument register, false otherwise. */
430static int
431is_argument_reg (int reg)
432{
433 return (8 <= reg && reg <= 13);
434}
435
456f8b9d
DB
436/* Scan an FR-V prologue, starting at PC, until frame->PC.
437 If FRAME is non-zero, fill in its saved_regs with appropriate addresses.
438 We assume FRAME's saved_regs array has already been allocated and cleared.
439 Return the first PC value after the prologue.
440
441 Note that, for unoptimized code, we almost don't need this function
442 at all; all arguments and locals live on the stack, so we just need
443 the FP to find everything. The catch: structures passed by value
444 have their addresses living in registers; they're never spilled to
445 the stack. So if you ever want to be able to get to these
446 arguments in any frame but the top, you'll need to do this serious
447 prologue analysis. */
448static CORE_ADDR
1cb761c7
KB
449frv_analyze_prologue (CORE_ADDR pc, struct frame_info *next_frame,
450 struct frv_unwind_cache *info)
456f8b9d
DB
451{
452 /* When writing out instruction bitpatterns, we use the following
453 letters to label instruction fields:
454 P - The parallel bit. We don't use this.
455 J - The register number of GRj in the instruction description.
456 K - The register number of GRk in the instruction description.
457 I - The register number of GRi.
458 S - a signed imediate offset.
459 U - an unsigned immediate offset.
460
461 The dots below the numbers indicate where hex digit boundaries
462 fall, to make it easier to check the numbers. */
463
464 /* Non-zero iff we've seen the instruction that initializes the
465 frame pointer for this function's frame. */
466 int fp_set = 0;
467
468 /* If fp_set is non_zero, then this is the distance from
469 the stack pointer to frame pointer: fp = sp + fp_offset. */
470 int fp_offset = 0;
471
472 /* Total size of frame prior to any alloca operations. */
473 int framesize = 0;
474
1cb761c7
KB
475 /* Flag indicating if lr has been saved on the stack. */
476 int lr_saved_on_stack = 0;
477
456f8b9d
DB
478 /* The number of the general-purpose register we saved the return
479 address ("link register") in, or -1 if we haven't moved it yet. */
480 int lr_save_reg = -1;
481
1cb761c7
KB
482 /* Offset (from sp) at which lr has been saved on the stack. */
483
484 int lr_sp_offset = 0;
456f8b9d
DB
485
486 /* If gr_saved[i] is non-zero, then we've noticed that general
487 register i has been saved at gr_sp_offset[i] from the stack
488 pointer. */
489 char gr_saved[64];
490 int gr_sp_offset[64];
491
d40fcd7b
KB
492 /* The address of the most recently scanned prologue instruction. */
493 CORE_ADDR last_prologue_pc;
494
495 /* The address of the next instruction. */
496 CORE_ADDR next_pc;
497
498 /* The upper bound to of the pc values to scan. */
499 CORE_ADDR lim_pc;
500
456f8b9d
DB
501 memset (gr_saved, 0, sizeof (gr_saved));
502
d40fcd7b
KB
503 last_prologue_pc = pc;
504
505 /* Try to compute an upper limit (on how far to scan) based on the
506 line number info. */
507 lim_pc = skip_prologue_using_sal (pc);
508 /* If there's no line number info, lim_pc will be 0. In that case,
509 set the limit to be 100 instructions away from pc. Hopefully, this
510 will be far enough away to account for the entire prologue. Don't
511 worry about overshooting the end of the function. The scan loop
512 below contains some checks to avoid scanning unreasonably far. */
513 if (lim_pc == 0)
514 lim_pc = pc + 400;
515
516 /* If we have a frame, we don't want to scan past the frame's pc. This
517 will catch those cases where the pc is in the prologue. */
518 if (next_frame)
519 {
520 CORE_ADDR frame_pc = frame_pc_unwind (next_frame);
521 if (frame_pc < lim_pc)
522 lim_pc = frame_pc;
523 }
524
525 /* Scan the prologue. */
526 while (pc < lim_pc)
456f8b9d 527 {
1ccda5e9
KB
528 char buf[frv_instr_size];
529 LONGEST op;
530
531 if (target_read_memory (pc, buf, sizeof buf) != 0)
532 break;
533 op = extract_signed_integer (buf, sizeof buf);
534
d40fcd7b 535 next_pc = pc + 4;
456f8b9d
DB
536
537 /* The tests in this chain of ifs should be in order of
538 decreasing selectivity, so that more particular patterns get
539 to fire before less particular patterns. */
540
d40fcd7b
KB
541 /* Some sort of control transfer instruction: stop scanning prologue.
542 Integer Conditional Branch:
543 X XXXX XX 0000110 XX XXXXXXXXXXXXXXXX
544 Floating-point / media Conditional Branch:
545 X XXXX XX 0000111 XX XXXXXXXXXXXXXXXX
546 LCR Conditional Branch to LR
547 X XXXX XX 0001110 XX XX 001 X XXXXXXXXXX
548 Integer conditional Branches to LR
549 X XXXX XX 0001110 XX XX 010 X XXXXXXXXXX
550 X XXXX XX 0001110 XX XX 011 X XXXXXXXXXX
551 Floating-point/Media Branches to LR
552 X XXXX XX 0001110 XX XX 110 X XXXXXXXXXX
553 X XXXX XX 0001110 XX XX 111 X XXXXXXXXXX
554 Jump and Link
555 X XXXXX X 0001100 XXXXXX XXXXXX XXXXXX
556 X XXXXX X 0001101 XXXXXX XXXXXX XXXXXX
557 Call
558 X XXXXXX 0001111 XXXXXXXXXXXXXXXXXX
559 Return from Trap
560 X XXXXX X 0000101 XXXXXX XXXXXX XXXXXX
561 Integer Conditional Trap
562 X XXXX XX 0000100 XXXXXX XXXX 00 XXXXXX
563 X XXXX XX 0011100 XXXXXX XXXXXXXXXXXX
564 Floating-point /media Conditional Trap
565 X XXXX XX 0000100 XXXXXX XXXX 01 XXXXXX
566 X XXXX XX 0011101 XXXXXX XXXXXXXXXXXX
567 Break
568 X XXXX XX 0000100 XXXXXX XXXX 11 XXXXXX
569 Media Trap
570 X XXXX XX 0000100 XXXXXX XXXX 10 XXXXXX */
571 if ((op & 0x01d80000) == 0x00180000 /* Conditional branches and Call */
572 || (op & 0x01f80000) == 0x00300000 /* Jump and Link */
573 || (op & 0x01f80000) == 0x00100000 /* Return from Trap, Trap */
574 || (op & 0x01f80000) == 0x00700000) /* Trap immediate */
575 {
576 /* Stop scanning; not in prologue any longer. */
577 break;
578 }
579
580 /* Loading something from memory into fp probably means that
581 we're in the epilogue. Stop scanning the prologue.
582 ld @(GRi, GRk), fp
583 X 000010 0000010 XXXXXX 000100 XXXXXX
584 ldi @(GRi, d12), fp
585 X 000010 0110010 XXXXXX XXXXXXXXXXXX */
586 else if ((op & 0x7ffc0fc0) == 0x04080100
587 || (op & 0x7ffc0000) == 0x04c80000)
588 {
589 break;
590 }
591
456f8b9d
DB
592 /* Setting the FP from the SP:
593 ori sp, 0, fp
594 P 000010 0100010 000001 000000000000 = 0x04881000
595 0 111111 1111111 111111 111111111111 = 0x7fffffff
596 . . . . . . . .
597 We treat this as part of the prologue. */
d40fcd7b 598 else if ((op & 0x7fffffff) == 0x04881000)
456f8b9d
DB
599 {
600 fp_set = 1;
601 fp_offset = 0;
d40fcd7b 602 last_prologue_pc = next_pc;
456f8b9d
DB
603 }
604
605 /* Move the link register to the scratch register grJ, before saving:
606 movsg lr, grJ
607 P 000100 0000011 010000 000111 JJJJJJ = 0x080d01c0
608 0 111111 1111111 111111 111111 000000 = 0x7fffffc0
609 . . . . . . . .
610 We treat this as part of the prologue. */
611 else if ((op & 0x7fffffc0) == 0x080d01c0)
612 {
613 int gr_j = op & 0x3f;
614
615 /* If we're moving it to a scratch register, that's fine. */
616 if (is_caller_saves_reg (gr_j))
d40fcd7b
KB
617 {
618 lr_save_reg = gr_j;
619 last_prologue_pc = next_pc;
620 }
456f8b9d
DB
621 }
622
623 /* To save multiple callee-saves registers on the stack, at
624 offset zero:
625
626 std grK,@(sp,gr0)
627 P KKKKKK 0000011 000001 000011 000000 = 0x000c10c0
628 0 000000 1111111 111111 111111 111111 = 0x01ffffff
629
630 stq grK,@(sp,gr0)
631 P KKKKKK 0000011 000001 000100 000000 = 0x000c1100
632 0 000000 1111111 111111 111111 111111 = 0x01ffffff
633 . . . . . . . .
634 We treat this as part of the prologue, and record the register's
635 saved address in the frame structure. */
636 else if ((op & 0x01ffffff) == 0x000c10c0
637 || (op & 0x01ffffff) == 0x000c1100)
638 {
639 int gr_k = ((op >> 25) & 0x3f);
640 int ope = ((op >> 6) & 0x3f);
641 int count;
642 int i;
643
644 /* Is it an std or an stq? */
645 if (ope == 0x03)
646 count = 2;
647 else
648 count = 4;
649
650 /* Is it really a callee-saves register? */
651 if (is_callee_saves_reg (gr_k))
652 {
653 for (i = 0; i < count; i++)
654 {
655 gr_saved[gr_k + i] = 1;
656 gr_sp_offset[gr_k + i] = 4 * i;
657 }
d40fcd7b 658 last_prologue_pc = next_pc;
456f8b9d 659 }
456f8b9d
DB
660 }
661
662 /* Adjusting the stack pointer. (The stack pointer is GR1.)
663 addi sp, S, sp
664 P 000001 0010000 000001 SSSSSSSSSSSS = 0x02401000
665 0 111111 1111111 111111 000000000000 = 0x7ffff000
666 . . . . . . . .
667 We treat this as part of the prologue. */
668 else if ((op & 0x7ffff000) == 0x02401000)
669 {
d40fcd7b
KB
670 if (framesize == 0)
671 {
672 /* Sign-extend the twelve-bit field.
673 (Isn't there a better way to do this?) */
674 int s = (((op & 0xfff) - 0x800) & 0xfff) - 0x800;
456f8b9d 675
d40fcd7b
KB
676 framesize -= s;
677 last_prologue_pc = pc;
678 }
679 else
680 {
681 /* If the prologue is being adjusted again, we've
682 likely gone too far; i.e. we're probably in the
683 epilogue. */
684 break;
685 }
456f8b9d
DB
686 }
687
688 /* Setting the FP to a constant distance from the SP:
689 addi sp, S, fp
690 P 000010 0010000 000001 SSSSSSSSSSSS = 0x04401000
691 0 111111 1111111 111111 000000000000 = 0x7ffff000
692 . . . . . . . .
693 We treat this as part of the prologue. */
694 else if ((op & 0x7ffff000) == 0x04401000)
695 {
696 /* Sign-extend the twelve-bit field.
697 (Isn't there a better way to do this?) */
698 int s = (((op & 0xfff) - 0x800) & 0xfff) - 0x800;
699 fp_set = 1;
700 fp_offset = s;
d40fcd7b 701 last_prologue_pc = pc;
456f8b9d
DB
702 }
703
704 /* To spill an argument register to a scratch register:
705 ori GRi, 0, GRk
706 P KKKKKK 0100010 IIIIII 000000000000 = 0x00880000
707 0 000000 1111111 000000 111111111111 = 0x01fc0fff
708 . . . . . . . .
709 For the time being, we treat this as a prologue instruction,
710 assuming that GRi is an argument register. This one's kind
711 of suspicious, because it seems like it could be part of a
712 legitimate body instruction. But we only come here when the
713 source info wasn't helpful, so we have to do the best we can.
714 Hopefully once GCC and GDB agree on how to emit line number
715 info for prologues, then this code will never come into play. */
716 else if ((op & 0x01fc0fff) == 0x00880000)
717 {
718 int gr_i = ((op >> 12) & 0x3f);
719
d40fcd7b
KB
720 /* Make sure that the source is an arg register; if it is, we'll
721 treat it as a prologue instruction. */
722 if (is_argument_reg (gr_i))
723 last_prologue_pc = next_pc;
456f8b9d
DB
724 }
725
726 /* To spill 16-bit values to the stack:
727 sthi GRk, @(fp, s)
728 P KKKKKK 1010001 000010 SSSSSSSSSSSS = 0x01442000
729 0 000000 1111111 111111 000000000000 = 0x01fff000
730 . . . . . . . .
731 And for 8-bit values, we use STB instructions.
732 stbi GRk, @(fp, s)
733 P KKKKKK 1010000 000010 SSSSSSSSSSSS = 0x01402000
734 0 000000 1111111 111111 000000000000 = 0x01fff000
735 . . . . . . . .
736 We check that GRk is really an argument register, and treat
737 all such as part of the prologue. */
738 else if ( (op & 0x01fff000) == 0x01442000
739 || (op & 0x01fff000) == 0x01402000)
740 {
741 int gr_k = ((op >> 25) & 0x3f);
742
d40fcd7b
KB
743 /* Make sure that GRk is really an argument register; treat
744 it as a prologue instruction if so. */
745 if (is_argument_reg (gr_k))
746 last_prologue_pc = next_pc;
456f8b9d
DB
747 }
748
749 /* To save multiple callee-saves register on the stack, at a
750 non-zero offset:
751
752 stdi GRk, @(sp, s)
753 P KKKKKK 1010011 000001 SSSSSSSSSSSS = 0x014c1000
754 0 000000 1111111 111111 000000000000 = 0x01fff000
755 . . . . . . . .
756 stqi GRk, @(sp, s)
757 P KKKKKK 1010100 000001 SSSSSSSSSSSS = 0x01501000
758 0 000000 1111111 111111 000000000000 = 0x01fff000
759 . . . . . . . .
760 We treat this as part of the prologue, and record the register's
761 saved address in the frame structure. */
762 else if ((op & 0x01fff000) == 0x014c1000
763 || (op & 0x01fff000) == 0x01501000)
764 {
765 int gr_k = ((op >> 25) & 0x3f);
766 int count;
767 int i;
768
769 /* Is it a stdi or a stqi? */
770 if ((op & 0x01fff000) == 0x014c1000)
771 count = 2;
772 else
773 count = 4;
774
775 /* Is it really a callee-saves register? */
776 if (is_callee_saves_reg (gr_k))
777 {
778 /* Sign-extend the twelve-bit field.
779 (Isn't there a better way to do this?) */
780 int s = (((op & 0xfff) - 0x800) & 0xfff) - 0x800;
781
782 for (i = 0; i < count; i++)
783 {
784 gr_saved[gr_k + i] = 1;
785 gr_sp_offset[gr_k + i] = s + (4 * i);
786 }
d40fcd7b 787 last_prologue_pc = next_pc;
456f8b9d 788 }
456f8b9d
DB
789 }
790
791 /* Storing any kind of integer register at any constant offset
792 from any other register.
793
794 st GRk, @(GRi, gr0)
795 P KKKKKK 0000011 IIIIII 000010 000000 = 0x000c0080
796 0 000000 1111111 000000 111111 111111 = 0x01fc0fff
797 . . . . . . . .
798 sti GRk, @(GRi, d12)
799 P KKKKKK 1010010 IIIIII SSSSSSSSSSSS = 0x01480000
800 0 000000 1111111 000000 000000000000 = 0x01fc0000
801 . . . . . . . .
802 These could be almost anything, but a lot of prologue
803 instructions fall into this pattern, so let's decode the
804 instruction once, and then work at a higher level. */
805 else if (((op & 0x01fc0fff) == 0x000c0080)
806 || ((op & 0x01fc0000) == 0x01480000))
807 {
808 int gr_k = ((op >> 25) & 0x3f);
809 int gr_i = ((op >> 12) & 0x3f);
810 int offset;
811
812 /* Are we storing with gr0 as an offset, or using an
813 immediate value? */
814 if ((op & 0x01fc0fff) == 0x000c0080)
815 offset = 0;
816 else
817 offset = (((op & 0xfff) - 0x800) & 0xfff) - 0x800;
818
819 /* If the address isn't relative to the SP or FP, it's not a
820 prologue instruction. */
821 if (gr_i != sp_regnum && gr_i != fp_regnum)
d40fcd7b
KB
822 {
823 /* Do nothing; not a prologue instruction. */
824 }
456f8b9d
DB
825
826 /* Saving the old FP in the new frame (relative to the SP). */
d40fcd7b 827 else if (gr_k == fp_regnum && gr_i == sp_regnum)
1cb761c7
KB
828 {
829 gr_saved[fp_regnum] = 1;
830 gr_sp_offset[fp_regnum] = offset;
d40fcd7b 831 last_prologue_pc = next_pc;
1cb761c7 832 }
456f8b9d
DB
833
834 /* Saving callee-saves register(s) on the stack, relative to
835 the SP. */
836 else if (gr_i == sp_regnum
837 && is_callee_saves_reg (gr_k))
838 {
839 gr_saved[gr_k] = 1;
1cb761c7
KB
840 if (gr_i == sp_regnum)
841 gr_sp_offset[gr_k] = offset;
842 else
843 gr_sp_offset[gr_k] = offset + fp_offset;
d40fcd7b 844 last_prologue_pc = next_pc;
456f8b9d
DB
845 }
846
847 /* Saving the scratch register holding the return address. */
848 else if (lr_save_reg != -1
849 && gr_k == lr_save_reg)
1cb761c7
KB
850 {
851 lr_saved_on_stack = 1;
852 if (gr_i == sp_regnum)
853 lr_sp_offset = offset;
854 else
855 lr_sp_offset = offset + fp_offset;
d40fcd7b 856 last_prologue_pc = next_pc;
1cb761c7 857 }
456f8b9d
DB
858
859 /* Spilling int-sized arguments to the stack. */
860 else if (is_argument_reg (gr_k))
d40fcd7b 861 last_prologue_pc = next_pc;
456f8b9d 862 }
d40fcd7b 863 pc = next_pc;
456f8b9d
DB
864 }
865
1cb761c7 866 if (next_frame && info)
456f8b9d 867 {
1cb761c7
KB
868 int i;
869 ULONGEST this_base;
456f8b9d
DB
870
871 /* If we know the relationship between the stack and frame
872 pointers, record the addresses of the registers we noticed.
873 Note that we have to do this as a separate step at the end,
874 because instructions may save relative to the SP, but we need
875 their addresses relative to the FP. */
876 if (fp_set)
1cb761c7
KB
877 frame_unwind_unsigned_register (next_frame, fp_regnum, &this_base);
878 else
879 frame_unwind_unsigned_register (next_frame, sp_regnum, &this_base);
456f8b9d 880
1cb761c7
KB
881 for (i = 0; i < 64; i++)
882 if (gr_saved[i])
883 info->saved_regs[i].addr = this_base - fp_offset + gr_sp_offset[i];
456f8b9d 884
1cb761c7
KB
885 info->prev_sp = this_base - fp_offset + framesize;
886 info->base = this_base;
887
888 /* If LR was saved on the stack, record its location. */
889 if (lr_saved_on_stack)
890 info->saved_regs[lr_regnum].addr = this_base - fp_offset + lr_sp_offset;
891
892 /* The call instruction moves the caller's PC in the callee's LR.
893 Since this is an unwind, do the reverse. Copy the location of LR
894 into PC (the address / regnum) so that a request for PC will be
895 converted into a request for the LR. */
896 info->saved_regs[pc_regnum] = info->saved_regs[lr_regnum];
897
898 /* Save the previous frame's computed SP value. */
899 trad_frame_set_value (info->saved_regs, sp_regnum, info->prev_sp);
456f8b9d
DB
900 }
901
d40fcd7b 902 return last_prologue_pc;
456f8b9d
DB
903}
904
905
906static CORE_ADDR
907frv_skip_prologue (CORE_ADDR pc)
908{
909 CORE_ADDR func_addr, func_end, new_pc;
910
911 new_pc = pc;
912
913 /* If the line table has entry for a line *within* the function
914 (i.e., not in the prologue, and not past the end), then that's
915 our location. */
916 if (find_pc_partial_function (pc, NULL, &func_addr, &func_end))
917 {
918 struct symtab_and_line sal;
919
920 sal = find_pc_line (func_addr, 0);
921
922 if (sal.line != 0 && sal.end < func_end)
923 {
924 new_pc = sal.end;
925 }
926 }
927
928 /* The FR-V prologue is at least five instructions long (twenty bytes).
929 If we didn't find a real source location past that, then
930 do a full analysis of the prologue. */
931 if (new_pc < pc + 20)
1cb761c7 932 new_pc = frv_analyze_prologue (pc, 0, 0);
456f8b9d
DB
933
934 return new_pc;
935}
936
1cb761c7
KB
937
938static struct frv_unwind_cache *
939frv_frame_unwind_cache (struct frame_info *next_frame,
940 void **this_prologue_cache)
456f8b9d 941{
1cb761c7
KB
942 struct gdbarch *gdbarch = get_frame_arch (next_frame);
943 CORE_ADDR pc;
1cb761c7
KB
944 ULONGEST this_base;
945 struct frv_unwind_cache *info;
8baa6f92 946
1cb761c7
KB
947 if ((*this_prologue_cache))
948 return (*this_prologue_cache);
456f8b9d 949
1cb761c7
KB
950 info = FRAME_OBSTACK_ZALLOC (struct frv_unwind_cache);
951 (*this_prologue_cache) = info;
952 info->saved_regs = trad_frame_alloc_saved_regs (next_frame);
456f8b9d 953
1cb761c7
KB
954 /* Prologue analysis does the rest... */
955 frv_analyze_prologue (frame_func_unwind (next_frame), next_frame, info);
456f8b9d 956
1cb761c7 957 return info;
456f8b9d
DB
958}
959
456f8b9d 960static void
cd31fb03
KB
961frv_extract_return_value (struct type *type, struct regcache *regcache,
962 void *valbuf)
456f8b9d 963{
cd31fb03
KB
964 int len = TYPE_LENGTH (type);
965
966 if (len <= 4)
967 {
968 ULONGEST gpr8_val;
969 regcache_cooked_read_unsigned (regcache, 8, &gpr8_val);
970 store_unsigned_integer (valbuf, len, gpr8_val);
971 }
972 else if (len == 8)
973 {
974 ULONGEST regval;
975 regcache_cooked_read_unsigned (regcache, 8, &regval);
976 store_unsigned_integer (valbuf, 4, regval);
977 regcache_cooked_read_unsigned (regcache, 9, &regval);
978 store_unsigned_integer ((bfd_byte *) valbuf + 4, 4, regval);
979 }
980 else
981 internal_error (__FILE__, __LINE__, "Illegal return value length: %d", len);
456f8b9d
DB
982}
983
984static CORE_ADDR
cd31fb03 985frv_extract_struct_value_address (struct regcache *regcache)
456f8b9d 986{
cd31fb03
KB
987 ULONGEST addr;
988 regcache_cooked_read_unsigned (regcache, struct_return_regnum, &addr);
989 return addr;
456f8b9d
DB
990}
991
992static void
993frv_store_struct_return (CORE_ADDR addr, CORE_ADDR sp)
994{
995 write_register (struct_return_regnum, addr);
996}
997
998static int
999frv_frameless_function_invocation (struct frame_info *frame)
1000{
19772a2c 1001 return legacy_frameless_look_for_prologue (frame);
456f8b9d
DB
1002}
1003
1cb761c7
KB
1004static CORE_ADDR
1005frv_frame_align (struct gdbarch *gdbarch, CORE_ADDR sp)
456f8b9d 1006{
1cb761c7 1007 /* Require dword alignment. */
5b03f266 1008 return align_down (sp, 8);
456f8b9d
DB
1009}
1010
c4d10515
KB
1011static CORE_ADDR
1012find_func_descr (struct gdbarch *gdbarch, CORE_ADDR entry_point)
1013{
1014 CORE_ADDR descr;
1015 char valbuf[4];
1016
1017 descr = frv_fdpic_find_canonical_descriptor (entry_point);
1018
1019 if (descr != 0)
1020 return descr;
1021
1022 /* Construct a non-canonical descriptor from space allocated on
1023 the stack. */
1024
1025 descr = value_as_long (value_allocate_space_in_inferior (8));
1026 store_unsigned_integer (valbuf, 4, entry_point);
1027 write_memory (descr, valbuf, 4);
1028 store_unsigned_integer (valbuf, 4,
1029 frv_fdpic_find_global_pointer (entry_point));
1030 write_memory (descr + 4, valbuf, 4);
1031 return descr;
1032}
1033
1034static CORE_ADDR
1035frv_convert_from_func_ptr_addr (struct gdbarch *gdbarch, CORE_ADDR addr,
1036 struct target_ops *targ)
1037{
1038 CORE_ADDR entry_point;
1039 CORE_ADDR got_address;
1040
1041 entry_point = get_target_memory_unsigned (targ, addr, 4);
1042 got_address = get_target_memory_unsigned (targ, addr + 4, 4);
1043
1044 if (got_address == frv_fdpic_find_global_pointer (entry_point))
1045 return entry_point;
1046 else
1047 return addr;
1048}
1049
456f8b9d 1050static CORE_ADDR
1cb761c7
KB
1051frv_push_dummy_call (struct gdbarch *gdbarch, CORE_ADDR func_addr,
1052 struct regcache *regcache, CORE_ADDR bp_addr,
1053 int nargs, struct value **args, CORE_ADDR sp,
1054 int struct_return, CORE_ADDR struct_addr)
456f8b9d
DB
1055{
1056 int argreg;
1057 int argnum;
1058 char *val;
1059 char valbuf[4];
1060 struct value *arg;
1061 struct type *arg_type;
1062 int len;
1063 enum type_code typecode;
1064 CORE_ADDR regval;
1065 int stack_space;
1066 int stack_offset;
c4d10515 1067 enum frv_abi abi = frv_abi (gdbarch);
456f8b9d
DB
1068
1069#if 0
1070 printf("Push %d args at sp = %x, struct_return=%d (%x)\n",
1071 nargs, (int) sp, struct_return, struct_addr);
1072#endif
1073
1074 stack_space = 0;
1075 for (argnum = 0; argnum < nargs; ++argnum)
5b03f266 1076 stack_space += align_up (TYPE_LENGTH (VALUE_TYPE (args[argnum])), 4);
456f8b9d
DB
1077
1078 stack_space -= (6 * 4);
1079 if (stack_space > 0)
1080 sp -= stack_space;
1081
1082 /* Make sure stack is dword aligned. */
5b03f266 1083 sp = align_down (sp, 8);
456f8b9d
DB
1084
1085 stack_offset = 0;
1086
1087 argreg = 8;
1088
1089 if (struct_return)
1cb761c7
KB
1090 regcache_cooked_write_unsigned (regcache, struct_return_regnum,
1091 struct_addr);
456f8b9d
DB
1092
1093 for (argnum = 0; argnum < nargs; ++argnum)
1094 {
1095 arg = args[argnum];
1096 arg_type = check_typedef (VALUE_TYPE (arg));
1097 len = TYPE_LENGTH (arg_type);
1098 typecode = TYPE_CODE (arg_type);
1099
1100 if (typecode == TYPE_CODE_STRUCT || typecode == TYPE_CODE_UNION)
1101 {
fbd9dcd3 1102 store_unsigned_integer (valbuf, 4, VALUE_ADDRESS (arg));
456f8b9d
DB
1103 typecode = TYPE_CODE_PTR;
1104 len = 4;
1105 val = valbuf;
1106 }
c4d10515
KB
1107 else if (abi == FRV_ABI_FDPIC
1108 && len == 4
1109 && typecode == TYPE_CODE_PTR
1110 && TYPE_CODE (TYPE_TARGET_TYPE (arg_type)) == TYPE_CODE_FUNC)
1111 {
1112 /* The FDPIC ABI requires function descriptors to be passed instead
1113 of entry points. */
1114 store_unsigned_integer
1115 (valbuf, 4,
1116 find_func_descr (gdbarch,
1117 extract_unsigned_integer (VALUE_CONTENTS (arg),
1118 4)));
1119 typecode = TYPE_CODE_PTR;
1120 len = 4;
1121 val = valbuf;
1122 }
456f8b9d
DB
1123 else
1124 {
1125 val = (char *) VALUE_CONTENTS (arg);
1126 }
1127
1128 while (len > 0)
1129 {
1130 int partial_len = (len < 4 ? len : 4);
1131
1132 if (argreg < 14)
1133 {
7c0b4a20 1134 regval = extract_unsigned_integer (val, partial_len);
456f8b9d
DB
1135#if 0
1136 printf(" Argnum %d data %x -> reg %d\n",
1137 argnum, (int) regval, argreg);
1138#endif
1cb761c7 1139 regcache_cooked_write_unsigned (regcache, argreg, regval);
456f8b9d
DB
1140 ++argreg;
1141 }
1142 else
1143 {
1144#if 0
1145 printf(" Argnum %d data %x -> offset %d (%x)\n",
1146 argnum, *((int *)val), stack_offset, (int) (sp + stack_offset));
1147#endif
1148 write_memory (sp + stack_offset, val, partial_len);
5b03f266 1149 stack_offset += align_up (partial_len, 4);
456f8b9d
DB
1150 }
1151 len -= partial_len;
1152 val += partial_len;
1153 }
1154 }
456f8b9d 1155
1cb761c7
KB
1156 /* Set the return address. For the frv, the return breakpoint is
1157 always at BP_ADDR. */
1158 regcache_cooked_write_unsigned (regcache, lr_regnum, bp_addr);
1159
c4d10515
KB
1160 if (abi == FRV_ABI_FDPIC)
1161 {
1162 /* Set the GOT register for the FDPIC ABI. */
1163 regcache_cooked_write_unsigned
1164 (regcache, first_gpr_regnum + 15,
1165 frv_fdpic_find_global_pointer (func_addr));
1166 }
1167
1cb761c7
KB
1168 /* Finally, update the SP register. */
1169 regcache_cooked_write_unsigned (regcache, sp_regnum, sp);
1170
456f8b9d
DB
1171 return sp;
1172}
1173
1174static void
cd31fb03
KB
1175frv_store_return_value (struct type *type, struct regcache *regcache,
1176 const void *valbuf)
456f8b9d 1177{
cd31fb03
KB
1178 int len = TYPE_LENGTH (type);
1179
1180 if (len <= 4)
1181 {
1182 bfd_byte val[4];
1183 memset (val, 0, sizeof (val));
1184 memcpy (val + (4 - len), valbuf, len);
1185 regcache_cooked_write (regcache, 8, val);
1186 }
1187 else if (len == 8)
1188 {
1189 regcache_cooked_write (regcache, 8, valbuf);
1190 regcache_cooked_write (regcache, 9, (bfd_byte *) valbuf + 4);
1191 }
456f8b9d
DB
1192 else
1193 internal_error (__FILE__, __LINE__,
cd31fb03 1194 "Don't know how to return a %d-byte value.", len);
456f8b9d
DB
1195}
1196
456f8b9d 1197
456f8b9d
DB
1198/* Hardware watchpoint / breakpoint support for the FR500
1199 and FR400. */
1200
1201int
1202frv_check_watch_resources (int type, int cnt, int ot)
1203{
1204 struct gdbarch_tdep *var = CURRENT_VARIANT;
1205
1206 /* Watchpoints not supported on simulator. */
1207 if (strcmp (target_shortname, "sim") == 0)
1208 return 0;
1209
1210 if (type == bp_hardware_breakpoint)
1211 {
1212 if (var->num_hw_breakpoints == 0)
1213 return 0;
1214 else if (cnt <= var->num_hw_breakpoints)
1215 return 1;
1216 }
1217 else
1218 {
1219 if (var->num_hw_watchpoints == 0)
1220 return 0;
1221 else if (ot)
1222 return -1;
1223 else if (cnt <= var->num_hw_watchpoints)
1224 return 1;
1225 }
1226 return -1;
1227}
1228
1229
1230CORE_ADDR
5ae5f592 1231frv_stopped_data_address (void)
456f8b9d
DB
1232{
1233 CORE_ADDR brr, dbar0, dbar1, dbar2, dbar3;
1234
1235 brr = read_register (brr_regnum);
1236 dbar0 = read_register (dbar0_regnum);
1237 dbar1 = read_register (dbar1_regnum);
1238 dbar2 = read_register (dbar2_regnum);
1239 dbar3 = read_register (dbar3_regnum);
1240
1241 if (brr & (1<<11))
1242 return dbar0;
1243 else if (brr & (1<<10))
1244 return dbar1;
1245 else if (brr & (1<<9))
1246 return dbar2;
1247 else if (brr & (1<<8))
1248 return dbar3;
1249 else
1250 return 0;
1251}
1252
1cb761c7
KB
1253static CORE_ADDR
1254frv_unwind_pc (struct gdbarch *gdbarch, struct frame_info *next_frame)
1255{
1256 return frame_unwind_register_unsigned (next_frame, pc_regnum);
1257}
1258
1259/* Given a GDB frame, determine the address of the calling function's
1260 frame. This will be used to create a new GDB frame struct. */
1261
1262static void
1263frv_frame_this_id (struct frame_info *next_frame,
1264 void **this_prologue_cache, struct frame_id *this_id)
1265{
1266 struct frv_unwind_cache *info
1267 = frv_frame_unwind_cache (next_frame, this_prologue_cache);
1268 CORE_ADDR base;
1269 CORE_ADDR func;
1270 struct minimal_symbol *msym_stack;
1271 struct frame_id id;
1272
1273 /* The FUNC is easy. */
1274 func = frame_func_unwind (next_frame);
1275
1cb761c7
KB
1276 /* Check if the stack is empty. */
1277 msym_stack = lookup_minimal_symbol ("_stack", NULL, NULL);
1278 if (msym_stack && info->base == SYMBOL_VALUE_ADDRESS (msym_stack))
1279 return;
1280
1281 /* Hopefully the prologue analysis either correctly determined the
1282 frame's base (which is the SP from the previous frame), or set
1283 that base to "NULL". */
1284 base = info->prev_sp;
1285 if (base == 0)
1286 return;
1287
1288 id = frame_id_build (base, func);
1289
1290 /* Check that we're not going round in circles with the same frame
1291 ID (but avoid applying the test to sentinel frames which do go
1292 round in circles). Can't use frame_id_eq() as that doesn't yet
1293 compare the frame's PC value. */
1294 if (frame_relative_level (next_frame) >= 0
1295 && get_frame_type (next_frame) != DUMMY_FRAME
1296 && frame_id_eq (get_frame_id (next_frame), id))
1297 return;
1298
1299 (*this_id) = id;
1300}
1301
1302static void
1303frv_frame_prev_register (struct frame_info *next_frame,
1304 void **this_prologue_cache,
1305 int regnum, int *optimizedp,
1306 enum lval_type *lvalp, CORE_ADDR *addrp,
1307 int *realnump, void *bufferp)
1308{
1309 struct frv_unwind_cache *info
1310 = frv_frame_unwind_cache (next_frame, this_prologue_cache);
1311 trad_frame_prev_register (next_frame, info->saved_regs, regnum,
1312 optimizedp, lvalp, addrp, realnump, bufferp);
1313}
1314
1315static const struct frame_unwind frv_frame_unwind = {
1316 NORMAL_FRAME,
1317 frv_frame_this_id,
1318 frv_frame_prev_register
1319};
1320
1321static const struct frame_unwind *
1322frv_frame_sniffer (struct frame_info *next_frame)
1323{
1324 return &frv_frame_unwind;
1325}
1326
1327static CORE_ADDR
1328frv_frame_base_address (struct frame_info *next_frame, void **this_cache)
1329{
1330 struct frv_unwind_cache *info
1331 = frv_frame_unwind_cache (next_frame, this_cache);
1332 return info->base;
1333}
1334
1335static const struct frame_base frv_frame_base = {
1336 &frv_frame_unwind,
1337 frv_frame_base_address,
1338 frv_frame_base_address,
1339 frv_frame_base_address
1340};
1341
1342static CORE_ADDR
1343frv_unwind_sp (struct gdbarch *gdbarch, struct frame_info *next_frame)
1344{
1345 return frame_unwind_register_unsigned (next_frame, sp_regnum);
1346}
1347
1348
1349/* Assuming NEXT_FRAME->prev is a dummy, return the frame ID of that
1350 dummy frame. The frame ID's base needs to match the TOS value
1351 saved by save_dummy_frame_tos(), and the PC match the dummy frame's
1352 breakpoint. */
1353
1354static struct frame_id
1355frv_unwind_dummy_id (struct gdbarch *gdbarch, struct frame_info *next_frame)
1356{
1357 return frame_id_build (frv_unwind_sp (gdbarch, next_frame),
1358 frame_pc_unwind (next_frame));
1359}
1360
5ecb7103
KB
1361/* Signal trampolines. */
1362
1363static struct frv_unwind_cache *
1364frv_sigtramp_frame_cache (struct frame_info *next_frame, void **this_cache)
1365{
1366 struct frv_unwind_cache *cache;
1367 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
1368 CORE_ADDR addr;
1369 char buf[4];
1370 int regno;
1371 CORE_ADDR sc_addr_cache_val = 0;
1372
1373 if (*this_cache)
1374 return *this_cache;
1375
1376 cache = FRAME_OBSTACK_ZALLOC (struct frv_unwind_cache);
1377 cache->saved_regs = trad_frame_alloc_saved_regs (next_frame);
1378
1379 frame_unwind_register (next_frame, sp_regnum, buf);
1380 cache->base = extract_unsigned_integer (buf, sizeof buf);
1381
1382 for (regno = 0; regno < frv_num_regs; regno++)
1383 {
1384 cache->saved_regs[regno].addr
1385 = tdep->sigcontext_reg_addr (next_frame, regno, &sc_addr_cache_val);
1386 }
1387
1388
1389 if (cache->saved_regs[sp_regnum].addr != -1
1390 && target_read_memory (cache->saved_regs[sp_regnum].addr,
1391 buf, sizeof buf) == 0)
1392 {
1393 cache->prev_sp = extract_unsigned_integer (buf, sizeof buf);
1394
1395 /* Now that we've bothered to read it out of memory, save the
1396 prev frame's SP value in the cache. */
1397 trad_frame_set_value (cache->saved_regs, sp_regnum, cache->prev_sp);
1398 }
1399 else
1400 {
1401 warning ("Can't read SP value from sigtramp frame");
1402 }
1403
1404 *this_cache = cache;
1405 return cache;
1406}
1407
1408static void
1409frv_sigtramp_frame_this_id (struct frame_info *next_frame, void **this_cache,
1410 struct frame_id *this_id)
1411{
1412 struct frv_unwind_cache *cache =
1413 frv_sigtramp_frame_cache (next_frame, this_cache);
1414
1415 (*this_id) = frame_id_build (cache->base, frame_pc_unwind (next_frame));
1416}
1417
1418static void
1419frv_sigtramp_frame_prev_register (struct frame_info *next_frame,
1420 void **this_cache,
1421 int regnum, int *optimizedp,
1422 enum lval_type *lvalp, CORE_ADDR *addrp,
1423 int *realnump, void *valuep)
1424{
1425 /* Make sure we've initialized the cache. */
1426 frv_sigtramp_frame_cache (next_frame, this_cache);
1427
1428 frv_frame_prev_register (next_frame, this_cache, regnum,
1429 optimizedp, lvalp, addrp, realnump, valuep);
1430}
1431
1432static const struct frame_unwind frv_sigtramp_frame_unwind =
1433{
1434 SIGTRAMP_FRAME,
1435 frv_sigtramp_frame_this_id,
1436 frv_sigtramp_frame_prev_register
1437};
1438
1439static const struct frame_unwind *
1440frv_sigtramp_frame_sniffer (struct frame_info *next_frame)
1441{
1442 CORE_ADDR pc = frame_pc_unwind (next_frame);
1443 char *name;
1444
1445 /* We shouldn't even bother to try if the OSABI didn't register
1446 a sigcontext_reg_addr handler. */
1447 if (!gdbarch_tdep (current_gdbarch)->sigcontext_reg_addr)
1448 return NULL;
1449
1450 find_pc_partial_function (pc, &name, NULL, NULL);
1451 if (PC_IN_SIGTRAMP (pc, name))
1452 return &frv_sigtramp_frame_unwind;
1453
1454 return NULL;
1455}
1cb761c7 1456
456f8b9d
DB
1457static struct gdbarch *
1458frv_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
1459{
1460 struct gdbarch *gdbarch;
1461 struct gdbarch_tdep *var;
7e295833 1462 int elf_flags = 0;
456f8b9d
DB
1463
1464 /* Check to see if we've already built an appropriate architecture
1465 object for this executable. */
1466 arches = gdbarch_list_lookup_by_info (arches, &info);
1467 if (arches)
1468 return arches->gdbarch;
1469
1470 /* Select the right tdep structure for this variant. */
1471 var = new_variant ();
1472 switch (info.bfd_arch_info->mach)
1473 {
1474 case bfd_mach_frv:
1475 case bfd_mach_frvsimple:
1476 case bfd_mach_fr500:
1477 case bfd_mach_frvtomcat:
251a3ae3 1478 case bfd_mach_fr550:
456f8b9d
DB
1479 set_variant_num_gprs (var, 64);
1480 set_variant_num_fprs (var, 64);
1481 break;
1482
1483 case bfd_mach_fr400:
b2d6d697 1484 case bfd_mach_fr450:
456f8b9d
DB
1485 set_variant_num_gprs (var, 32);
1486 set_variant_num_fprs (var, 32);
1487 break;
1488
1489 default:
1490 /* Never heard of this variant. */
1491 return 0;
1492 }
7e295833
KB
1493
1494 /* Extract the ELF flags, if available. */
1495 if (info.abfd && bfd_get_flavour (info.abfd) == bfd_target_elf_flavour)
1496 elf_flags = elf_elfheader (info.abfd)->e_flags;
1497
1498 if (elf_flags & EF_FRV_FDPIC)
1499 set_variant_abi_fdpic (var);
1500
b2d6d697
KB
1501 if (elf_flags & EF_FRV_CPU_FR450)
1502 set_variant_scratch_registers (var);
1503
456f8b9d
DB
1504 gdbarch = gdbarch_alloc (&info, var);
1505
1506 set_gdbarch_short_bit (gdbarch, 16);
1507 set_gdbarch_int_bit (gdbarch, 32);
1508 set_gdbarch_long_bit (gdbarch, 32);
1509 set_gdbarch_long_long_bit (gdbarch, 64);
1510 set_gdbarch_float_bit (gdbarch, 32);
1511 set_gdbarch_double_bit (gdbarch, 64);
1512 set_gdbarch_long_double_bit (gdbarch, 64);
1513 set_gdbarch_ptr_bit (gdbarch, 32);
1514
1515 set_gdbarch_num_regs (gdbarch, frv_num_regs);
6a748db6
KB
1516 set_gdbarch_num_pseudo_regs (gdbarch, frv_num_pseudo_regs);
1517
456f8b9d 1518 set_gdbarch_sp_regnum (gdbarch, sp_regnum);
0ba6dca9 1519 set_gdbarch_deprecated_fp_regnum (gdbarch, fp_regnum);
456f8b9d
DB
1520 set_gdbarch_pc_regnum (gdbarch, pc_regnum);
1521
1522 set_gdbarch_register_name (gdbarch, frv_register_name);
7f398216 1523 set_gdbarch_register_type (gdbarch, frv_register_type);
526eef89 1524 set_gdbarch_register_sim_regno (gdbarch, frv_register_sim_regno);
456f8b9d 1525
6a748db6
KB
1526 set_gdbarch_pseudo_register_read (gdbarch, frv_pseudo_register_read);
1527 set_gdbarch_pseudo_register_write (gdbarch, frv_pseudo_register_write);
1528
456f8b9d
DB
1529 set_gdbarch_skip_prologue (gdbarch, frv_skip_prologue);
1530 set_gdbarch_breakpoint_from_pc (gdbarch, frv_breakpoint_from_pc);
46a16dba 1531 set_gdbarch_adjust_breakpoint_address (gdbarch, frv_gdbarch_adjust_breakpoint_address);
456f8b9d 1532
19772a2c 1533 set_gdbarch_deprecated_frameless_function_invocation (gdbarch, frv_frameless_function_invocation);
456f8b9d 1534
1fd35568 1535 set_gdbarch_use_struct_convention (gdbarch, always_use_struct_convention);
cd31fb03 1536 set_gdbarch_extract_return_value (gdbarch, frv_extract_return_value);
456f8b9d 1537
4183d812 1538 set_gdbarch_deprecated_store_struct_return (gdbarch, frv_store_struct_return);
cd31fb03 1539 set_gdbarch_store_return_value (gdbarch, frv_store_return_value);
74055713 1540 set_gdbarch_deprecated_extract_struct_value_address (gdbarch, frv_extract_struct_value_address);
456f8b9d 1541
1cb761c7
KB
1542 /* Frame stuff. */
1543 set_gdbarch_unwind_pc (gdbarch, frv_unwind_pc);
1544 set_gdbarch_unwind_sp (gdbarch, frv_unwind_sp);
1545 set_gdbarch_frame_align (gdbarch, frv_frame_align);
1cb761c7 1546 frame_base_set_default (gdbarch, &frv_frame_base);
5ecb7103
KB
1547 /* We set the sniffer lower down after the OSABI hooks have been
1548 established. */
456f8b9d 1549
1cb761c7
KB
1550 /* Settings for calling functions in the inferior. */
1551 set_gdbarch_push_dummy_call (gdbarch, frv_push_dummy_call);
1552 set_gdbarch_unwind_dummy_id (gdbarch, frv_unwind_dummy_id);
456f8b9d
DB
1553
1554 /* Settings that should be unnecessary. */
1555 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
1556
456f8b9d 1557 set_gdbarch_write_pc (gdbarch, generic_target_write_pc);
456f8b9d 1558
456f8b9d 1559 set_gdbarch_remote_translate_xfer_address
aed7f26a 1560 (gdbarch, generic_remote_translate_xfer_address);
456f8b9d
DB
1561
1562 /* Hardware watchpoint / breakpoint support. */
1563 switch (info.bfd_arch_info->mach)
1564 {
1565 case bfd_mach_frv:
1566 case bfd_mach_frvsimple:
1567 case bfd_mach_fr500:
1568 case bfd_mach_frvtomcat:
1569 /* fr500-style hardware debugging support. */
1570 var->num_hw_watchpoints = 4;
1571 var->num_hw_breakpoints = 4;
1572 break;
1573
1574 case bfd_mach_fr400:
b2d6d697 1575 case bfd_mach_fr450:
456f8b9d
DB
1576 /* fr400-style hardware debugging support. */
1577 var->num_hw_watchpoints = 2;
1578 var->num_hw_breakpoints = 4;
1579 break;
1580
1581 default:
1582 /* Otherwise, assume we don't have hardware debugging support. */
1583 var->num_hw_watchpoints = 0;
1584 var->num_hw_breakpoints = 0;
1585 break;
1586 }
1587
36482093 1588 set_gdbarch_print_insn (gdbarch, print_insn_frv);
c4d10515
KB
1589 if (frv_abi (gdbarch) == FRV_ABI_FDPIC)
1590 set_gdbarch_convert_from_func_ptr_addr (gdbarch,
1591 frv_convert_from_func_ptr_addr);
36482093 1592
5ecb7103
KB
1593 /* Hook in ABI-specific overrides, if they have been registered. */
1594 gdbarch_init_osabi (info, gdbarch);
1595
1596 /* Set the sigtramp frame sniffer. */
1597 frame_unwind_append_sniffer (gdbarch, frv_sigtramp_frame_sniffer);
1598
1599 /* Set the fallback (prologue based) frame sniffer. */
1600 frame_unwind_append_sniffer (gdbarch, frv_frame_sniffer);
1601
456f8b9d
DB
1602 return gdbarch;
1603}
1604
1605void
1606_initialize_frv_tdep (void)
1607{
1608 register_gdbarch_init (bfd_arch_frv, frv_gdbarch_init);
456f8b9d 1609}
This page took 0.262963 seconds and 4 git commands to generate.