Remove PC from syscall_next_pc
[deliverable/binutils-gdb.git] / gdb / gdbserver / linux-arm-low.c
CommitLineData
0a30fbc4 1/* GNU/Linux/ARM specific low level interface, for the remote server for GDB.
618f726f 2 Copyright (C) 1995-2016 Free Software Foundation, Inc.
0a30fbc4
DJ
3
4 This file is part of GDB.
5
6 This program is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
a9762ec7 8 the Free Software Foundation; either version 3 of the License, or
0a30fbc4
DJ
9 (at your option) any later version.
10
11 This program is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
a9762ec7 17 along with this program. If not, see <http://www.gnu.org/licenses/>. */
0a30fbc4
DJ
18
19#include "server.h"
58caa3dc 20#include "linux-low.h"
deca266c 21#include "arch/arm.h"
d9311bfa
AT
22#include "arch/arm-linux.h"
23#include "arch/arm-get-next-pcs.h"
bd9e6534 24#include "linux-aarch32-low.h"
0a30fbc4 25
bd9e6534 26#include <sys/uio.h>
3743bb4f
DE
27/* Don't include elf.h if linux/elf.h got included by gdb_proc_service.h.
28 On Bionic elf.h and linux/elf.h have conflicting definitions. */
29#ifndef ELFMAG0
58d6951d 30#include <elf.h>
3743bb4f 31#endif
5826e159 32#include "nat/gdb_ptrace.h"
09b4ad9f 33#include <signal.h>
d9311bfa 34#include <sys/syscall.h>
9308fc88 35
58d6951d 36/* Defined in auto-generated files. */
d05b4ac3 37void init_registers_arm (void);
3aee8918
PA
38extern const struct target_desc *tdesc_arm;
39
d05b4ac3 40void init_registers_arm_with_iwmmxt (void);
3aee8918
PA
41extern const struct target_desc *tdesc_arm_with_iwmmxt;
42
58d6951d 43void init_registers_arm_with_vfpv2 (void);
3aee8918
PA
44extern const struct target_desc *tdesc_arm_with_vfpv2;
45
58d6951d 46void init_registers_arm_with_vfpv3 (void);
3aee8918
PA
47extern const struct target_desc *tdesc_arm_with_vfpv3;
48
9308fc88
DJ
49#ifndef PTRACE_GET_THREAD_AREA
50#define PTRACE_GET_THREAD_AREA 22
51#endif
52
fb1e4ffc
DJ
53#ifndef PTRACE_GETWMMXREGS
54# define PTRACE_GETWMMXREGS 18
55# define PTRACE_SETWMMXREGS 19
56#endif
57
58d6951d
DJ
58#ifndef PTRACE_GETVFPREGS
59# define PTRACE_GETVFPREGS 27
60# define PTRACE_SETVFPREGS 28
61#endif
62
09b4ad9f
UW
63#ifndef PTRACE_GETHBPREGS
64#define PTRACE_GETHBPREGS 29
65#define PTRACE_SETHBPREGS 30
66#endif
67
68/* Information describing the hardware breakpoint capabilities. */
71487fd7 69static struct
09b4ad9f
UW
70{
71 unsigned char arch;
72 unsigned char max_wp_length;
73 unsigned char wp_count;
74 unsigned char bp_count;
71487fd7 75} arm_linux_hwbp_cap;
09b4ad9f
UW
76
77/* Enum describing the different types of ARM hardware break-/watch-points. */
78typedef enum
79{
80 arm_hwbp_break = 0,
81 arm_hwbp_load = 1,
82 arm_hwbp_store = 2,
83 arm_hwbp_access = 3
84} arm_hwbp_type;
85
86/* Type describing an ARM Hardware Breakpoint Control register value. */
87typedef unsigned int arm_hwbp_control_t;
88
89/* Structure used to keep track of hardware break-/watch-points. */
90struct arm_linux_hw_breakpoint
91{
92 /* Address to break on, or being watched. */
93 unsigned int address;
94 /* Control register for break-/watch- point. */
95 arm_hwbp_control_t control;
96};
97
98/* Since we cannot dynamically allocate subfields of arch_process_info,
99 assume a maximum number of supported break-/watchpoints. */
100#define MAX_BPTS 32
101#define MAX_WPTS 32
102
103/* Per-process arch-specific data we want to keep. */
104struct arch_process_info
105{
106 /* Hardware breakpoints for this process. */
107 struct arm_linux_hw_breakpoint bpts[MAX_BPTS];
108 /* Hardware watchpoints for this process. */
109 struct arm_linux_hw_breakpoint wpts[MAX_WPTS];
110};
111
112/* Per-thread arch-specific data we want to keep. */
113struct arch_lwp_info
114{
115 /* Non-zero if our copy differs from what's recorded in the thread. */
116 char bpts_changed[MAX_BPTS];
117 char wpts_changed[MAX_WPTS];
118 /* Cached stopped data address. */
119 CORE_ADDR stopped_data_address;
120};
121
58d6951d
DJ
122/* These are in <asm/elf.h> in current kernels. */
123#define HWCAP_VFP 64
124#define HWCAP_IWMMXT 512
125#define HWCAP_NEON 4096
126#define HWCAP_VFPv3 8192
127#define HWCAP_VFPv3D16 16384
128
0a30fbc4
DJ
129#ifdef HAVE_SYS_REG_H
130#include <sys/reg.h>
131#endif
132
23ce3b1c 133#define arm_num_regs 26
0a30fbc4 134
2ec06d2e 135static int arm_regmap[] = {
0a30fbc4
DJ
136 0, 4, 8, 12, 16, 20, 24, 28,
137 32, 36, 40, 44, 48, 52, 56, 60,
23ce3b1c
DJ
138 -1, -1, -1, -1, -1, -1, -1, -1, -1,
139 64
0a30fbc4
DJ
140};
141
d9311bfa
AT
142/* Forward declarations needed for get_next_pcs ops. */
143static ULONGEST get_next_pcs_read_memory_unsigned_integer (CORE_ADDR memaddr,
144 int len,
145 int byte_order);
146
147static CORE_ADDR get_next_pcs_addr_bits_remove (struct arm_get_next_pcs *self,
148 CORE_ADDR val);
149
553cb527 150static CORE_ADDR get_next_pcs_syscall_next_pc (struct arm_get_next_pcs *self);
d9311bfa
AT
151
152static int get_next_pcs_is_thumb (struct arm_get_next_pcs *self);
153
154/* get_next_pcs operations. */
155static struct arm_get_next_pcs_ops get_next_pcs_ops = {
156 get_next_pcs_read_memory_unsigned_integer,
157 get_next_pcs_syscall_next_pc,
158 get_next_pcs_addr_bits_remove,
ed443b61
YQ
159 get_next_pcs_is_thumb,
160 arm_linux_get_next_pcs_fixup,
d9311bfa
AT
161};
162
2ec06d2e
DJ
163static int
164arm_cannot_store_register (int regno)
0a30fbc4 165{
2ec06d2e 166 return (regno >= arm_num_regs);
0a30fbc4
DJ
167}
168
2ec06d2e
DJ
169static int
170arm_cannot_fetch_register (int regno)
0a30fbc4 171{
2ec06d2e 172 return (regno >= arm_num_regs);
0a30fbc4
DJ
173}
174
fb1e4ffc 175static void
442ea881 176arm_fill_wmmxregset (struct regcache *regcache, void *buf)
fb1e4ffc
DJ
177{
178 int i;
179
89abb039 180 if (regcache->tdesc != tdesc_arm_with_iwmmxt)
58d6951d
DJ
181 return;
182
fb1e4ffc 183 for (i = 0; i < 16; i++)
442ea881 184 collect_register (regcache, arm_num_regs + i, (char *) buf + i * 8);
fb1e4ffc
DJ
185
186 /* We only have access to wcssf, wcasf, and wcgr0-wcgr3. */
187 for (i = 0; i < 6; i++)
442ea881
PA
188 collect_register (regcache, arm_num_regs + i + 16,
189 (char *) buf + 16 * 8 + i * 4);
fb1e4ffc
DJ
190}
191
192static void
442ea881 193arm_store_wmmxregset (struct regcache *regcache, const void *buf)
fb1e4ffc
DJ
194{
195 int i;
196
89abb039 197 if (regcache->tdesc != tdesc_arm_with_iwmmxt)
58d6951d
DJ
198 return;
199
fb1e4ffc 200 for (i = 0; i < 16; i++)
442ea881 201 supply_register (regcache, arm_num_regs + i, (char *) buf + i * 8);
fb1e4ffc
DJ
202
203 /* We only have access to wcssf, wcasf, and wcgr0-wcgr3. */
204 for (i = 0; i < 6; i++)
442ea881
PA
205 supply_register (regcache, arm_num_regs + i + 16,
206 (char *) buf + 16 * 8 + i * 4);
fb1e4ffc
DJ
207}
208
58d6951d 209static void
442ea881 210arm_fill_vfpregset (struct regcache *regcache, void *buf)
58d6951d 211{
bd9e6534 212 int num;
58d6951d 213
89abb039
YQ
214 if (regcache->tdesc == tdesc_arm_with_neon
215 || regcache->tdesc == tdesc_arm_with_vfpv3)
58d6951d 216 num = 32;
89abb039 217 else if (regcache->tdesc == tdesc_arm_with_vfpv2)
58d6951d 218 num = 16;
89abb039
YQ
219 else
220 return;
58d6951d 221
bd9e6534 222 arm_fill_vfpregset_num (regcache, buf, num);
58d6951d
DJ
223}
224
d9311bfa
AT
225/* Wrapper of UNMAKE_THUMB_ADDR for get_next_pcs. */
226static CORE_ADDR
227get_next_pcs_addr_bits_remove (struct arm_get_next_pcs *self, CORE_ADDR val)
228{
229 return UNMAKE_THUMB_ADDR (val);
230}
231
58d6951d 232static void
442ea881 233arm_store_vfpregset (struct regcache *regcache, const void *buf)
58d6951d 234{
bd9e6534 235 int num;
58d6951d 236
89abb039
YQ
237 if (regcache->tdesc == tdesc_arm_with_neon
238 || regcache->tdesc == tdesc_arm_with_vfpv3)
58d6951d 239 num = 32;
89abb039 240 else if (regcache->tdesc == tdesc_arm_with_vfpv2)
58d6951d 241 num = 16;
89abb039
YQ
242 else
243 return;
58d6951d 244
bd9e6534 245 arm_store_vfpregset_num (regcache, buf, num);
58d6951d 246}
fb1e4ffc 247
d9311bfa
AT
248/* Wrapper of arm_is_thumb_mode for get_next_pcs. */
249static int
250get_next_pcs_is_thumb (struct arm_get_next_pcs *self)
251{
252 return arm_is_thumb_mode ();
253}
254
255/* Read memory from the inferiror.
256 BYTE_ORDER is ignored and there to keep compatiblity with GDB's
257 read_memory_unsigned_integer. */
258static ULONGEST
259get_next_pcs_read_memory_unsigned_integer (CORE_ADDR memaddr,
260 int len,
261 int byte_order)
262{
263 ULONGEST res;
264
265 (*the_target->read_memory) (memaddr, (unsigned char *) &res, len);
266 return res;
267}
268
9308fc88
DJ
269/* Fetch the thread-local storage pointer for libthread_db. */
270
271ps_err_e
272ps_get_thread_area (const struct ps_prochandle *ph,
1b3f6016 273 lwpid_t lwpid, int idx, void **base)
9308fc88
DJ
274{
275 if (ptrace (PTRACE_GET_THREAD_AREA, lwpid, NULL, base) != 0)
276 return PS_ERR;
277
278 /* IDX is the bias from the thread pointer to the beginning of the
279 thread descriptor. It has to be subtracted due to implementation
280 quirks in libthread_db. */
281 *base = (void *) ((char *)*base - idx);
282
283 return PS_OK;
284}
285
09b4ad9f 286
71487fd7
UW
287/* Query Hardware Breakpoint information for the target we are attached to
288 (using PID as ptrace argument) and set up arm_linux_hwbp_cap. */
289static void
290arm_linux_init_hwbp_cap (int pid)
09b4ad9f 291{
71487fd7 292 unsigned int val;
09b4ad9f 293
71487fd7
UW
294 if (ptrace (PTRACE_GETHBPREGS, pid, 0, &val) < 0)
295 return;
09b4ad9f 296
71487fd7
UW
297 arm_linux_hwbp_cap.arch = (unsigned char)((val >> 24) & 0xff);
298 if (arm_linux_hwbp_cap.arch == 0)
299 return;
09b4ad9f 300
71487fd7
UW
301 arm_linux_hwbp_cap.max_wp_length = (unsigned char)((val >> 16) & 0xff);
302 arm_linux_hwbp_cap.wp_count = (unsigned char)((val >> 8) & 0xff);
303 arm_linux_hwbp_cap.bp_count = (unsigned char)(val & 0xff);
09b4ad9f 304
71487fd7
UW
305 if (arm_linux_hwbp_cap.wp_count > MAX_WPTS)
306 internal_error (__FILE__, __LINE__, "Unsupported number of watchpoints");
307 if (arm_linux_hwbp_cap.bp_count > MAX_BPTS)
308 internal_error (__FILE__, __LINE__, "Unsupported number of breakpoints");
09b4ad9f
UW
309}
310
311/* How many hardware breakpoints are available? */
312static int
313arm_linux_get_hw_breakpoint_count (void)
314{
71487fd7 315 return arm_linux_hwbp_cap.bp_count;
09b4ad9f
UW
316}
317
318/* How many hardware watchpoints are available? */
319static int
320arm_linux_get_hw_watchpoint_count (void)
321{
71487fd7 322 return arm_linux_hwbp_cap.wp_count;
09b4ad9f
UW
323}
324
325/* Maximum length of area watched by hardware watchpoint. */
326static int
327arm_linux_get_hw_watchpoint_max_length (void)
328{
71487fd7 329 return arm_linux_hwbp_cap.max_wp_length;
09b4ad9f
UW
330}
331
332/* Initialize an ARM hardware break-/watch-point control register value.
333 BYTE_ADDRESS_SELECT is the mask of bytes to trigger on; HWBP_TYPE is the
334 type of break-/watch-point; ENABLE indicates whether the point is enabled.
335 */
336static arm_hwbp_control_t
337arm_hwbp_control_initialize (unsigned byte_address_select,
338 arm_hwbp_type hwbp_type,
339 int enable)
340{
341 gdb_assert ((byte_address_select & ~0xffU) == 0);
342 gdb_assert (hwbp_type != arm_hwbp_break
343 || ((byte_address_select & 0xfU) != 0));
344
345 return (byte_address_select << 5) | (hwbp_type << 3) | (3 << 1) | enable;
346}
347
348/* Does the breakpoint control value CONTROL have the enable bit set? */
349static int
350arm_hwbp_control_is_enabled (arm_hwbp_control_t control)
351{
352 return control & 0x1;
353}
354
355/* Is the breakpoint control value CONTROL initialized? */
356static int
357arm_hwbp_control_is_initialized (arm_hwbp_control_t control)
358{
359 return control != 0;
360}
361
362/* Change a breakpoint control word so that it is in the disabled state. */
363static arm_hwbp_control_t
364arm_hwbp_control_disable (arm_hwbp_control_t control)
365{
366 return control & ~0x1;
367}
368
369/* Are two break-/watch-points equal? */
370static int
371arm_linux_hw_breakpoint_equal (const struct arm_linux_hw_breakpoint *p1,
372 const struct arm_linux_hw_breakpoint *p2)
373{
374 return p1->address == p2->address && p1->control == p2->control;
375}
376
802e8e6d
PA
377/* Convert a raw breakpoint type to an enum arm_hwbp_type. */
378
171de4b8 379static arm_hwbp_type
802e8e6d
PA
380raw_bkpt_type_to_arm_hwbp_type (enum raw_bkpt_type raw_type)
381{
382 switch (raw_type)
383 {
384 case raw_bkpt_type_hw:
385 return arm_hwbp_break;
386 case raw_bkpt_type_write_wp:
387 return arm_hwbp_store;
388 case raw_bkpt_type_read_wp:
389 return arm_hwbp_load;
390 case raw_bkpt_type_access_wp:
391 return arm_hwbp_access;
392 default:
393 gdb_assert_not_reached ("unhandled raw type");
394 }
395}
396
09b4ad9f
UW
397/* Initialize the hardware breakpoint structure P for a breakpoint or
398 watchpoint at ADDR to LEN. The type of watchpoint is given in TYPE.
b62e2b27
UW
399 Returns -1 if TYPE is unsupported, or -2 if the particular combination
400 of ADDR and LEN cannot be implemented. Otherwise, returns 0 if TYPE
401 represents a breakpoint and 1 if type represents a watchpoint. */
09b4ad9f 402static int
802e8e6d
PA
403arm_linux_hw_point_initialize (enum raw_bkpt_type raw_type, CORE_ADDR addr,
404 int len, struct arm_linux_hw_breakpoint *p)
09b4ad9f
UW
405{
406 arm_hwbp_type hwbp_type;
407 unsigned mask;
408
802e8e6d 409 hwbp_type = raw_bkpt_type_to_arm_hwbp_type (raw_type);
09b4ad9f
UW
410
411 if (hwbp_type == arm_hwbp_break)
412 {
413 /* For breakpoints, the length field encodes the mode. */
414 switch (len)
415 {
416 case 2: /* 16-bit Thumb mode breakpoint */
417 case 3: /* 32-bit Thumb mode breakpoint */
fcf303ab
UW
418 mask = 0x3;
419 addr &= ~1;
09b4ad9f
UW
420 break;
421 case 4: /* 32-bit ARM mode breakpoint */
422 mask = 0xf;
fcf303ab 423 addr &= ~3;
09b4ad9f
UW
424 break;
425 default:
426 /* Unsupported. */
b62e2b27 427 return -2;
09b4ad9f 428 }
09b4ad9f
UW
429 }
430 else
431 {
432 CORE_ADDR max_wp_length = arm_linux_get_hw_watchpoint_max_length ();
433 CORE_ADDR aligned_addr;
434
435 /* Can not set watchpoints for zero or negative lengths. */
436 if (len <= 0)
b62e2b27 437 return -2;
09b4ad9f
UW
438 /* The current ptrace interface can only handle watchpoints that are a
439 power of 2. */
440 if ((len & (len - 1)) != 0)
b62e2b27 441 return -2;
09b4ad9f
UW
442
443 /* Test that the range [ADDR, ADDR + LEN) fits into the largest address
444 range covered by a watchpoint. */
445 aligned_addr = addr & ~(max_wp_length - 1);
446 if (aligned_addr + max_wp_length < addr + len)
b62e2b27 447 return -2;
09b4ad9f
UW
448
449 mask = (1 << len) - 1;
450 }
451
452 p->address = (unsigned int) addr;
453 p->control = arm_hwbp_control_initialize (mask, hwbp_type, 1);
454
455 return hwbp_type != arm_hwbp_break;
456}
457
458/* Callback to mark a watch-/breakpoint to be updated in all threads of
459 the current process. */
460
461struct update_registers_data
462{
463 int watch;
464 int i;
465};
466
467static int
468update_registers_callback (struct inferior_list_entry *entry, void *arg)
469{
d86d4aaf
DE
470 struct thread_info *thread = (struct thread_info *) entry;
471 struct lwp_info *lwp = get_thread_lwp (thread);
09b4ad9f
UW
472 struct update_registers_data *data = (struct update_registers_data *) arg;
473
474 /* Only update the threads of the current process. */
0bfdf32f 475 if (pid_of (thread) == pid_of (current_thread))
09b4ad9f
UW
476 {
477 /* The actual update is done later just before resuming the lwp,
478 we just mark that the registers need updating. */
479 if (data->watch)
480 lwp->arch_private->wpts_changed[data->i] = 1;
481 else
482 lwp->arch_private->bpts_changed[data->i] = 1;
483
484 /* If the lwp isn't stopped, force it to momentarily pause, so
485 we can update its breakpoint registers. */
486 if (!lwp->stopped)
487 linux_stop_lwp (lwp);
488 }
489
490 return 0;
491}
492
802e8e6d
PA
493static int
494arm_supports_z_point_type (char z_type)
495{
496 switch (z_type)
497 {
abeead09 498 case Z_PACKET_SW_BP:
802e8e6d
PA
499 case Z_PACKET_HW_BP:
500 case Z_PACKET_WRITE_WP:
501 case Z_PACKET_READ_WP:
502 case Z_PACKET_ACCESS_WP:
503 return 1;
504 default:
505 /* Leave the handling of sw breakpoints with the gdb client. */
506 return 0;
507 }
508}
509
09b4ad9f
UW
510/* Insert hardware break-/watchpoint. */
511static int
802e8e6d
PA
512arm_insert_point (enum raw_bkpt_type type, CORE_ADDR addr,
513 int len, struct raw_breakpoint *bp)
09b4ad9f
UW
514{
515 struct process_info *proc = current_process ();
516 struct arm_linux_hw_breakpoint p, *pts;
517 int watch, i, count;
518
519 watch = arm_linux_hw_point_initialize (type, addr, len, &p);
520 if (watch < 0)
521 {
522 /* Unsupported. */
b62e2b27 523 return watch == -1 ? 1 : -1;
09b4ad9f
UW
524 }
525
526 if (watch)
527 {
528 count = arm_linux_get_hw_watchpoint_count ();
fe978cb0 529 pts = proc->priv->arch_private->wpts;
09b4ad9f
UW
530 }
531 else
532 {
533 count = arm_linux_get_hw_breakpoint_count ();
fe978cb0 534 pts = proc->priv->arch_private->bpts;
09b4ad9f
UW
535 }
536
537 for (i = 0; i < count; i++)
538 if (!arm_hwbp_control_is_enabled (pts[i].control))
539 {
540 struct update_registers_data data = { watch, i };
541 pts[i] = p;
d86d4aaf 542 find_inferior (&all_threads, update_registers_callback, &data);
09b4ad9f
UW
543 return 0;
544 }
545
546 /* We're out of watchpoints. */
547 return -1;
548}
549
550/* Remove hardware break-/watchpoint. */
551static int
802e8e6d
PA
552arm_remove_point (enum raw_bkpt_type type, CORE_ADDR addr,
553 int len, struct raw_breakpoint *bp)
09b4ad9f
UW
554{
555 struct process_info *proc = current_process ();
556 struct arm_linux_hw_breakpoint p, *pts;
557 int watch, i, count;
558
559 watch = arm_linux_hw_point_initialize (type, addr, len, &p);
560 if (watch < 0)
561 {
562 /* Unsupported. */
563 return -1;
564 }
565
566 if (watch)
567 {
568 count = arm_linux_get_hw_watchpoint_count ();
fe978cb0 569 pts = proc->priv->arch_private->wpts;
09b4ad9f
UW
570 }
571 else
572 {
573 count = arm_linux_get_hw_breakpoint_count ();
fe978cb0 574 pts = proc->priv->arch_private->bpts;
09b4ad9f
UW
575 }
576
577 for (i = 0; i < count; i++)
578 if (arm_linux_hw_breakpoint_equal (&p, pts + i))
579 {
580 struct update_registers_data data = { watch, i };
581 pts[i].control = arm_hwbp_control_disable (pts[i].control);
d86d4aaf 582 find_inferior (&all_threads, update_registers_callback, &data);
09b4ad9f
UW
583 return 0;
584 }
585
586 /* No watchpoint matched. */
587 return -1;
588}
589
590/* Return whether current thread is stopped due to a watchpoint. */
591static int
592arm_stopped_by_watchpoint (void)
593{
0bfdf32f 594 struct lwp_info *lwp = get_thread_lwp (current_thread);
a5362b9a 595 siginfo_t siginfo;
09b4ad9f
UW
596
597 /* We must be able to set hardware watchpoints. */
598 if (arm_linux_get_hw_watchpoint_count () == 0)
599 return 0;
600
601 /* Retrieve siginfo. */
602 errno = 0;
0bfdf32f 603 ptrace (PTRACE_GETSIGINFO, lwpid_of (current_thread), 0, &siginfo);
09b4ad9f
UW
604 if (errno != 0)
605 return 0;
606
607 /* This must be a hardware breakpoint. */
608 if (siginfo.si_signo != SIGTRAP
609 || (siginfo.si_code & 0xffff) != 0x0004 /* TRAP_HWBKPT */)
610 return 0;
611
612 /* If we are in a positive slot then we're looking at a breakpoint and not
613 a watchpoint. */
614 if (siginfo.si_errno >= 0)
615 return 0;
616
617 /* Cache stopped data address for use by arm_stopped_data_address. */
618 lwp->arch_private->stopped_data_address
619 = (CORE_ADDR) (uintptr_t) siginfo.si_addr;
620
621 return 1;
622}
623
624/* Return data address that triggered watchpoint. Called only if
625 arm_stopped_by_watchpoint returned true. */
626static CORE_ADDR
627arm_stopped_data_address (void)
628{
0bfdf32f 629 struct lwp_info *lwp = get_thread_lwp (current_thread);
09b4ad9f
UW
630 return lwp->arch_private->stopped_data_address;
631}
632
633/* Called when a new process is created. */
634static struct arch_process_info *
635arm_new_process (void)
636{
8d749320 637 struct arch_process_info *info = XCNEW (struct arch_process_info);
09b4ad9f
UW
638 return info;
639}
640
641/* Called when a new thread is detected. */
34c703da
GB
642static void
643arm_new_thread (struct lwp_info *lwp)
09b4ad9f 644{
8d749320 645 struct arch_lwp_info *info = XCNEW (struct arch_lwp_info);
09b4ad9f
UW
646 int i;
647
648 for (i = 0; i < MAX_BPTS; i++)
649 info->bpts_changed[i] = 1;
650 for (i = 0; i < MAX_WPTS; i++)
651 info->wpts_changed[i] = 1;
652
34c703da 653 lwp->arch_private = info;
09b4ad9f
UW
654}
655
3a8a0396
DB
656static void
657arm_new_fork (struct process_info *parent, struct process_info *child)
658{
69291610
HW
659 struct arch_process_info *parent_proc_info;
660 struct arch_process_info *child_proc_info;
3a8a0396
DB
661 struct lwp_info *child_lwp;
662 struct arch_lwp_info *child_lwp_info;
663 int i;
664
665 /* These are allocated by linux_add_process. */
61a7418c
DB
666 gdb_assert (parent->priv != NULL
667 && parent->priv->arch_private != NULL);
668 gdb_assert (child->priv != NULL
669 && child->priv->arch_private != NULL);
3a8a0396 670
69291610
HW
671 parent_proc_info = parent->priv->arch_private;
672 child_proc_info = child->priv->arch_private;
673
3a8a0396
DB
674 /* Linux kernel before 2.6.33 commit
675 72f674d203cd230426437cdcf7dd6f681dad8b0d
676 will inherit hardware debug registers from parent
677 on fork/vfork/clone. Newer Linux kernels create such tasks with
678 zeroed debug registers.
679
680 GDB core assumes the child inherits the watchpoints/hw
681 breakpoints of the parent, and will remove them all from the
682 forked off process. Copy the debug registers mirrors into the
683 new process so that all breakpoints and watchpoints can be
684 removed together. The debug registers mirror will become zeroed
685 in the end before detaching the forked off process, thus making
686 this compatible with older Linux kernels too. */
687
688 *child_proc_info = *parent_proc_info;
689
690 /* Mark all the hardware breakpoints and watchpoints as changed to
691 make sure that the registers will be updated. */
692 child_lwp = find_lwp_pid (ptid_of (child));
693 child_lwp_info = child_lwp->arch_private;
694 for (i = 0; i < MAX_BPTS; i++)
695 child_lwp_info->bpts_changed[i] = 1;
696 for (i = 0; i < MAX_WPTS; i++)
697 child_lwp_info->wpts_changed[i] = 1;
698}
699
09b4ad9f
UW
700/* Called when resuming a thread.
701 If the debug regs have changed, update the thread's copies. */
702static void
703arm_prepare_to_resume (struct lwp_info *lwp)
704{
d86d4aaf
DE
705 struct thread_info *thread = get_lwp_thread (lwp);
706 int pid = lwpid_of (thread);
707 struct process_info *proc = find_process_pid (pid_of (thread));
fe978cb0 708 struct arch_process_info *proc_info = proc->priv->arch_private;
09b4ad9f
UW
709 struct arch_lwp_info *lwp_info = lwp->arch_private;
710 int i;
711
712 for (i = 0; i < arm_linux_get_hw_breakpoint_count (); i++)
713 if (lwp_info->bpts_changed[i])
714 {
715 errno = 0;
716
717 if (arm_hwbp_control_is_enabled (proc_info->bpts[i].control))
f15f9948 718 if (ptrace (PTRACE_SETHBPREGS, pid,
b8e1b30e 719 (PTRACE_TYPE_ARG3) ((i << 1) + 1),
f15f9948 720 &proc_info->bpts[i].address) < 0)
71487fd7 721 perror_with_name ("Unexpected error setting breakpoint address");
09b4ad9f
UW
722
723 if (arm_hwbp_control_is_initialized (proc_info->bpts[i].control))
f15f9948 724 if (ptrace (PTRACE_SETHBPREGS, pid,
b8e1b30e 725 (PTRACE_TYPE_ARG3) ((i << 1) + 2),
f15f9948 726 &proc_info->bpts[i].control) < 0)
71487fd7 727 perror_with_name ("Unexpected error setting breakpoint");
09b4ad9f
UW
728
729 lwp_info->bpts_changed[i] = 0;
730 }
731
732 for (i = 0; i < arm_linux_get_hw_watchpoint_count (); i++)
733 if (lwp_info->wpts_changed[i])
734 {
735 errno = 0;
736
737 if (arm_hwbp_control_is_enabled (proc_info->wpts[i].control))
f15f9948 738 if (ptrace (PTRACE_SETHBPREGS, pid,
b8e1b30e 739 (PTRACE_TYPE_ARG3) -((i << 1) + 1),
f15f9948 740 &proc_info->wpts[i].address) < 0)
71487fd7 741 perror_with_name ("Unexpected error setting watchpoint address");
09b4ad9f
UW
742
743 if (arm_hwbp_control_is_initialized (proc_info->wpts[i].control))
f15f9948 744 if (ptrace (PTRACE_SETHBPREGS, pid,
b8e1b30e 745 (PTRACE_TYPE_ARG3) -((i << 1) + 2),
f15f9948 746 &proc_info->wpts[i].control) < 0)
71487fd7 747 perror_with_name ("Unexpected error setting watchpoint");
09b4ad9f
UW
748
749 lwp_info->wpts_changed[i] = 0;
750 }
751}
752
f7a6a40d
YQ
753/* Find the next pc for a sigreturn or rt_sigreturn syscall. In
754 addition, set IS_THUMB depending on whether we will return to ARM
755 or Thumb code.
d9311bfa
AT
756 See arm-linux.h for stack layout details. */
757static CORE_ADDR
f7a6a40d
YQ
758arm_sigreturn_next_pc (struct regcache *regcache, int svc_number,
759 int *is_thumb)
d9311bfa
AT
760{
761 unsigned long sp;
762 unsigned long sp_data;
763 /* Offset of PC register. */
764 int pc_offset = 0;
765 CORE_ADDR next_pc = 0;
f7a6a40d 766 CORE_ADDR cpsr;
d9311bfa
AT
767
768 gdb_assert (svc_number == __NR_sigreturn || svc_number == __NR_rt_sigreturn);
769
770 collect_register_by_name (regcache, "sp", &sp);
771 (*the_target->read_memory) (sp, (unsigned char *) &sp_data, 4);
772
773 pc_offset = arm_linux_sigreturn_next_pc_offset
774 (sp, sp_data, svc_number, __NR_sigreturn == svc_number ? 1 : 0);
775
776 (*the_target->read_memory) (sp + pc_offset, (unsigned char *) &next_pc, 4);
777
f7a6a40d
YQ
778 /* Set IS_THUMB according the CPSR saved on the stack. */
779 (*the_target->read_memory) (sp + pc_offset + 4, (unsigned char *) &cpsr, 4);
780 *is_thumb = ((cpsr & CPSR_T) != 0);
781
d9311bfa
AT
782 return next_pc;
783}
784
785/* When PC is at a syscall instruction, return the PC of the next
786 instruction to be executed. */
787static CORE_ADDR
553cb527 788get_next_pcs_syscall_next_pc (struct arm_get_next_pcs *self)
d9311bfa
AT
789{
790 CORE_ADDR next_pc = 0;
553cb527 791 CORE_ADDR pc = regcache_read_pc (self->regcache);
d9311bfa
AT
792 int is_thumb = arm_is_thumb_mode ();
793 ULONGEST svc_number = 0;
794 struct regcache *regcache = self->regcache;
795
796 if (is_thumb)
797 {
798 collect_register (regcache, 7, &svc_number);
799 next_pc = pc + 2;
800 }
801 else
802 {
803 unsigned long this_instr;
804 unsigned long svc_operand;
805
806 (*the_target->read_memory) (pc, (unsigned char *) &this_instr, 4);
807 svc_operand = (0x00ffffff & this_instr);
808
809 if (svc_operand) /* OABI. */
810 {
811 svc_number = svc_operand - 0x900000;
812 }
813 else /* EABI. */
814 {
815 collect_register (regcache, 7, &svc_number);
816 }
817
818 next_pc = pc + 4;
819 }
820
821 /* This is a sigreturn or sigreturn_rt syscall. */
822 if (svc_number == __NR_sigreturn || svc_number == __NR_rt_sigreturn)
823 {
f7a6a40d
YQ
824 /* SIGRETURN or RT_SIGRETURN may affect the arm thumb mode, so
825 update IS_THUMB. */
826 next_pc = arm_sigreturn_next_pc (regcache, svc_number, &is_thumb);
d9311bfa
AT
827 }
828
829 /* Addresses for calling Thumb functions have the bit 0 set. */
830 if (is_thumb)
831 next_pc = MAKE_THUMB_ADDR (next_pc);
832
833 return next_pc;
834}
09b4ad9f 835
58d6951d
DJ
836static int
837arm_get_hwcap (unsigned long *valp)
838{
04248ead 839 unsigned char *data = (unsigned char *) alloca (8);
58d6951d
DJ
840 int offset = 0;
841
842 while ((*the_target->read_auxv) (offset, data, 8) == 8)
843 {
844 unsigned int *data_p = (unsigned int *)data;
845 if (data_p[0] == AT_HWCAP)
846 {
847 *valp = data_p[1];
848 return 1;
849 }
850
851 offset += 8;
852 }
853
854 *valp = 0;
855 return 0;
856}
857
3aee8918
PA
858static const struct target_desc *
859arm_read_description (void)
58d6951d 860{
0bfdf32f 861 int pid = lwpid_of (current_thread);
e8b41681 862 unsigned long arm_hwcap = 0;
71487fd7
UW
863
864 /* Query hardware watchpoint/breakpoint capabilities. */
865 arm_linux_init_hwbp_cap (pid);
866
58d6951d 867 if (arm_get_hwcap (&arm_hwcap) == 0)
3aee8918 868 return tdesc_arm;
58d6951d
DJ
869
870 if (arm_hwcap & HWCAP_IWMMXT)
3aee8918 871 return tdesc_arm_with_iwmmxt;
58d6951d
DJ
872
873 if (arm_hwcap & HWCAP_VFP)
874 {
3aee8918 875 const struct target_desc *result;
58d6951d
DJ
876 char *buf;
877
878 /* NEON implies either no VFP, or VFPv3-D32. We only support
879 it with VFP. */
880 if (arm_hwcap & HWCAP_NEON)
3aee8918 881 result = tdesc_arm_with_neon;
58d6951d 882 else if ((arm_hwcap & (HWCAP_VFPv3 | HWCAP_VFPv3D16)) == HWCAP_VFPv3)
3aee8918 883 result = tdesc_arm_with_vfpv3;
58d6951d 884 else
3aee8918 885 result = tdesc_arm_with_vfpv2;
58d6951d
DJ
886
887 /* Now make sure that the kernel supports reading these
888 registers. Support was added in 2.6.30. */
58d6951d 889 errno = 0;
04248ead 890 buf = (char *) xmalloc (32 * 8 + 4);
58d6951d
DJ
891 if (ptrace (PTRACE_GETVFPREGS, pid, 0, buf) < 0
892 && errno == EIO)
e8b41681
YQ
893 result = tdesc_arm;
894
58d6951d
DJ
895 free (buf);
896
3aee8918 897 return result;
58d6951d
DJ
898 }
899
900 /* The default configuration uses legacy FPA registers, probably
901 simulated. */
3aee8918 902 return tdesc_arm;
58d6951d
DJ
903}
904
3aee8918
PA
905static void
906arm_arch_setup (void)
907{
bd9e6534
YQ
908 int tid = lwpid_of (current_thread);
909 int gpregs[18];
910 struct iovec iov;
911
3aee8918 912 current_process ()->tdesc = arm_read_description ();
bd9e6534
YQ
913
914 iov.iov_base = gpregs;
915 iov.iov_len = sizeof (gpregs);
916
917 /* Check if PTRACE_GETREGSET works. */
918 if (ptrace (PTRACE_GETREGSET, tid, NT_PRSTATUS, &iov) == 0)
919 have_ptrace_getregset = 1;
920 else
921 have_ptrace_getregset = 0;
3aee8918
PA
922}
923
d9311bfa
AT
924/* Fetch the next possible PCs after the current instruction executes. */
925
926static VEC (CORE_ADDR) *
4d18591b 927arm_gdbserver_get_next_pcs (struct regcache *regcache)
d9311bfa
AT
928{
929 struct arm_get_next_pcs next_pcs_ctx;
930 VEC (CORE_ADDR) *next_pcs = NULL;
931
932 arm_get_next_pcs_ctor (&next_pcs_ctx,
933 &get_next_pcs_ops,
934 /* Byte order is ignored assumed as host. */
935 0,
936 0,
1b451dda 937 1,
d9311bfa
AT
938 regcache);
939
4d18591b 940 next_pcs = arm_get_next_pcs (&next_pcs_ctx);
d9311bfa
AT
941
942 return next_pcs;
943}
944
7d00775e
AT
945/* Support for hardware single step. */
946
947static int
948arm_supports_hardware_single_step (void)
949{
950 return 0;
951}
952
bd9e6534
YQ
953/* Register sets without using PTRACE_GETREGSET. */
954
3aee8918 955static struct regset_info arm_regsets[] = {
1570b33e 956 { PTRACE_GETREGS, PTRACE_SETREGS, 0, 18 * 4,
fb1e4ffc
DJ
957 GENERAL_REGS,
958 arm_fill_gregset, arm_store_gregset },
1570b33e 959 { PTRACE_GETWMMXREGS, PTRACE_SETWMMXREGS, 0, 16 * 8 + 6 * 4,
fb1e4ffc
DJ
960 EXTENDED_REGS,
961 arm_fill_wmmxregset, arm_store_wmmxregset },
1570b33e 962 { PTRACE_GETVFPREGS, PTRACE_SETVFPREGS, 0, 32 * 8 + 4,
58d6951d
DJ
963 EXTENDED_REGS,
964 arm_fill_vfpregset, arm_store_vfpregset },
50bc912a 965 NULL_REGSET
fb1e4ffc
DJ
966};
967
3aee8918
PA
968static struct regsets_info arm_regsets_info =
969 {
970 arm_regsets, /* regsets */
971 0, /* num_regsets */
972 NULL, /* disabled_regsets */
973 };
974
975static struct usrregs_info arm_usrregs_info =
976 {
977 arm_num_regs,
978 arm_regmap,
979 };
980
bd9e6534 981static struct regs_info regs_info_arm =
3aee8918
PA
982 {
983 NULL, /* regset_bitmap */
984 &arm_usrregs_info,
985 &arm_regsets_info
986 };
987
988static const struct regs_info *
989arm_regs_info (void)
990{
bd9e6534
YQ
991 const struct target_desc *tdesc = current_process ()->tdesc;
992
993 if (have_ptrace_getregset == 1
994 && (tdesc == tdesc_arm_with_neon || tdesc == tdesc_arm_with_vfpv3))
995 return &regs_info_aarch32;
996 else
997 return &regs_info_arm;
3aee8918
PA
998}
999
dd373349
AT
1000struct linux_target_ops the_low_target = {
1001 arm_arch_setup,
1002 arm_regs_info,
1003 arm_cannot_fetch_register,
1004 arm_cannot_store_register,
1005 NULL, /* fetch_register */
276d4552
YQ
1006 linux_get_pc_32bit,
1007 linux_set_pc_32bit,
8689682c 1008 arm_breakpoint_kind_from_pc,
dd373349 1009 arm_sw_breakpoint_from_kind,
d9311bfa 1010 arm_gdbserver_get_next_pcs,
0d62e5e8
DJ
1011 0,
1012 arm_breakpoint_at,
802e8e6d 1013 arm_supports_z_point_type,
09b4ad9f
UW
1014 arm_insert_point,
1015 arm_remove_point,
1016 arm_stopped_by_watchpoint,
1017 arm_stopped_data_address,
1018 NULL, /* collect_ptrace_register */
1019 NULL, /* supply_ptrace_register */
1020 NULL, /* siginfo_fixup */
1021 arm_new_process,
1022 arm_new_thread,
3a8a0396 1023 arm_new_fork,
09b4ad9f 1024 arm_prepare_to_resume,
769ef81f
AT
1025 NULL, /* process_qsupported */
1026 NULL, /* supports_tracepoints */
1027 NULL, /* get_thread_area */
1028 NULL, /* install_fast_tracepoint_jump_pad */
1029 NULL, /* emit_ops */
1030 NULL, /* get_min_fast_tracepoint_insn_len */
1031 NULL, /* supports_range_stepping */
7d00775e
AT
1032 arm_breakpoint_kind_from_current_state,
1033 arm_supports_hardware_single_step
2ec06d2e 1034};
3aee8918
PA
1035
1036void
1037initialize_low_arch (void)
1038{
1039 /* Initialize the Linux target descriptions. */
1040 init_registers_arm ();
1041 init_registers_arm_with_iwmmxt ();
1042 init_registers_arm_with_vfpv2 ();
1043 init_registers_arm_with_vfpv3 ();
bd9e6534
YQ
1044
1045 initialize_low_arch_aarch32 ();
3aee8918
PA
1046
1047 initialize_regsets_info (&arm_regsets_info);
1048}
This page took 1.14203 seconds and 4 git commands to generate.