non_ir_ref_dynamic
[deliverable/binutils-gdb.git] / gdb / ia64-tdep.c
CommitLineData
16461d7d 1/* Target-dependent code for the IA-64 for GDB, the GNU debugger.
ca557f44 2
61baf725 3 Copyright (C) 1999-2017 Free Software Foundation, Inc.
16461d7d
KB
4
5 This file is part of GDB.
6
7 This program is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
a9762ec7 9 the Free Software Foundation; either version 3 of the License, or
16461d7d
KB
10 (at your option) any later version.
11
12 This program is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
16
17 You should have received a copy of the GNU General Public License
a9762ec7 18 along with this program. If not, see <http://www.gnu.org/licenses/>. */
16461d7d
KB
19
20#include "defs.h"
21#include "inferior.h"
16461d7d 22#include "gdbcore.h"
8064c6ae 23#include "arch-utils.h"
16461d7d 24#include "floatformat.h"
e6bb342a 25#include "gdbtypes.h"
4e052eda 26#include "regcache.h"
004d836a
JJ
27#include "reggroups.h"
28#include "frame.h"
29#include "frame-base.h"
30#include "frame-unwind.h"
d16aafd8 31#include "doublest.h"
fd0407d6 32#include "value.h"
16461d7d
KB
33#include "objfiles.h"
34#include "elf/common.h" /* for DT_PLTGOT value */
244bc108 35#include "elf-bfd.h"
a89aa300 36#include "dis-asm.h"
7d9b040b 37#include "infcall.h"
b33e8514 38#include "osabi.h"
9fc9f5e2 39#include "ia64-tdep.h"
0d5de010 40#include "cp-abi.h"
16461d7d 41
968d1cb4 42#ifdef HAVE_LIBUNWIND_IA64_H
8973ff21 43#include "elf/ia64.h" /* for PT_IA_64_UNWIND value */
05e7c244 44#include "ia64-libunwind-tdep.h"
c5a27d9c
JJ
45
46/* Note: KERNEL_START is supposed to be an address which is not going
47 to ever contain any valid unwind info. For ia64 linux, the choice
48 of 0xc000000000000000 is fairly safe since that's uncached space.
49
50 We use KERNEL_START as follows: after obtaining the kernel's
51 unwind table via getunwind(), we project its unwind data into
52 address-range KERNEL_START-(KERNEL_START+ktab_size) and then
53 when ia64_access_mem() sees a memory access to this
54 address-range, we redirect it to ktab instead.
55
56 None of this hackery is needed with a modern kernel/libcs
57 which uses the kernel virtual DSO to provide access to the
58 kernel's unwind info. In that case, ktab_size remains 0 and
59 hence the value of KERNEL_START doesn't matter. */
60
61#define KERNEL_START 0xc000000000000000ULL
62
63static size_t ktab_size = 0;
64struct ia64_table_entry
65 {
66 uint64_t start_offset;
67 uint64_t end_offset;
68 uint64_t info_offset;
69 };
70
71static struct ia64_table_entry *ktab = NULL;
72
968d1cb4
JJ
73#endif
74
698cb3f0
KB
75/* An enumeration of the different IA-64 instruction types. */
76
16461d7d
KB
77typedef enum instruction_type
78{
79 A, /* Integer ALU ; I-unit or M-unit */
80 I, /* Non-ALU integer; I-unit */
81 M, /* Memory ; M-unit */
82 F, /* Floating-point ; F-unit */
83 B, /* Branch ; B-unit */
84 L, /* Extended (L+X) ; I-unit */
85 X, /* Extended (L+X) ; I-unit */
86 undefined /* undefined or reserved */
87} instruction_type;
88
89/* We represent IA-64 PC addresses as the value of the instruction
90 pointer or'd with some bit combination in the low nibble which
91 represents the slot number in the bundle addressed by the
92 instruction pointer. The problem is that the Linux kernel
93 multiplies its slot numbers (for exceptions) by one while the
94 disassembler multiplies its slot numbers by 6. In addition, I've
95 heard it said that the simulator uses 1 as the multiplier.
96
97 I've fixed the disassembler so that the bytes_per_line field will
98 be the slot multiplier. If bytes_per_line comes in as zero, it
99 is set to six (which is how it was set up initially). -- objdump
100 displays pretty disassembly dumps with this value. For our purposes,
101 we'll set bytes_per_line to SLOT_MULTIPLIER. This is okay since we
1777feb0 102 never want to also display the raw bytes the way objdump does. */
16461d7d
KB
103
104#define SLOT_MULTIPLIER 1
105
1777feb0 106/* Length in bytes of an instruction bundle. */
16461d7d
KB
107
108#define BUNDLE_LEN 16
109
939c61fa
JK
110/* See the saved memory layout comment for ia64_memory_insert_breakpoint. */
111
112#if BREAKPOINT_MAX < BUNDLE_LEN - 2
113# error "BREAKPOINT_MAX < BUNDLE_LEN - 2"
114#endif
115
16461d7d
KB
116static gdbarch_init_ftype ia64_gdbarch_init;
117
118static gdbarch_register_name_ftype ia64_register_name;
004d836a 119static gdbarch_register_type_ftype ia64_register_type;
16461d7d 120static gdbarch_breakpoint_from_pc_ftype ia64_breakpoint_from_pc;
16461d7d 121static gdbarch_skip_prologue_ftype ia64_skip_prologue;
64a5b29c 122static struct type *is_float_or_hfa_type (struct type *t);
e17a4113
UW
123static CORE_ADDR ia64_find_global_pointer (struct gdbarch *gdbarch,
124 CORE_ADDR faddr);
16461d7d 125
004d836a 126#define NUM_IA64_RAW_REGS 462
16461d7d 127
16461d7d 128static int sp_regnum = IA64_GR12_REGNUM;
16461d7d 129
1777feb0
MS
130/* NOTE: we treat the register stack registers r32-r127 as
131 pseudo-registers because they may not be accessible via the ptrace
132 register get/set interfaces. */
133
134enum pseudo_regs { FIRST_PSEUDO_REGNUM = NUM_IA64_RAW_REGS,
135 VBOF_REGNUM = IA64_NAT127_REGNUM + 1, V32_REGNUM,
004d836a 136 V127_REGNUM = V32_REGNUM + 95,
1777feb0
MS
137 VP0_REGNUM, VP16_REGNUM = VP0_REGNUM + 16,
138 VP63_REGNUM = VP0_REGNUM + 63, LAST_PSEUDO_REGNUM };
16461d7d
KB
139
140/* Array of register names; There should be ia64_num_regs strings in
141 the initializer. */
142
a121b7c1 143static const char *ia64_register_names[] =
16461d7d
KB
144{ "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
145 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
146 "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
147 "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31",
004d836a
JJ
148 "", "", "", "", "", "", "", "",
149 "", "", "", "", "", "", "", "",
150 "", "", "", "", "", "", "", "",
151 "", "", "", "", "", "", "", "",
152 "", "", "", "", "", "", "", "",
153 "", "", "", "", "", "", "", "",
154 "", "", "", "", "", "", "", "",
155 "", "", "", "", "", "", "", "",
156 "", "", "", "", "", "", "", "",
157 "", "", "", "", "", "", "", "",
158 "", "", "", "", "", "", "", "",
159 "", "", "", "", "", "", "", "",
16461d7d
KB
160
161 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
162 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
163 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
164 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
165 "f32", "f33", "f34", "f35", "f36", "f37", "f38", "f39",
166 "f40", "f41", "f42", "f43", "f44", "f45", "f46", "f47",
167 "f48", "f49", "f50", "f51", "f52", "f53", "f54", "f55",
168 "f56", "f57", "f58", "f59", "f60", "f61", "f62", "f63",
169 "f64", "f65", "f66", "f67", "f68", "f69", "f70", "f71",
170 "f72", "f73", "f74", "f75", "f76", "f77", "f78", "f79",
171 "f80", "f81", "f82", "f83", "f84", "f85", "f86", "f87",
172 "f88", "f89", "f90", "f91", "f92", "f93", "f94", "f95",
173 "f96", "f97", "f98", "f99", "f100", "f101", "f102", "f103",
174 "f104", "f105", "f106", "f107", "f108", "f109", "f110", "f111",
175 "f112", "f113", "f114", "f115", "f116", "f117", "f118", "f119",
176 "f120", "f121", "f122", "f123", "f124", "f125", "f126", "f127",
177
004d836a
JJ
178 "", "", "", "", "", "", "", "",
179 "", "", "", "", "", "", "", "",
180 "", "", "", "", "", "", "", "",
181 "", "", "", "", "", "", "", "",
182 "", "", "", "", "", "", "", "",
183 "", "", "", "", "", "", "", "",
184 "", "", "", "", "", "", "", "",
185 "", "", "", "", "", "", "", "",
16461d7d
KB
186
187 "b0", "b1", "b2", "b3", "b4", "b5", "b6", "b7",
188
189 "vfp", "vrap",
190
191 "pr", "ip", "psr", "cfm",
192
193 "kr0", "kr1", "kr2", "kr3", "kr4", "kr5", "kr6", "kr7",
194 "", "", "", "", "", "", "", "",
195 "rsc", "bsp", "bspstore", "rnat",
196 "", "fcr", "", "",
197 "eflag", "csd", "ssd", "cflg", "fsr", "fir", "fdr", "",
198 "ccv", "", "", "", "unat", "", "", "",
199 "fpsr", "", "", "", "itc",
200 "", "", "", "", "", "", "", "", "", "",
201 "", "", "", "", "", "", "", "", "",
202 "pfs", "lc", "ec",
203 "", "", "", "", "", "", "", "", "", "",
204 "", "", "", "", "", "", "", "", "", "",
205 "", "", "", "", "", "", "", "", "", "",
206 "", "", "", "", "", "", "", "", "", "",
207 "", "", "", "", "", "", "", "", "", "",
208 "", "", "", "", "", "", "", "", "", "",
209 "",
210 "nat0", "nat1", "nat2", "nat3", "nat4", "nat5", "nat6", "nat7",
211 "nat8", "nat9", "nat10", "nat11", "nat12", "nat13", "nat14", "nat15",
212 "nat16", "nat17", "nat18", "nat19", "nat20", "nat21", "nat22", "nat23",
213 "nat24", "nat25", "nat26", "nat27", "nat28", "nat29", "nat30", "nat31",
214 "nat32", "nat33", "nat34", "nat35", "nat36", "nat37", "nat38", "nat39",
215 "nat40", "nat41", "nat42", "nat43", "nat44", "nat45", "nat46", "nat47",
216 "nat48", "nat49", "nat50", "nat51", "nat52", "nat53", "nat54", "nat55",
217 "nat56", "nat57", "nat58", "nat59", "nat60", "nat61", "nat62", "nat63",
218 "nat64", "nat65", "nat66", "nat67", "nat68", "nat69", "nat70", "nat71",
219 "nat72", "nat73", "nat74", "nat75", "nat76", "nat77", "nat78", "nat79",
220 "nat80", "nat81", "nat82", "nat83", "nat84", "nat85", "nat86", "nat87",
221 "nat88", "nat89", "nat90", "nat91", "nat92", "nat93", "nat94", "nat95",
222 "nat96", "nat97", "nat98", "nat99", "nat100","nat101","nat102","nat103",
223 "nat104","nat105","nat106","nat107","nat108","nat109","nat110","nat111",
224 "nat112","nat113","nat114","nat115","nat116","nat117","nat118","nat119",
225 "nat120","nat121","nat122","nat123","nat124","nat125","nat126","nat127",
004d836a
JJ
226
227 "bof",
228
229 "r32", "r33", "r34", "r35", "r36", "r37", "r38", "r39",
230 "r40", "r41", "r42", "r43", "r44", "r45", "r46", "r47",
231 "r48", "r49", "r50", "r51", "r52", "r53", "r54", "r55",
232 "r56", "r57", "r58", "r59", "r60", "r61", "r62", "r63",
233 "r64", "r65", "r66", "r67", "r68", "r69", "r70", "r71",
234 "r72", "r73", "r74", "r75", "r76", "r77", "r78", "r79",
235 "r80", "r81", "r82", "r83", "r84", "r85", "r86", "r87",
236 "r88", "r89", "r90", "r91", "r92", "r93", "r94", "r95",
237 "r96", "r97", "r98", "r99", "r100", "r101", "r102", "r103",
238 "r104", "r105", "r106", "r107", "r108", "r109", "r110", "r111",
239 "r112", "r113", "r114", "r115", "r116", "r117", "r118", "r119",
240 "r120", "r121", "r122", "r123", "r124", "r125", "r126", "r127",
241
242 "p0", "p1", "p2", "p3", "p4", "p5", "p6", "p7",
243 "p8", "p9", "p10", "p11", "p12", "p13", "p14", "p15",
244 "p16", "p17", "p18", "p19", "p20", "p21", "p22", "p23",
245 "p24", "p25", "p26", "p27", "p28", "p29", "p30", "p31",
246 "p32", "p33", "p34", "p35", "p36", "p37", "p38", "p39",
247 "p40", "p41", "p42", "p43", "p44", "p45", "p46", "p47",
248 "p48", "p49", "p50", "p51", "p52", "p53", "p54", "p55",
249 "p56", "p57", "p58", "p59", "p60", "p61", "p62", "p63",
16461d7d
KB
250};
251
004d836a
JJ
252struct ia64_frame_cache
253{
254 CORE_ADDR base; /* frame pointer base for frame */
255 CORE_ADDR pc; /* function start pc for frame */
256 CORE_ADDR saved_sp; /* stack pointer for frame */
257 CORE_ADDR bsp; /* points at r32 for the current frame */
258 CORE_ADDR cfm; /* cfm value for current frame */
4afcc598 259 CORE_ADDR prev_cfm; /* cfm value for previous frame */
004d836a 260 int frameless;
1777feb0
MS
261 int sof; /* Size of frame (decoded from cfm value). */
262 int sol; /* Size of locals (decoded from cfm value). */
263 int sor; /* Number of rotating registers (decoded from
264 cfm value). */
004d836a
JJ
265 CORE_ADDR after_prologue;
266 /* Address of first instruction after the last
267 prologue instruction; Note that there may
268 be instructions from the function's body
1777feb0 269 intermingled with the prologue. */
004d836a
JJ
270 int mem_stack_frame_size;
271 /* Size of the memory stack frame (may be zero),
1777feb0 272 or -1 if it has not been determined yet. */
004d836a 273 int fp_reg; /* Register number (if any) used a frame pointer
244bc108 274 for this frame. 0 if no register is being used
1777feb0 275 as the frame pointer. */
004d836a
JJ
276
277 /* Saved registers. */
278 CORE_ADDR saved_regs[NUM_IA64_RAW_REGS];
279
280};
244bc108 281
27067745
UW
282static int
283floatformat_valid (const struct floatformat *fmt, const void *from)
284{
285 return 1;
286}
287
7458e667 288static const struct floatformat floatformat_ia64_ext_little =
27067745
UW
289{
290 floatformat_little, 82, 0, 1, 17, 65535, 0x1ffff, 18, 64,
7458e667
JB
291 floatformat_intbit_yes, "floatformat_ia64_ext_little", floatformat_valid, NULL
292};
293
294static const struct floatformat floatformat_ia64_ext_big =
295{
296 floatformat_big, 82, 46, 47, 17, 65535, 0x1ffff, 64, 64,
297 floatformat_intbit_yes, "floatformat_ia64_ext_big", floatformat_valid
27067745
UW
298};
299
300static const struct floatformat *floatformats_ia64_ext[2] =
301{
7458e667
JB
302 &floatformat_ia64_ext_big,
303 &floatformat_ia64_ext_little
27067745
UW
304};
305
306static struct type *
307ia64_ext_type (struct gdbarch *gdbarch)
308{
309 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
310
311 if (!tdep->ia64_ext_type)
312 tdep->ia64_ext_type
e9bb382b 313 = arch_float_type (gdbarch, 128, "builtin_type_ia64_ext",
27067745
UW
314 floatformats_ia64_ext);
315
316 return tdep->ia64_ext_type;
317}
318
63807e1d 319static int
004d836a
JJ
320ia64_register_reggroup_p (struct gdbarch *gdbarch, int regnum,
321 struct reggroup *group)
16461d7d 322{
004d836a
JJ
323 int vector_p;
324 int float_p;
325 int raw_p;
326 if (group == all_reggroup)
327 return 1;
328 vector_p = TYPE_VECTOR (register_type (gdbarch, regnum));
329 float_p = TYPE_CODE (register_type (gdbarch, regnum)) == TYPE_CODE_FLT;
330 raw_p = regnum < NUM_IA64_RAW_REGS;
331 if (group == float_reggroup)
332 return float_p;
333 if (group == vector_reggroup)
334 return vector_p;
335 if (group == general_reggroup)
336 return (!vector_p && !float_p);
337 if (group == save_reggroup || group == restore_reggroup)
338 return raw_p;
339 return 0;
16461d7d
KB
340}
341
004d836a 342static const char *
d93859e2 343ia64_register_name (struct gdbarch *gdbarch, int reg)
16461d7d 344{
004d836a 345 return ia64_register_names[reg];
16461d7d
KB
346}
347
004d836a
JJ
348struct type *
349ia64_register_type (struct gdbarch *arch, int reg)
16461d7d 350{
004d836a 351 if (reg >= IA64_FR0_REGNUM && reg <= IA64_FR127_REGNUM)
27067745 352 return ia64_ext_type (arch);
004d836a 353 else
0dfff4cb 354 return builtin_type (arch)->builtin_long;
16461d7d
KB
355}
356
a78f21af 357static int
d3f73121 358ia64_dwarf_reg_to_regnum (struct gdbarch *gdbarch, int reg)
16461d7d 359{
004d836a
JJ
360 if (reg >= IA64_GR32_REGNUM && reg <= IA64_GR127_REGNUM)
361 return V32_REGNUM + (reg - IA64_GR32_REGNUM);
362 return reg;
16461d7d
KB
363}
364
16461d7d
KB
365
366/* Extract ``len'' bits from an instruction bundle starting at
367 bit ``from''. */
368
244bc108 369static long long
948f8e3d 370extract_bit_field (const gdb_byte *bundle, int from, int len)
16461d7d
KB
371{
372 long long result = 0LL;
373 int to = from + len;
374 int from_byte = from / 8;
375 int to_byte = to / 8;
376 unsigned char *b = (unsigned char *) bundle;
377 unsigned char c;
378 int lshift;
379 int i;
380
381 c = b[from_byte];
382 if (from_byte == to_byte)
383 c = ((unsigned char) (c << (8 - to % 8))) >> (8 - to % 8);
384 result = c >> (from % 8);
385 lshift = 8 - (from % 8);
386
387 for (i = from_byte+1; i < to_byte; i++)
388 {
389 result |= ((long long) b[i]) << lshift;
390 lshift += 8;
391 }
392
393 if (from_byte < to_byte && (to % 8 != 0))
394 {
395 c = b[to_byte];
396 c = ((unsigned char) (c << (8 - to % 8))) >> (8 - to % 8);
397 result |= ((long long) c) << lshift;
398 }
399
400 return result;
401}
402
1777feb0 403/* Replace the specified bits in an instruction bundle. */
16461d7d 404
244bc108 405static void
948f8e3d 406replace_bit_field (gdb_byte *bundle, long long val, int from, int len)
16461d7d
KB
407{
408 int to = from + len;
409 int from_byte = from / 8;
410 int to_byte = to / 8;
411 unsigned char *b = (unsigned char *) bundle;
412 unsigned char c;
413
414 if (from_byte == to_byte)
415 {
416 unsigned char left, right;
417 c = b[from_byte];
418 left = (c >> (to % 8)) << (to % 8);
419 right = ((unsigned char) (c << (8 - from % 8))) >> (8 - from % 8);
420 c = (unsigned char) (val & 0xff);
421 c = (unsigned char) (c << (from % 8 + 8 - to % 8)) >> (8 - to % 8);
422 c |= right | left;
423 b[from_byte] = c;
424 }
425 else
426 {
427 int i;
428 c = b[from_byte];
429 c = ((unsigned char) (c << (8 - from % 8))) >> (8 - from % 8);
430 c = c | (val << (from % 8));
431 b[from_byte] = c;
432 val >>= 8 - from % 8;
433
434 for (i = from_byte+1; i < to_byte; i++)
435 {
436 c = val & 0xff;
437 val >>= 8;
438 b[i] = c;
439 }
440
441 if (to % 8 != 0)
442 {
443 unsigned char cv = (unsigned char) val;
444 c = b[to_byte];
445 c = c >> (to % 8) << (to % 8);
446 c |= ((unsigned char) (cv << (8 - to % 8))) >> (8 - to % 8);
447 b[to_byte] = c;
448 }
449 }
450}
451
452/* Return the contents of slot N (for N = 0, 1, or 2) in
1777feb0 453 and instruction bundle. */
16461d7d 454
244bc108 455static long long
948f8e3d 456slotN_contents (gdb_byte *bundle, int slotnum)
16461d7d
KB
457{
458 return extract_bit_field (bundle, 5+41*slotnum, 41);
459}
460
1777feb0 461/* Store an instruction in an instruction bundle. */
16461d7d 462
244bc108 463static void
948f8e3d 464replace_slotN_contents (gdb_byte *bundle, long long instr, int slotnum)
16461d7d
KB
465{
466 replace_bit_field (bundle, instr, 5+41*slotnum, 41);
467}
468
939c61fa 469static const enum instruction_type template_encoding_table[32][3] =
16461d7d
KB
470{
471 { M, I, I }, /* 00 */
472 { M, I, I }, /* 01 */
473 { M, I, I }, /* 02 */
474 { M, I, I }, /* 03 */
475 { M, L, X }, /* 04 */
476 { M, L, X }, /* 05 */
477 { undefined, undefined, undefined }, /* 06 */
478 { undefined, undefined, undefined }, /* 07 */
479 { M, M, I }, /* 08 */
480 { M, M, I }, /* 09 */
481 { M, M, I }, /* 0A */
482 { M, M, I }, /* 0B */
483 { M, F, I }, /* 0C */
484 { M, F, I }, /* 0D */
485 { M, M, F }, /* 0E */
486 { M, M, F }, /* 0F */
487 { M, I, B }, /* 10 */
488 { M, I, B }, /* 11 */
489 { M, B, B }, /* 12 */
490 { M, B, B }, /* 13 */
491 { undefined, undefined, undefined }, /* 14 */
492 { undefined, undefined, undefined }, /* 15 */
493 { B, B, B }, /* 16 */
494 { B, B, B }, /* 17 */
495 { M, M, B }, /* 18 */
496 { M, M, B }, /* 19 */
497 { undefined, undefined, undefined }, /* 1A */
498 { undefined, undefined, undefined }, /* 1B */
499 { M, F, B }, /* 1C */
500 { M, F, B }, /* 1D */
501 { undefined, undefined, undefined }, /* 1E */
502 { undefined, undefined, undefined }, /* 1F */
503};
504
505/* Fetch and (partially) decode an instruction at ADDR and return the
506 address of the next instruction to fetch. */
507
508static CORE_ADDR
509fetch_instruction (CORE_ADDR addr, instruction_type *it, long long *instr)
510{
948f8e3d 511 gdb_byte bundle[BUNDLE_LEN];
16461d7d 512 int slotnum = (int) (addr & 0x0f) / SLOT_MULTIPLIER;
fe978cb0 513 long long templ;
16461d7d
KB
514 int val;
515
c26e1c2b
KB
516 /* Warn about slot numbers greater than 2. We used to generate
517 an error here on the assumption that the user entered an invalid
518 address. But, sometimes GDB itself requests an invalid address.
519 This can (easily) happen when execution stops in a function for
520 which there are no symbols. The prologue scanner will attempt to
521 find the beginning of the function - if the nearest symbol
522 happens to not be aligned on a bundle boundary (16 bytes), the
523 resulting starting address will cause GDB to think that the slot
524 number is too large.
525
526 So we warn about it and set the slot number to zero. It is
527 not necessarily a fatal condition, particularly if debugging
528 at the assembly language level. */
16461d7d 529 if (slotnum > 2)
c26e1c2b 530 {
8a3fe4f8
AC
531 warning (_("Can't fetch instructions for slot numbers greater than 2.\n"
532 "Using slot 0 instead"));
c26e1c2b
KB
533 slotnum = 0;
534 }
16461d7d
KB
535
536 addr &= ~0x0f;
537
538 val = target_read_memory (addr, bundle, BUNDLE_LEN);
539
540 if (val != 0)
541 return 0;
542
543 *instr = slotN_contents (bundle, slotnum);
fe978cb0
PA
544 templ = extract_bit_field (bundle, 0, 5);
545 *it = template_encoding_table[(int)templ][slotnum];
16461d7d 546
64a5b29c 547 if (slotnum == 2 || (slotnum == 1 && *it == L))
16461d7d
KB
548 addr += 16;
549 else
550 addr += (slotnum + 1) * SLOT_MULTIPLIER;
551
552 return addr;
553}
554
555/* There are 5 different break instructions (break.i, break.b,
556 break.m, break.f, and break.x), but they all have the same
557 encoding. (The five bit template in the low five bits of the
558 instruction bundle distinguishes one from another.)
559
560 The runtime architecture manual specifies that break instructions
561 used for debugging purposes must have the upper two bits of the 21
562 bit immediate set to a 0 and a 1 respectively. A breakpoint
563 instruction encodes the most significant bit of its 21 bit
564 immediate at bit 36 of the 41 bit instruction. The penultimate msb
565 is at bit 25 which leads to the pattern below.
566
567 Originally, I had this set up to do, e.g, a "break.i 0x80000" But
568 it turns out that 0x80000 was used as the syscall break in the early
569 simulators. So I changed the pattern slightly to do "break.i 0x080001"
570 instead. But that didn't work either (I later found out that this
571 pattern was used by the simulator that I was using.) So I ended up
939c61fa
JK
572 using the pattern seen below.
573
574 SHADOW_CONTENTS has byte-based addressing (PLACED_ADDRESS and SHADOW_LEN)
575 while we need bit-based addressing as the instructions length is 41 bits and
576 we must not modify/corrupt the adjacent slots in the same bundle.
577 Fortunately we may store larger memory incl. the adjacent bits with the
578 original memory content (not the possibly already stored breakpoints there).
579 We need to be careful in ia64_memory_remove_breakpoint to always restore
580 only the specific bits of this instruction ignoring any adjacent stored
581 bits.
582
583 We use the original addressing with the low nibble in the range <0..2> which
584 gets incorrectly interpreted by generic non-ia64 breakpoint_restore_shadows
585 as the direct byte offset of SHADOW_CONTENTS. We store whole BUNDLE_LEN
586 bytes just without these two possibly skipped bytes to not to exceed to the
587 next bundle.
588
589 If we would like to store the whole bundle to SHADOW_CONTENTS we would have
590 to store already the base address (`address & ~0x0f') into PLACED_ADDRESS.
591 In such case there is no other place where to store
592 SLOTNUM (`adress & 0x0f', value in the range <0..2>). We need to know
593 SLOTNUM in ia64_memory_remove_breakpoint.
594
ca8b5032
JB
595 There is one special case where we need to be extra careful:
596 L-X instructions, which are instructions that occupy 2 slots
597 (The L part is always in slot 1, and the X part is always in
598 slot 2). We must refuse to insert breakpoints for an address
599 that points at slot 2 of a bundle where an L-X instruction is
600 present, since there is logically no instruction at that address.
601 However, to make things more interesting, the opcode of L-X
602 instructions is located in slot 2. This means that, to insert
603 a breakpoint at an address that points to slot 1, we actually
604 need to write the breakpoint in slot 2! Slot 1 is actually
605 the extended operand, so writing the breakpoint there would not
606 have the desired effect. Another side-effect of this issue
607 is that we need to make sure that the shadow contents buffer
608 does save byte 15 of our instruction bundle (this is the tail
609 end of slot 2, which wouldn't be saved if we were to insert
610 the breakpoint in slot 1).
611
939c61fa
JK
612 ia64 16-byte bundle layout:
613 | 5 bits | slot 0 with 41 bits | slot 1 with 41 bits | slot 2 with 41 bits |
614
615 The current addressing used by the code below:
616 original PC placed_address placed_size required covered
617 == bp_tgt->shadow_len reqd \subset covered
73a9714c
JB
618 0xABCDE0 0xABCDE0 0x10 <0x0...0x5> <0x0..0xF>
619 0xABCDE1 0xABCDE1 0xF <0x5...0xA> <0x1..0xF>
939c61fa 620 0xABCDE2 0xABCDE2 0xE <0xA...0xF> <0x2..0xF>
ca8b5032
JB
621
622 L-X instructions are treated a little specially, as explained above:
623 0xABCDE1 0xABCDE1 0xF <0xA...0xF> <0x1..0xF>
624
939c61fa
JK
625 `objdump -d' and some other tools show a bit unjustified offsets:
626 original PC byte where starts the instruction objdump offset
627 0xABCDE0 0xABCDE0 0xABCDE0
628 0xABCDE1 0xABCDE5 0xABCDE6
629 0xABCDE2 0xABCDEA 0xABCDEC
630 */
16461d7d 631
aaab4dba 632#define IA64_BREAKPOINT 0x00003333300LL
16461d7d
KB
633
634static int
ae4b2284
MD
635ia64_memory_insert_breakpoint (struct gdbarch *gdbarch,
636 struct bp_target_info *bp_tgt)
16461d7d 637{
0d5ed153 638 CORE_ADDR addr = bp_tgt->placed_address = bp_tgt->reqstd_address;
939c61fa 639 gdb_byte bundle[BUNDLE_LEN];
73a9714c 640 int slotnum = (int) (addr & 0x0f) / SLOT_MULTIPLIER, shadow_slotnum;
939c61fa 641 long long instr_breakpoint;
16461d7d 642 int val;
fe978cb0 643 int templ;
939c61fa 644 struct cleanup *cleanup;
16461d7d
KB
645
646 if (slotnum > 2)
8a3fe4f8 647 error (_("Can't insert breakpoint for slot numbers greater than 2."));
16461d7d
KB
648
649 addr &= ~0x0f;
650
b554e4bd
JK
651 /* Enable the automatic memory restoration from breakpoints while
652 we read our instruction bundle for the purpose of SHADOW_CONTENTS.
653 Otherwise, we could possibly store into the shadow parts of the adjacent
939c61fa
JK
654 placed breakpoints. It is due to our SHADOW_CONTENTS overlapping the real
655 breakpoint instruction bits region. */
b554e4bd 656 cleanup = make_show_memory_breakpoints_cleanup (0);
16461d7d 657 val = target_read_memory (addr, bundle, BUNDLE_LEN);
fbfaaae5
JK
658 if (val != 0)
659 {
660 do_cleanups (cleanup);
661 return val;
662 }
126fa72d 663
73a9714c
JB
664 /* SHADOW_SLOTNUM saves the original slot number as expected by the caller
665 for addressing the SHADOW_CONTENTS placement. */
666 shadow_slotnum = slotnum;
667
ca8b5032
JB
668 /* Always cover the last byte of the bundle in case we are inserting
669 a breakpoint on an L-X instruction. */
73a9714c
JB
670 bp_tgt->shadow_len = BUNDLE_LEN - shadow_slotnum;
671
fe978cb0
PA
672 templ = extract_bit_field (bundle, 0, 5);
673 if (template_encoding_table[templ][slotnum] == X)
73a9714c 674 {
ca8b5032
JB
675 /* X unit types can only be used in slot 2, and are actually
676 part of a 2-slot L-X instruction. We cannot break at this
677 address, as this is the second half of an instruction that
678 lives in slot 1 of that bundle. */
73a9714c
JB
679 gdb_assert (slotnum == 2);
680 error (_("Can't insert breakpoint for non-existing slot X"));
681 }
fe978cb0 682 if (template_encoding_table[templ][slotnum] == L)
73a9714c 683 {
ca8b5032
JB
684 /* L unit types can only be used in slot 1. But the associated
685 opcode for that instruction is in slot 2, so bump the slot number
686 accordingly. */
73a9714c
JB
687 gdb_assert (slotnum == 1);
688 slotnum = 2;
689 }
939c61fa
JK
690
691 /* Store the whole bundle, except for the initial skipped bytes by the slot
692 number interpreted as bytes offset in PLACED_ADDRESS. */
1777feb0
MS
693 memcpy (bp_tgt->shadow_contents, bundle + shadow_slotnum,
694 bp_tgt->shadow_len);
939c61fa 695
b554e4bd
JK
696 /* Re-read the same bundle as above except that, this time, read it in order
697 to compute the new bundle inside which we will be inserting the
698 breakpoint. Therefore, disable the automatic memory restoration from
699 breakpoints while we read our instruction bundle. Otherwise, the general
700 restoration mechanism kicks in and we would possibly remove parts of the
701 adjacent placed breakpoints. It is due to our SHADOW_CONTENTS overlapping
702 the real breakpoint instruction bits region. */
703 make_show_memory_breakpoints_cleanup (1);
fbfaaae5
JK
704 val = target_read_memory (addr, bundle, BUNDLE_LEN);
705 if (val != 0)
706 {
707 do_cleanups (cleanup);
708 return val;
709 }
b554e4bd 710
939c61fa
JK
711 /* Breakpoints already present in the code will get deteacted and not get
712 reinserted by bp_loc_is_permanent. Multiple breakpoints at the same
713 location cannot induce the internal error as they are optimized into
714 a single instance by update_global_location_list. */
715 instr_breakpoint = slotN_contents (bundle, slotnum);
716 if (instr_breakpoint == IA64_BREAKPOINT)
717 internal_error (__FILE__, __LINE__,
718 _("Address %s already contains a breakpoint."),
5af949e3 719 paddress (gdbarch, bp_tgt->placed_address));
aaab4dba 720 replace_slotN_contents (bundle, IA64_BREAKPOINT, slotnum);
939c61fa 721
73a9714c 722 val = target_write_memory (addr + shadow_slotnum, bundle + shadow_slotnum,
fbfaaae5 723 bp_tgt->shadow_len);
16461d7d 724
939c61fa 725 do_cleanups (cleanup);
16461d7d
KB
726 return val;
727}
728
729static int
ae4b2284
MD
730ia64_memory_remove_breakpoint (struct gdbarch *gdbarch,
731 struct bp_target_info *bp_tgt)
16461d7d 732{
8181d85f 733 CORE_ADDR addr = bp_tgt->placed_address;
939c61fa 734 gdb_byte bundle_mem[BUNDLE_LEN], bundle_saved[BUNDLE_LEN];
73a9714c 735 int slotnum = (addr & 0x0f) / SLOT_MULTIPLIER, shadow_slotnum;
939c61fa 736 long long instr_breakpoint, instr_saved;
16461d7d 737 int val;
fe978cb0 738 int templ;
1de34ab7 739 struct cleanup *cleanup;
16461d7d
KB
740
741 addr &= ~0x0f;
742
1de34ab7
JB
743 /* Disable the automatic memory restoration from breakpoints while
744 we read our instruction bundle. Otherwise, the general restoration
939c61fa
JK
745 mechanism kicks in and we would possibly remove parts of the adjacent
746 placed breakpoints. It is due to our SHADOW_CONTENTS overlapping the real
747 breakpoint instruction bits region. */
1de34ab7 748 cleanup = make_show_memory_breakpoints_cleanup (1);
939c61fa 749 val = target_read_memory (addr, bundle_mem, BUNDLE_LEN);
fbfaaae5
JK
750 if (val != 0)
751 {
752 do_cleanups (cleanup);
753 return val;
754 }
126fa72d 755
73a9714c
JB
756 /* SHADOW_SLOTNUM saves the original slot number as expected by the caller
757 for addressing the SHADOW_CONTENTS placement. */
758 shadow_slotnum = slotnum;
759
fe978cb0
PA
760 templ = extract_bit_field (bundle_mem, 0, 5);
761 if (template_encoding_table[templ][slotnum] == X)
73a9714c 762 {
ca8b5032
JB
763 /* X unit types can only be used in slot 2, and are actually
764 part of a 2-slot L-X instruction. We refuse to insert
765 breakpoints at this address, so there should be no reason
766 for us attempting to remove one there, except if the program's
767 code somehow got modified in memory. */
73a9714c 768 gdb_assert (slotnum == 2);
ca8b5032
JB
769 warning (_("Cannot remove breakpoint at address %s from non-existing "
770 "X-type slot, memory has changed underneath"),
73a9714c
JB
771 paddress (gdbarch, bp_tgt->placed_address));
772 do_cleanups (cleanup);
773 return -1;
774 }
fe978cb0 775 if (template_encoding_table[templ][slotnum] == L)
73a9714c 776 {
ca8b5032
JB
777 /* L unit types can only be used in slot 1. But the breakpoint
778 was actually saved using slot 2, so update the slot number
779 accordingly. */
73a9714c
JB
780 gdb_assert (slotnum == 1);
781 slotnum = 2;
782 }
939c61fa 783
cd6c3b4f 784 gdb_assert (bp_tgt->shadow_len == BUNDLE_LEN - shadow_slotnum);
939c61fa
JK
785
786 instr_breakpoint = slotN_contents (bundle_mem, slotnum);
787 if (instr_breakpoint != IA64_BREAKPOINT)
126fa72d 788 {
939c61fa
JK
789 warning (_("Cannot remove breakpoint at address %s, "
790 "no break instruction at such address."),
5af949e3 791 paddress (gdbarch, bp_tgt->placed_address));
a58162c2 792 do_cleanups (cleanup);
939c61fa 793 return -1;
126fa72d
PS
794 }
795
939c61fa
JK
796 /* Extract the original saved instruction from SLOTNUM normalizing its
797 bit-shift for INSTR_SAVED. */
798 memcpy (bundle_saved, bundle_mem, BUNDLE_LEN);
73a9714c
JB
799 memcpy (bundle_saved + shadow_slotnum, bp_tgt->shadow_contents,
800 bp_tgt->shadow_len);
939c61fa
JK
801 instr_saved = slotN_contents (bundle_saved, slotnum);
802
ca8b5032
JB
803 /* In BUNDLE_MEM, be careful to modify only the bits belonging to SLOTNUM
804 and not any of the other ones that are stored in SHADOW_CONTENTS. */
939c61fa 805 replace_slotN_contents (bundle_mem, instr_saved, slotnum);
dd110abf 806 val = target_write_raw_memory (addr, bundle_mem, BUNDLE_LEN);
16461d7d 807
1de34ab7 808 do_cleanups (cleanup);
16461d7d
KB
809 return val;
810}
811
cd6c3b4f
YQ
812/* Implement the breakpoint_kind_from_pc gdbarch method. */
813
814static int
815ia64_breakpoint_kind_from_pc (struct gdbarch *gdbarch, CORE_ADDR *pcptr)
816{
817 /* A place holder of gdbarch method breakpoint_kind_from_pc. */
818 return 0;
819}
820
939c61fa
JK
821/* As gdbarch_breakpoint_from_pc ranges have byte granularity and ia64
822 instruction slots ranges are bit-granular (41 bits) we have to provide an
823 extended range as described for ia64_memory_insert_breakpoint. We also take
824 care of preserving the `break' instruction 21-bit (or 62-bit) parameter to
825 make a match for permanent breakpoints. */
826
827static const gdb_byte *
1777feb0
MS
828ia64_breakpoint_from_pc (struct gdbarch *gdbarch,
829 CORE_ADDR *pcptr, int *lenptr)
16461d7d 830{
939c61fa
JK
831 CORE_ADDR addr = *pcptr;
832 static gdb_byte bundle[BUNDLE_LEN];
73a9714c 833 int slotnum = (int) (*pcptr & 0x0f) / SLOT_MULTIPLIER, shadow_slotnum;
939c61fa
JK
834 long long instr_fetched;
835 int val;
fe978cb0 836 int templ;
939c61fa
JK
837 struct cleanup *cleanup;
838
839 if (slotnum > 2)
840 error (_("Can't insert breakpoint for slot numbers greater than 2."));
841
842 addr &= ~0x0f;
843
844 /* Enable the automatic memory restoration from breakpoints while
845 we read our instruction bundle to match bp_loc_is_permanent. */
846 cleanup = make_show_memory_breakpoints_cleanup (0);
847 val = target_read_memory (addr, bundle, BUNDLE_LEN);
848 do_cleanups (cleanup);
849
850 /* The memory might be unreachable. This can happen, for instance,
851 when the user inserts a breakpoint at an invalid address. */
852 if (val != 0)
853 return NULL;
854
73a9714c
JB
855 /* SHADOW_SLOTNUM saves the original slot number as expected by the caller
856 for addressing the SHADOW_CONTENTS placement. */
857 shadow_slotnum = slotnum;
858
859 /* Cover always the last byte of the bundle for the L-X slot case. */
860 *lenptr = BUNDLE_LEN - shadow_slotnum;
861
939c61fa
JK
862 /* Check for L type instruction in slot 1, if present then bump up the slot
863 number to the slot 2. */
fe978cb0
PA
864 templ = extract_bit_field (bundle, 0, 5);
865 if (template_encoding_table[templ][slotnum] == X)
73a9714c
JB
866 {
867 gdb_assert (slotnum == 2);
868 error (_("Can't insert breakpoint for non-existing slot X"));
869 }
fe978cb0 870 if (template_encoding_table[templ][slotnum] == L)
73a9714c
JB
871 {
872 gdb_assert (slotnum == 1);
873 slotnum = 2;
874 }
939c61fa
JK
875
876 /* A break instruction has its all its opcode bits cleared except for
877 the parameter value. For L+X slot pair we are at the X slot (slot 2) so
878 we should not touch the L slot - the upper 41 bits of the parameter. */
879 instr_fetched = slotN_contents (bundle, slotnum);
116e0965 880 instr_fetched &= 0x1003ffffc0LL;
939c61fa
JK
881 replace_slotN_contents (bundle, instr_fetched, slotnum);
882
73a9714c 883 return bundle + shadow_slotnum;
16461d7d
KB
884}
885
a78f21af 886static CORE_ADDR
61a1198a 887ia64_read_pc (struct regcache *regcache)
16461d7d 888{
61a1198a
UW
889 ULONGEST psr_value, pc_value;
890 int slot_num;
891
892 regcache_cooked_read_unsigned (regcache, IA64_PSR_REGNUM, &psr_value);
893 regcache_cooked_read_unsigned (regcache, IA64_IP_REGNUM, &pc_value);
894 slot_num = (psr_value >> 41) & 3;
16461d7d
KB
895
896 return pc_value | (slot_num * SLOT_MULTIPLIER);
897}
898
54a5c8d8 899void
61a1198a 900ia64_write_pc (struct regcache *regcache, CORE_ADDR new_pc)
16461d7d
KB
901{
902 int slot_num = (int) (new_pc & 0xf) / SLOT_MULTIPLIER;
61a1198a
UW
903 ULONGEST psr_value;
904
905 regcache_cooked_read_unsigned (regcache, IA64_PSR_REGNUM, &psr_value);
16461d7d 906 psr_value &= ~(3LL << 41);
61a1198a 907 psr_value |= (ULONGEST)(slot_num & 0x3) << 41;
16461d7d
KB
908
909 new_pc &= ~0xfLL;
910
61a1198a
UW
911 regcache_cooked_write_unsigned (regcache, IA64_PSR_REGNUM, psr_value);
912 regcache_cooked_write_unsigned (regcache, IA64_IP_REGNUM, new_pc);
16461d7d
KB
913}
914
915#define IS_NaT_COLLECTION_ADDR(addr) ((((addr) >> 3) & 0x3f) == 0x3f)
916
917/* Returns the address of the slot that's NSLOTS slots away from
1777feb0 918 the address ADDR. NSLOTS may be positive or negative. */
16461d7d
KB
919static CORE_ADDR
920rse_address_add(CORE_ADDR addr, int nslots)
921{
922 CORE_ADDR new_addr;
923 int mandatory_nat_slots = nslots / 63;
924 int direction = nslots < 0 ? -1 : 1;
925
926 new_addr = addr + 8 * (nslots + mandatory_nat_slots);
927
928 if ((new_addr >> 9) != ((addr + 8 * 64 * mandatory_nat_slots) >> 9))
929 new_addr += 8 * direction;
930
931 if (IS_NaT_COLLECTION_ADDR(new_addr))
932 new_addr += 8 * direction;
933
934 return new_addr;
935}
936
05d1431c 937static enum register_status
004d836a 938ia64_pseudo_register_read (struct gdbarch *gdbarch, struct regcache *regcache,
88d82102 939 int regnum, gdb_byte *buf)
16461d7d 940{
e17a4113 941 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
05d1431c 942 enum register_status status;
e17a4113 943
004d836a 944 if (regnum >= V32_REGNUM && regnum <= V127_REGNUM)
244bc108 945 {
88d82102 946#ifdef HAVE_LIBUNWIND_IA64_H
1777feb0
MS
947 /* First try and use the libunwind special reg accessor,
948 otherwise fallback to standard logic. */
c5a27d9c 949 if (!libunwind_is_initialized ()
45ecac4b 950 || libunwind_get_reg_special (gdbarch, regcache, regnum, buf) != 0)
88d82102 951#endif
004d836a 952 {
1777feb0
MS
953 /* The fallback position is to assume that r32-r127 are
954 found sequentially in memory starting at $bof. This
955 isn't always true, but without libunwind, this is the
956 best we can do. */
05d1431c 957 enum register_status status;
c5a27d9c
JJ
958 ULONGEST cfm;
959 ULONGEST bsp;
960 CORE_ADDR reg;
05d1431c
PA
961
962 status = regcache_cooked_read_unsigned (regcache,
963 IA64_BSP_REGNUM, &bsp);
964 if (status != REG_VALID)
965 return status;
966
967 status = regcache_cooked_read_unsigned (regcache,
968 IA64_CFM_REGNUM, &cfm);
969 if (status != REG_VALID)
970 return status;
971
c5a27d9c 972 /* The bsp points at the end of the register frame so we
1777feb0
MS
973 subtract the size of frame from it to get start of
974 register frame. */
c5a27d9c
JJ
975 bsp = rse_address_add (bsp, -(cfm & 0x7f));
976
977 if ((cfm & 0x7f) > regnum - V32_REGNUM)
978 {
979 ULONGEST reg_addr = rse_address_add (bsp, (regnum - V32_REGNUM));
e17a4113
UW
980 reg = read_memory_integer ((CORE_ADDR)reg_addr, 8, byte_order);
981 store_unsigned_integer (buf, register_size (gdbarch, regnum),
982 byte_order, reg);
c5a27d9c
JJ
983 }
984 else
e17a4113
UW
985 store_unsigned_integer (buf, register_size (gdbarch, regnum),
986 byte_order, 0);
004d836a 987 }
004d836a
JJ
988 }
989 else if (IA64_NAT0_REGNUM <= regnum && regnum <= IA64_NAT31_REGNUM)
990 {
991 ULONGEST unatN_val;
992 ULONGEST unat;
05d1431c
PA
993 status = regcache_cooked_read_unsigned (regcache, IA64_UNAT_REGNUM, &unat);
994 if (status != REG_VALID)
995 return status;
004d836a 996 unatN_val = (unat & (1LL << (regnum - IA64_NAT0_REGNUM))) != 0;
e17a4113
UW
997 store_unsigned_integer (buf, register_size (gdbarch, regnum),
998 byte_order, unatN_val);
004d836a
JJ
999 }
1000 else if (IA64_NAT32_REGNUM <= regnum && regnum <= IA64_NAT127_REGNUM)
1001 {
1002 ULONGEST natN_val = 0;
1003 ULONGEST bsp;
1004 ULONGEST cfm;
1005 CORE_ADDR gr_addr = 0;
05d1431c
PA
1006 status = regcache_cooked_read_unsigned (regcache, IA64_BSP_REGNUM, &bsp);
1007 if (status != REG_VALID)
1008 return status;
1009 status = regcache_cooked_read_unsigned (regcache, IA64_CFM_REGNUM, &cfm);
1010 if (status != REG_VALID)
1011 return status;
004d836a
JJ
1012
1013 /* The bsp points at the end of the register frame so we
1014 subtract the size of frame from it to get start of register frame. */
1015 bsp = rse_address_add (bsp, -(cfm & 0x7f));
1016
1017 if ((cfm & 0x7f) > regnum - V32_REGNUM)
1018 gr_addr = rse_address_add (bsp, (regnum - V32_REGNUM));
1019
1020 if (gr_addr != 0)
1021 {
1022 /* Compute address of nat collection bits. */
1023 CORE_ADDR nat_addr = gr_addr | 0x1f8;
1024 CORE_ADDR nat_collection;
1025 int nat_bit;
1026 /* If our nat collection address is bigger than bsp, we have to get
1027 the nat collection from rnat. Otherwise, we fetch the nat
1028 collection from the computed address. */
1029 if (nat_addr >= bsp)
1777feb0
MS
1030 regcache_cooked_read_unsigned (regcache, IA64_RNAT_REGNUM,
1031 &nat_collection);
004d836a 1032 else
e17a4113 1033 nat_collection = read_memory_integer (nat_addr, 8, byte_order);
004d836a
JJ
1034 nat_bit = (gr_addr >> 3) & 0x3f;
1035 natN_val = (nat_collection >> nat_bit) & 1;
1036 }
1037
e17a4113
UW
1038 store_unsigned_integer (buf, register_size (gdbarch, regnum),
1039 byte_order, natN_val);
244bc108 1040 }
004d836a
JJ
1041 else if (regnum == VBOF_REGNUM)
1042 {
1043 /* A virtual register frame start is provided for user convenience.
1777feb0 1044 It can be calculated as the bsp - sof (sizeof frame). */
004d836a
JJ
1045 ULONGEST bsp, vbsp;
1046 ULONGEST cfm;
05d1431c
PA
1047 status = regcache_cooked_read_unsigned (regcache, IA64_BSP_REGNUM, &bsp);
1048 if (status != REG_VALID)
1049 return status;
1050 status = regcache_cooked_read_unsigned (regcache, IA64_CFM_REGNUM, &cfm);
1051 if (status != REG_VALID)
1052 return status;
004d836a
JJ
1053
1054 /* The bsp points at the end of the register frame so we
1055 subtract the size of frame from it to get beginning of frame. */
1056 vbsp = rse_address_add (bsp, -(cfm & 0x7f));
e17a4113
UW
1057 store_unsigned_integer (buf, register_size (gdbarch, regnum),
1058 byte_order, vbsp);
004d836a
JJ
1059 }
1060 else if (VP0_REGNUM <= regnum && regnum <= VP63_REGNUM)
1061 {
1062 ULONGEST pr;
1063 ULONGEST cfm;
1064 ULONGEST prN_val;
05d1431c
PA
1065 status = regcache_cooked_read_unsigned (regcache, IA64_PR_REGNUM, &pr);
1066 if (status != REG_VALID)
1067 return status;
1068 status = regcache_cooked_read_unsigned (regcache, IA64_CFM_REGNUM, &cfm);
1069 if (status != REG_VALID)
1070 return status;
004d836a
JJ
1071
1072 if (VP16_REGNUM <= regnum && regnum <= VP63_REGNUM)
1073 {
1074 /* Fetch predicate register rename base from current frame
1777feb0 1075 marker for this frame. */
004d836a
JJ
1076 int rrb_pr = (cfm >> 32) & 0x3f;
1077
1777feb0 1078 /* Adjust the register number to account for register rotation. */
004d836a
JJ
1079 regnum = VP16_REGNUM
1080 + ((regnum - VP16_REGNUM) + rrb_pr) % 48;
1081 }
1082 prN_val = (pr & (1LL << (regnum - VP0_REGNUM))) != 0;
e17a4113
UW
1083 store_unsigned_integer (buf, register_size (gdbarch, regnum),
1084 byte_order, prN_val);
004d836a
JJ
1085 }
1086 else
088568da 1087 memset (buf, 0, register_size (gdbarch, regnum));
05d1431c
PA
1088
1089 return REG_VALID;
16461d7d
KB
1090}
1091
004d836a
JJ
1092static void
1093ia64_pseudo_register_write (struct gdbarch *gdbarch, struct regcache *regcache,
88d82102 1094 int regnum, const gdb_byte *buf)
16461d7d 1095{
e17a4113
UW
1096 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
1097
004d836a 1098 if (regnum >= V32_REGNUM && regnum <= V127_REGNUM)
244bc108 1099 {
004d836a
JJ
1100 ULONGEST bsp;
1101 ULONGEST cfm;
004d836a
JJ
1102 regcache_cooked_read_unsigned (regcache, IA64_BSP_REGNUM, &bsp);
1103 regcache_cooked_read_unsigned (regcache, IA64_CFM_REGNUM, &cfm);
1104
1105 bsp = rse_address_add (bsp, -(cfm & 0x7f));
1106
1107 if ((cfm & 0x7f) > regnum - V32_REGNUM)
1108 {
1109 ULONGEST reg_addr = rse_address_add (bsp, (regnum - V32_REGNUM));
ce746418 1110 write_memory (reg_addr, buf, 8);
004d836a
JJ
1111 }
1112 }
1113 else if (IA64_NAT0_REGNUM <= regnum && regnum <= IA64_NAT31_REGNUM)
1114 {
1115 ULONGEST unatN_val, unat, unatN_mask;
1116 regcache_cooked_read_unsigned (regcache, IA64_UNAT_REGNUM, &unat);
1777feb0
MS
1117 unatN_val = extract_unsigned_integer (buf, register_size (gdbarch,
1118 regnum),
e17a4113 1119 byte_order);
004d836a
JJ
1120 unatN_mask = (1LL << (regnum - IA64_NAT0_REGNUM));
1121 if (unatN_val == 0)
1122 unat &= ~unatN_mask;
1123 else if (unatN_val == 1)
1124 unat |= unatN_mask;
1125 regcache_cooked_write_unsigned (regcache, IA64_UNAT_REGNUM, unat);
1126 }
1127 else if (IA64_NAT32_REGNUM <= regnum && regnum <= IA64_NAT127_REGNUM)
1128 {
1129 ULONGEST natN_val;
1130 ULONGEST bsp;
1131 ULONGEST cfm;
1132 CORE_ADDR gr_addr = 0;
1133 regcache_cooked_read_unsigned (regcache, IA64_BSP_REGNUM, &bsp);
1134 regcache_cooked_read_unsigned (regcache, IA64_CFM_REGNUM, &cfm);
1135
1136 /* The bsp points at the end of the register frame so we
1137 subtract the size of frame from it to get start of register frame. */
1138 bsp = rse_address_add (bsp, -(cfm & 0x7f));
1139
1140 if ((cfm & 0x7f) > regnum - V32_REGNUM)
1141 gr_addr = rse_address_add (bsp, (regnum - V32_REGNUM));
1142
1777feb0
MS
1143 natN_val = extract_unsigned_integer (buf, register_size (gdbarch,
1144 regnum),
e17a4113 1145 byte_order);
004d836a
JJ
1146
1147 if (gr_addr != 0 && (natN_val == 0 || natN_val == 1))
1148 {
1149 /* Compute address of nat collection bits. */
1150 CORE_ADDR nat_addr = gr_addr | 0x1f8;
1151 CORE_ADDR nat_collection;
1152 int natN_bit = (gr_addr >> 3) & 0x3f;
1153 ULONGEST natN_mask = (1LL << natN_bit);
1154 /* If our nat collection address is bigger than bsp, we have to get
1155 the nat collection from rnat. Otherwise, we fetch the nat
1156 collection from the computed address. */
1157 if (nat_addr >= bsp)
1158 {
05d1431c
PA
1159 regcache_cooked_read_unsigned (regcache,
1160 IA64_RNAT_REGNUM,
1777feb0 1161 &nat_collection);
004d836a
JJ
1162 if (natN_val)
1163 nat_collection |= natN_mask;
1164 else
1165 nat_collection &= ~natN_mask;
1777feb0
MS
1166 regcache_cooked_write_unsigned (regcache, IA64_RNAT_REGNUM,
1167 nat_collection);
004d836a
JJ
1168 }
1169 else
1170 {
948f8e3d 1171 gdb_byte nat_buf[8];
e17a4113 1172 nat_collection = read_memory_integer (nat_addr, 8, byte_order);
004d836a
JJ
1173 if (natN_val)
1174 nat_collection |= natN_mask;
1175 else
1176 nat_collection &= ~natN_mask;
e17a4113
UW
1177 store_unsigned_integer (nat_buf, register_size (gdbarch, regnum),
1178 byte_order, nat_collection);
004d836a
JJ
1179 write_memory (nat_addr, nat_buf, 8);
1180 }
1181 }
1182 }
1183 else if (VP0_REGNUM <= regnum && regnum <= VP63_REGNUM)
1184 {
1185 ULONGEST pr;
1186 ULONGEST cfm;
1187 ULONGEST prN_val;
1188 ULONGEST prN_mask;
1189
1190 regcache_cooked_read_unsigned (regcache, IA64_PR_REGNUM, &pr);
1191 regcache_cooked_read_unsigned (regcache, IA64_CFM_REGNUM, &cfm);
1192
1193 if (VP16_REGNUM <= regnum && regnum <= VP63_REGNUM)
1194 {
1195 /* Fetch predicate register rename base from current frame
1777feb0 1196 marker for this frame. */
004d836a
JJ
1197 int rrb_pr = (cfm >> 32) & 0x3f;
1198
1777feb0 1199 /* Adjust the register number to account for register rotation. */
004d836a
JJ
1200 regnum = VP16_REGNUM
1201 + ((regnum - VP16_REGNUM) + rrb_pr) % 48;
1202 }
e17a4113
UW
1203 prN_val = extract_unsigned_integer (buf, register_size (gdbarch, regnum),
1204 byte_order);
004d836a
JJ
1205 prN_mask = (1LL << (regnum - VP0_REGNUM));
1206 if (prN_val == 0)
1207 pr &= ~prN_mask;
1208 else if (prN_val == 1)
1209 pr |= prN_mask;
1210 regcache_cooked_write_unsigned (regcache, IA64_PR_REGNUM, pr);
244bc108 1211 }
16461d7d
KB
1212}
1213
004d836a
JJ
1214/* The ia64 needs to convert between various ieee floating-point formats
1215 and the special ia64 floating point register format. */
1216
1217static int
0abe36f5 1218ia64_convert_register_p (struct gdbarch *gdbarch, int regno, struct type *type)
004d836a 1219{
83acabca 1220 return (regno >= IA64_FR0_REGNUM && regno <= IA64_FR127_REGNUM
27067745 1221 && type != ia64_ext_type (gdbarch));
004d836a
JJ
1222}
1223
8dccd430 1224static int
004d836a 1225ia64_register_to_value (struct frame_info *frame, int regnum,
8dccd430
PA
1226 struct type *valtype, gdb_byte *out,
1227 int *optimizedp, int *unavailablep)
004d836a 1228{
27067745 1229 struct gdbarch *gdbarch = get_frame_arch (frame);
948f8e3d 1230 gdb_byte in[MAX_REGISTER_SIZE];
8dccd430
PA
1231
1232 /* Convert to TYPE. */
1233 if (!get_frame_register_bytes (frame, regnum, 0,
1234 register_size (gdbarch, regnum),
1235 in, optimizedp, unavailablep))
1236 return 0;
1237
27067745 1238 convert_typed_floating (in, ia64_ext_type (gdbarch), out, valtype);
8dccd430
PA
1239 *optimizedp = *unavailablep = 0;
1240 return 1;
004d836a
JJ
1241}
1242
1243static void
1244ia64_value_to_register (struct frame_info *frame, int regnum,
88d82102 1245 struct type *valtype, const gdb_byte *in)
004d836a 1246{
27067745 1247 struct gdbarch *gdbarch = get_frame_arch (frame);
948f8e3d 1248 gdb_byte out[MAX_REGISTER_SIZE];
27067745 1249 convert_typed_floating (in, valtype, out, ia64_ext_type (gdbarch));
004d836a
JJ
1250 put_frame_register (frame, regnum, out);
1251}
1252
1253
58ab00f9
KB
1254/* Limit the number of skipped non-prologue instructions since examining
1255 of the prologue is expensive. */
5ea2bd7f 1256static int max_skip_non_prologue_insns = 40;
58ab00f9
KB
1257
1258/* Given PC representing the starting address of a function, and
1259 LIM_PC which is the (sloppy) limit to which to scan when looking
1260 for a prologue, attempt to further refine this limit by using
1261 the line data in the symbol table. If successful, a better guess
1262 on where the prologue ends is returned, otherwise the previous
1263 value of lim_pc is returned. TRUST_LIMIT is a pointer to a flag
1264 which will be set to indicate whether the returned limit may be
1265 used with no further scanning in the event that the function is
1266 frameless. */
1267
634aa483
AC
1268/* FIXME: cagney/2004-02-14: This function and logic have largely been
1269 superseded by skip_prologue_using_sal. */
1270
58ab00f9
KB
1271static CORE_ADDR
1272refine_prologue_limit (CORE_ADDR pc, CORE_ADDR lim_pc, int *trust_limit)
1273{
1274 struct symtab_and_line prologue_sal;
1275 CORE_ADDR start_pc = pc;
39312971
JB
1276 CORE_ADDR end_pc;
1277
1278 /* The prologue can not possibly go past the function end itself,
1279 so we can already adjust LIM_PC accordingly. */
1280 if (find_pc_partial_function (pc, NULL, NULL, &end_pc) && end_pc < lim_pc)
1281 lim_pc = end_pc;
58ab00f9
KB
1282
1283 /* Start off not trusting the limit. */
1284 *trust_limit = 0;
1285
1286 prologue_sal = find_pc_line (pc, 0);
1287 if (prologue_sal.line != 0)
1288 {
1289 int i;
1290 CORE_ADDR addr = prologue_sal.end;
1291
1292 /* Handle the case in which compiler's optimizer/scheduler
1293 has moved instructions into the prologue. We scan ahead
1294 in the function looking for address ranges whose corresponding
1295 line number is less than or equal to the first one that we
1296 found for the function. (It can be less than when the
1297 scheduler puts a body instruction before the first prologue
1298 instruction.) */
1299 for (i = 2 * max_skip_non_prologue_insns;
1300 i > 0 && (lim_pc == 0 || addr < lim_pc);
1301 i--)
1302 {
1303 struct symtab_and_line sal;
1304
1305 sal = find_pc_line (addr, 0);
1306 if (sal.line == 0)
1307 break;
1308 if (sal.line <= prologue_sal.line
1309 && sal.symtab == prologue_sal.symtab)
1310 {
1311 prologue_sal = sal;
1312 }
1313 addr = sal.end;
1314 }
1315
1316 if (lim_pc == 0 || prologue_sal.end < lim_pc)
1317 {
1318 lim_pc = prologue_sal.end;
1319 if (start_pc == get_pc_function_start (lim_pc))
1320 *trust_limit = 1;
1321 }
1322 }
1323 return lim_pc;
1324}
1325
16461d7d
KB
1326#define isScratch(_regnum_) ((_regnum_) == 2 || (_regnum_) == 3 \
1327 || (8 <= (_regnum_) && (_regnum_) <= 11) \
1328 || (14 <= (_regnum_) && (_regnum_) <= 31))
1329#define imm9(_instr_) \
1330 ( ((((_instr_) & 0x01000000000LL) ? -1 : 0) << 8) \
1331 | (((_instr_) & 0x00008000000LL) >> 20) \
1332 | (((_instr_) & 0x00000001fc0LL) >> 6))
1333
004d836a
JJ
1334/* Allocate and initialize a frame cache. */
1335
1336static struct ia64_frame_cache *
1337ia64_alloc_frame_cache (void)
1338{
1339 struct ia64_frame_cache *cache;
1340 int i;
1341
1342 cache = FRAME_OBSTACK_ZALLOC (struct ia64_frame_cache);
1343
1344 /* Base address. */
1345 cache->base = 0;
1346 cache->pc = 0;
1347 cache->cfm = 0;
4afcc598 1348 cache->prev_cfm = 0;
004d836a
JJ
1349 cache->sof = 0;
1350 cache->sol = 0;
1351 cache->sor = 0;
1352 cache->bsp = 0;
1353 cache->fp_reg = 0;
1354 cache->frameless = 1;
1355
1356 for (i = 0; i < NUM_IA64_RAW_REGS; i++)
1357 cache->saved_regs[i] = 0;
1358
1359 return cache;
1360}
1361
16461d7d 1362static CORE_ADDR
15c1e57f
JB
1363examine_prologue (CORE_ADDR pc, CORE_ADDR lim_pc,
1364 struct frame_info *this_frame,
1365 struct ia64_frame_cache *cache)
16461d7d
KB
1366{
1367 CORE_ADDR next_pc;
1368 CORE_ADDR last_prologue_pc = pc;
16461d7d
KB
1369 instruction_type it;
1370 long long instr;
16461d7d
KB
1371 int cfm_reg = 0;
1372 int ret_reg = 0;
1373 int fp_reg = 0;
1374 int unat_save_reg = 0;
1375 int pr_save_reg = 0;
1376 int mem_stack_frame_size = 0;
1377 int spill_reg = 0;
1378 CORE_ADDR spill_addr = 0;
0927a22b
KB
1379 char instores[8];
1380 char infpstores[8];
5ea2bd7f 1381 char reg_contents[256];
58ab00f9 1382 int trust_limit;
004d836a
JJ
1383 int frameless = 1;
1384 int i;
1385 CORE_ADDR addr;
e362b510 1386 gdb_byte buf[8];
004d836a 1387 CORE_ADDR bof, sor, sol, sof, cfm, rrb_gr;
0927a22b
KB
1388
1389 memset (instores, 0, sizeof instores);
1390 memset (infpstores, 0, sizeof infpstores);
5ea2bd7f 1391 memset (reg_contents, 0, sizeof reg_contents);
16461d7d 1392
004d836a
JJ
1393 if (cache->after_prologue != 0
1394 && cache->after_prologue <= lim_pc)
1395 return cache->after_prologue;
16461d7d 1396
58ab00f9 1397 lim_pc = refine_prologue_limit (pc, lim_pc, &trust_limit);
16461d7d 1398 next_pc = fetch_instruction (pc, &it, &instr);
5ea2bd7f
JJ
1399
1400 /* We want to check if we have a recognizable function start before we
1401 look ahead for a prologue. */
16461d7d
KB
1402 if (pc < lim_pc && next_pc
1403 && it == M && ((instr & 0x1ee0000003fLL) == 0x02c00000000LL))
1404 {
5ea2bd7f 1405 /* alloc - start of a regular function. */
16461d7d
KB
1406 int sol = (int) ((instr & 0x00007f00000LL) >> 20);
1407 int sof = (int) ((instr & 0x000000fe000LL) >> 13);
16461d7d 1408 int rN = (int) ((instr & 0x00000001fc0LL) >> 6);
004d836a
JJ
1409
1410 /* Verify that the current cfm matches what we think is the
1411 function start. If we have somehow jumped within a function,
1412 we do not want to interpret the prologue and calculate the
1777feb0
MS
1413 addresses of various registers such as the return address.
1414 We will instead treat the frame as frameless. */
15c1e57f 1415 if (!this_frame ||
004d836a
JJ
1416 (sof == (cache->cfm & 0x7f) &&
1417 sol == ((cache->cfm >> 7) & 0x7f)))
1418 frameless = 0;
1419
16461d7d
KB
1420 cfm_reg = rN;
1421 last_prologue_pc = next_pc;
1422 pc = next_pc;
1423 }
1424 else
58ab00f9 1425 {
5ea2bd7f
JJ
1426 /* Look for a leaf routine. */
1427 if (pc < lim_pc && next_pc
1428 && (it == I || it == M)
1429 && ((instr & 0x1ee00000000LL) == 0x10800000000LL))
1430 {
1431 /* adds rN = imm14, rM (or mov rN, rM when imm14 is 0) */
1432 int imm = (int) ((((instr & 0x01000000000LL) ? -1 : 0) << 13)
1433 | ((instr & 0x001f8000000LL) >> 20)
1434 | ((instr & 0x000000fe000LL) >> 13));
1435 int rM = (int) ((instr & 0x00007f00000LL) >> 20);
1436 int rN = (int) ((instr & 0x00000001fc0LL) >> 6);
1437 int qp = (int) (instr & 0x0000000003fLL);
1438 if (qp == 0 && rN == 2 && imm == 0 && rM == 12 && fp_reg == 0)
1439 {
1777feb0 1440 /* mov r2, r12 - beginning of leaf routine. */
5ea2bd7f 1441 fp_reg = rN;
5ea2bd7f
JJ
1442 last_prologue_pc = next_pc;
1443 }
1444 }
1445
1446 /* If we don't recognize a regular function or leaf routine, we are
1447 done. */
1448 if (!fp_reg)
1449 {
1450 pc = lim_pc;
1451 if (trust_limit)
1452 last_prologue_pc = lim_pc;
1453 }
58ab00f9 1454 }
16461d7d
KB
1455
1456 /* Loop, looking for prologue instructions, keeping track of
1777feb0 1457 where preserved registers were spilled. */
16461d7d
KB
1458 while (pc < lim_pc)
1459 {
1460 next_pc = fetch_instruction (pc, &it, &instr);
1461 if (next_pc == 0)
1462 break;
1463
594706e6 1464 if (it == B && ((instr & 0x1e1f800003fLL) != 0x04000000000LL))
0927a22b 1465 {
1777feb0 1466 /* Exit loop upon hitting a non-nop branch instruction. */
102d615a
JJ
1467 if (trust_limit)
1468 lim_pc = pc;
1469 break;
1470 }
1471 else if (((instr & 0x3fLL) != 0LL) &&
1472 (frameless || ret_reg != 0))
1473 {
1474 /* Exit loop upon hitting a predicated instruction if
1475 we already have the return register or if we are frameless. */
5ea2bd7f
JJ
1476 if (trust_limit)
1477 lim_pc = pc;
0927a22b
KB
1478 break;
1479 }
1480 else if (it == I && ((instr & 0x1eff8000000LL) == 0x00188000000LL))
16461d7d
KB
1481 {
1482 /* Move from BR */
1483 int b2 = (int) ((instr & 0x0000000e000LL) >> 13);
1484 int rN = (int) ((instr & 0x00000001fc0LL) >> 6);
1485 int qp = (int) (instr & 0x0000000003f);
1486
1487 if (qp == 0 && b2 == 0 && rN >= 32 && ret_reg == 0)
1488 {
1489 ret_reg = rN;
1490 last_prologue_pc = next_pc;
1491 }
1492 }
1493 else if ((it == I || it == M)
1494 && ((instr & 0x1ee00000000LL) == 0x10800000000LL))
1495 {
1496 /* adds rN = imm14, rM (or mov rN, rM when imm14 is 0) */
1497 int imm = (int) ((((instr & 0x01000000000LL) ? -1 : 0) << 13)
1498 | ((instr & 0x001f8000000LL) >> 20)
1499 | ((instr & 0x000000fe000LL) >> 13));
1500 int rM = (int) ((instr & 0x00007f00000LL) >> 20);
1501 int rN = (int) ((instr & 0x00000001fc0LL) >> 6);
1502 int qp = (int) (instr & 0x0000000003fLL);
1503
1504 if (qp == 0 && rN >= 32 && imm == 0 && rM == 12 && fp_reg == 0)
1505 {
1506 /* mov rN, r12 */
1507 fp_reg = rN;
1508 last_prologue_pc = next_pc;
1509 }
1510 else if (qp == 0 && rN == 12 && rM == 12)
1511 {
1512 /* adds r12, -mem_stack_frame_size, r12 */
1513 mem_stack_frame_size -= imm;
1514 last_prologue_pc = next_pc;
1515 }
1516 else if (qp == 0 && rN == 2
1517 && ((rM == fp_reg && fp_reg != 0) || rM == 12))
1518 {
004d836a 1519 CORE_ADDR saved_sp = 0;
16461d7d
KB
1520 /* adds r2, spilloffset, rFramePointer
1521 or
1522 adds r2, spilloffset, r12
1523
1524 Get ready for stf.spill or st8.spill instructions.
1777feb0 1525 The address to start spilling at is loaded into r2.
16461d7d
KB
1526 FIXME: Why r2? That's what gcc currently uses; it
1527 could well be different for other compilers. */
1528
1777feb0 1529 /* Hmm... whether or not this will work will depend on
16461d7d
KB
1530 where the pc is. If it's still early in the prologue
1531 this'll be wrong. FIXME */
15c1e57f 1532 if (this_frame)
004d836a 1533 {
e17a4113 1534 struct gdbarch *gdbarch = get_frame_arch (this_frame);
5c99fcf8
AH
1535 saved_sp = get_frame_register_unsigned (this_frame,
1536 sp_regnum);
004d836a
JJ
1537 }
1538 spill_addr = saved_sp
16461d7d
KB
1539 + (rM == 12 ? 0 : mem_stack_frame_size)
1540 + imm;
1541 spill_reg = rN;
1542 last_prologue_pc = next_pc;
1543 }
b7d038ae 1544 else if (qp == 0 && rM >= 32 && rM < 40 && !instores[rM-32] &&
5ea2bd7f
JJ
1545 rN < 256 && imm == 0)
1546 {
1777feb0 1547 /* mov rN, rM where rM is an input register. */
5ea2bd7f
JJ
1548 reg_contents[rN] = rM;
1549 last_prologue_pc = next_pc;
1550 }
1551 else if (frameless && qp == 0 && rN == fp_reg && imm == 0 &&
1552 rM == 2)
1553 {
1554 /* mov r12, r2 */
1555 last_prologue_pc = next_pc;
1556 break;
1557 }
16461d7d
KB
1558 }
1559 else if (it == M
1560 && ( ((instr & 0x1efc0000000LL) == 0x0eec0000000LL)
1561 || ((instr & 0x1ffc8000000LL) == 0x0cec0000000LL) ))
1562 {
1563 /* stf.spill [rN] = fM, imm9
1564 or
1565 stf.spill [rN] = fM */
1566
1567 int imm = imm9(instr);
1568 int rN = (int) ((instr & 0x00007f00000LL) >> 20);
1569 int fM = (int) ((instr & 0x000000fe000LL) >> 13);
1570 int qp = (int) (instr & 0x0000000003fLL);
1571 if (qp == 0 && rN == spill_reg && spill_addr != 0
1572 && ((2 <= fM && fM <= 5) || (16 <= fM && fM <= 31)))
1573 {
004d836a 1574 cache->saved_regs[IA64_FR0_REGNUM + fM] = spill_addr;
16461d7d 1575
594706e6 1576 if ((instr & 0x1efc0000000LL) == 0x0eec0000000LL)
16461d7d
KB
1577 spill_addr += imm;
1578 else
1777feb0 1579 spill_addr = 0; /* last one; must be done. */
16461d7d
KB
1580 last_prologue_pc = next_pc;
1581 }
1582 }
1583 else if ((it == M && ((instr & 0x1eff8000000LL) == 0x02110000000LL))
1584 || (it == I && ((instr & 0x1eff8000000LL) == 0x00050000000LL)) )
1585 {
1586 /* mov.m rN = arM
1587 or
1588 mov.i rN = arM */
1589
1590 int arM = (int) ((instr & 0x00007f00000LL) >> 20);
1591 int rN = (int) ((instr & 0x00000001fc0LL) >> 6);
1592 int qp = (int) (instr & 0x0000000003fLL);
1593 if (qp == 0 && isScratch (rN) && arM == 36 /* ar.unat */)
1594 {
1595 /* We have something like "mov.m r3 = ar.unat". Remember the
1777feb0 1596 r3 (or whatever) and watch for a store of this register... */
16461d7d
KB
1597 unat_save_reg = rN;
1598 last_prologue_pc = next_pc;
1599 }
1600 }
1601 else if (it == I && ((instr & 0x1eff8000000LL) == 0x00198000000LL))
1602 {
1603 /* mov rN = pr */
1604 int rN = (int) ((instr & 0x00000001fc0LL) >> 6);
1605 int qp = (int) (instr & 0x0000000003fLL);
1606 if (qp == 0 && isScratch (rN))
1607 {
1608 pr_save_reg = rN;
1609 last_prologue_pc = next_pc;
1610 }
1611 }
1612 else if (it == M
1613 && ( ((instr & 0x1ffc8000000LL) == 0x08cc0000000LL)
1614 || ((instr & 0x1efc0000000LL) == 0x0acc0000000LL)))
1615 {
1616 /* st8 [rN] = rM
1617 or
1618 st8 [rN] = rM, imm9 */
1619 int rN = (int) ((instr & 0x00007f00000LL) >> 20);
1620 int rM = (int) ((instr & 0x000000fe000LL) >> 13);
1621 int qp = (int) (instr & 0x0000000003fLL);
5ea2bd7f 1622 int indirect = rM < 256 ? reg_contents[rM] : 0;
16461d7d
KB
1623 if (qp == 0 && rN == spill_reg && spill_addr != 0
1624 && (rM == unat_save_reg || rM == pr_save_reg))
1625 {
1626 /* We've found a spill of either the UNAT register or the PR
1627 register. (Well, not exactly; what we've actually found is
1628 a spill of the register that UNAT or PR was moved to).
1777feb0 1629 Record that fact and move on... */
16461d7d
KB
1630 if (rM == unat_save_reg)
1631 {
1777feb0 1632 /* Track UNAT register. */
004d836a 1633 cache->saved_regs[IA64_UNAT_REGNUM] = spill_addr;
16461d7d
KB
1634 unat_save_reg = 0;
1635 }
1636 else
1637 {
1777feb0 1638 /* Track PR register. */
004d836a 1639 cache->saved_regs[IA64_PR_REGNUM] = spill_addr;
16461d7d
KB
1640 pr_save_reg = 0;
1641 }
1642 if ((instr & 0x1efc0000000LL) == 0x0acc0000000LL)
1643 /* st8 [rN] = rM, imm9 */
1644 spill_addr += imm9(instr);
1645 else
1777feb0 1646 spill_addr = 0; /* Must be done spilling. */
16461d7d
KB
1647 last_prologue_pc = next_pc;
1648 }
0927a22b
KB
1649 else if (qp == 0 && 32 <= rM && rM < 40 && !instores[rM-32])
1650 {
1777feb0 1651 /* Allow up to one store of each input register. */
0927a22b
KB
1652 instores[rM-32] = 1;
1653 last_prologue_pc = next_pc;
1654 }
5ea2bd7f
JJ
1655 else if (qp == 0 && 32 <= indirect && indirect < 40 &&
1656 !instores[indirect-32])
1657 {
1658 /* Allow an indirect store of an input register. */
1659 instores[indirect-32] = 1;
1660 last_prologue_pc = next_pc;
1661 }
0927a22b
KB
1662 }
1663 else if (it == M && ((instr & 0x1ff08000000LL) == 0x08c00000000LL))
1664 {
1665 /* One of
1666 st1 [rN] = rM
1667 st2 [rN] = rM
1668 st4 [rN] = rM
1669 st8 [rN] = rM
1670 Note that the st8 case is handled in the clause above.
1671
1777feb0
MS
1672 Advance over stores of input registers. One store per input
1673 register is permitted. */
0927a22b
KB
1674 int rM = (int) ((instr & 0x000000fe000LL) >> 13);
1675 int qp = (int) (instr & 0x0000000003fLL);
5ea2bd7f 1676 int indirect = rM < 256 ? reg_contents[rM] : 0;
0927a22b
KB
1677 if (qp == 0 && 32 <= rM && rM < 40 && !instores[rM-32])
1678 {
1679 instores[rM-32] = 1;
1680 last_prologue_pc = next_pc;
1681 }
5ea2bd7f
JJ
1682 else if (qp == 0 && 32 <= indirect && indirect < 40 &&
1683 !instores[indirect-32])
1684 {
1685 /* Allow an indirect store of an input register. */
1686 instores[indirect-32] = 1;
1687 last_prologue_pc = next_pc;
1688 }
0927a22b
KB
1689 }
1690 else if (it == M && ((instr & 0x1ff88000000LL) == 0x0cc80000000LL))
1691 {
1692 /* Either
1693 stfs [rN] = fM
1694 or
1695 stfd [rN] = fM
1696
1697 Advance over stores of floating point input registers. Again
1777feb0 1698 one store per register is permitted. */
0927a22b
KB
1699 int fM = (int) ((instr & 0x000000fe000LL) >> 13);
1700 int qp = (int) (instr & 0x0000000003fLL);
1701 if (qp == 0 && 8 <= fM && fM < 16 && !infpstores[fM - 8])
1702 {
1703 infpstores[fM-8] = 1;
1704 last_prologue_pc = next_pc;
1705 }
16461d7d
KB
1706 }
1707 else if (it == M
1708 && ( ((instr & 0x1ffc8000000LL) == 0x08ec0000000LL)
1709 || ((instr & 0x1efc0000000LL) == 0x0aec0000000LL)))
1710 {
1711 /* st8.spill [rN] = rM
1712 or
1713 st8.spill [rN] = rM, imm9 */
1714 int rN = (int) ((instr & 0x00007f00000LL) >> 20);
1715 int rM = (int) ((instr & 0x000000fe000LL) >> 13);
1716 int qp = (int) (instr & 0x0000000003fLL);
1717 if (qp == 0 && rN == spill_reg && 4 <= rM && rM <= 7)
1718 {
1719 /* We've found a spill of one of the preserved general purpose
1720 regs. Record the spill address and advance the spill
1777feb0 1721 register if appropriate. */
004d836a 1722 cache->saved_regs[IA64_GR0_REGNUM + rM] = spill_addr;
16461d7d
KB
1723 if ((instr & 0x1efc0000000LL) == 0x0aec0000000LL)
1724 /* st8.spill [rN] = rM, imm9 */
1725 spill_addr += imm9(instr);
1726 else
1777feb0 1727 spill_addr = 0; /* Done spilling. */
16461d7d
KB
1728 last_prologue_pc = next_pc;
1729 }
1730 }
16461d7d
KB
1731
1732 pc = next_pc;
1733 }
1734
15c1e57f
JB
1735 /* If not frameless and we aren't called by skip_prologue, then we need
1736 to calculate registers for the previous frame which will be needed
1737 later. */
16461d7d 1738
15c1e57f 1739 if (!frameless && this_frame)
da50a4b7 1740 {
e17a4113
UW
1741 struct gdbarch *gdbarch = get_frame_arch (this_frame);
1742 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
1743
004d836a
JJ
1744 /* Extract the size of the rotating portion of the stack
1745 frame and the register rename base from the current
1777feb0 1746 frame marker. */
004d836a
JJ
1747 cfm = cache->cfm;
1748 sor = cache->sor;
1749 sof = cache->sof;
1750 sol = cache->sol;
1751 rrb_gr = (cfm >> 18) & 0x7f;
1752
1753 /* Find the bof (beginning of frame). */
1754 bof = rse_address_add (cache->bsp, -sof);
1755
1756 for (i = 0, addr = bof;
1757 i < sof;
1758 i++, addr += 8)
1759 {
1760 if (IS_NaT_COLLECTION_ADDR (addr))
1761 {
1762 addr += 8;
1763 }
1764 if (i+32 == cfm_reg)
1765 cache->saved_regs[IA64_CFM_REGNUM] = addr;
1766 if (i+32 == ret_reg)
1767 cache->saved_regs[IA64_VRAP_REGNUM] = addr;
1768 if (i+32 == fp_reg)
1769 cache->saved_regs[IA64_VFP_REGNUM] = addr;
1770 }
16461d7d 1771
1777feb0 1772 /* For the previous argument registers we require the previous bof.
004d836a 1773 If we can't find the previous cfm, then we can do nothing. */
4afcc598 1774 cfm = 0;
004d836a
JJ
1775 if (cache->saved_regs[IA64_CFM_REGNUM] != 0)
1776 {
e17a4113
UW
1777 cfm = read_memory_integer (cache->saved_regs[IA64_CFM_REGNUM],
1778 8, byte_order);
4afcc598
JJ
1779 }
1780 else if (cfm_reg != 0)
1781 {
15c1e57f 1782 get_frame_register (this_frame, cfm_reg, buf);
e17a4113 1783 cfm = extract_unsigned_integer (buf, 8, byte_order);
4afcc598
JJ
1784 }
1785 cache->prev_cfm = cfm;
1786
1787 if (cfm != 0)
1788 {
004d836a
JJ
1789 sor = ((cfm >> 14) & 0xf) * 8;
1790 sof = (cfm & 0x7f);
1791 sol = (cfm >> 7) & 0x7f;
1792 rrb_gr = (cfm >> 18) & 0x7f;
1793
15c1e57f
JB
1794 /* The previous bof only requires subtraction of the sol (size of
1795 locals) due to the overlap between output and input of
1796 subsequent frames. */
004d836a
JJ
1797 bof = rse_address_add (bof, -sol);
1798
1799 for (i = 0, addr = bof;
1800 i < sof;
1801 i++, addr += 8)
1802 {
1803 if (IS_NaT_COLLECTION_ADDR (addr))
1804 {
1805 addr += 8;
1806 }
1807 if (i < sor)
1777feb0
MS
1808 cache->saved_regs[IA64_GR32_REGNUM
1809 + ((i + (sor - rrb_gr)) % sor)]
004d836a
JJ
1810 = addr;
1811 else
1812 cache->saved_regs[IA64_GR32_REGNUM + i] = addr;
1813 }
1814
1815 }
1816 }
1817
5ea2bd7f
JJ
1818 /* Try and trust the lim_pc value whenever possible. */
1819 if (trust_limit && lim_pc >= last_prologue_pc)
004d836a
JJ
1820 last_prologue_pc = lim_pc;
1821
1822 cache->frameless = frameless;
1823 cache->after_prologue = last_prologue_pc;
1824 cache->mem_stack_frame_size = mem_stack_frame_size;
1825 cache->fp_reg = fp_reg;
5ea2bd7f 1826
16461d7d
KB
1827 return last_prologue_pc;
1828}
1829
1830CORE_ADDR
6093d2eb 1831ia64_skip_prologue (struct gdbarch *gdbarch, CORE_ADDR pc)
16461d7d 1832{
004d836a
JJ
1833 struct ia64_frame_cache cache;
1834 cache.base = 0;
1835 cache.after_prologue = 0;
1836 cache.cfm = 0;
1837 cache.bsp = 0;
1838
1777feb0
MS
1839 /* Call examine_prologue with - as third argument since we don't
1840 have a next frame pointer to send. */
004d836a 1841 return examine_prologue (pc, pc+1024, 0, &cache);
16461d7d
KB
1842}
1843
004d836a
JJ
1844
1845/* Normal frames. */
1846
1847static struct ia64_frame_cache *
15c1e57f 1848ia64_frame_cache (struct frame_info *this_frame, void **this_cache)
16461d7d 1849{
e17a4113
UW
1850 struct gdbarch *gdbarch = get_frame_arch (this_frame);
1851 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
004d836a 1852 struct ia64_frame_cache *cache;
e362b510 1853 gdb_byte buf[8];
870f88f7 1854 CORE_ADDR cfm;
16461d7d 1855
004d836a 1856 if (*this_cache)
9a3c8263 1857 return (struct ia64_frame_cache *) *this_cache;
16461d7d 1858
004d836a
JJ
1859 cache = ia64_alloc_frame_cache ();
1860 *this_cache = cache;
16461d7d 1861
15c1e57f 1862 get_frame_register (this_frame, sp_regnum, buf);
e17a4113 1863 cache->saved_sp = extract_unsigned_integer (buf, 8, byte_order);
16461d7d 1864
004d836a
JJ
1865 /* We always want the bsp to point to the end of frame.
1866 This way, we can always get the beginning of frame (bof)
1867 by subtracting frame size. */
15c1e57f 1868 get_frame_register (this_frame, IA64_BSP_REGNUM, buf);
e17a4113 1869 cache->bsp = extract_unsigned_integer (buf, 8, byte_order);
004d836a 1870
15c1e57f 1871 get_frame_register (this_frame, IA64_PSR_REGNUM, buf);
004d836a 1872
15c1e57f 1873 get_frame_register (this_frame, IA64_CFM_REGNUM, buf);
e17a4113 1874 cfm = extract_unsigned_integer (buf, 8, byte_order);
004d836a
JJ
1875
1876 cache->sof = (cfm & 0x7f);
1877 cache->sol = (cfm >> 7) & 0x7f;
1878 cache->sor = ((cfm >> 14) & 0xf) * 8;
1879
1880 cache->cfm = cfm;
1881
15c1e57f 1882 cache->pc = get_frame_func (this_frame);
004d836a
JJ
1883
1884 if (cache->pc != 0)
15c1e57f 1885 examine_prologue (cache->pc, get_frame_pc (this_frame), this_frame, cache);
004d836a
JJ
1886
1887 cache->base = cache->saved_sp + cache->mem_stack_frame_size;
1888
1889 return cache;
16461d7d
KB
1890}
1891
a78f21af 1892static void
15c1e57f 1893ia64_frame_this_id (struct frame_info *this_frame, void **this_cache,
004d836a 1894 struct frame_id *this_id)
16461d7d 1895{
5af949e3 1896 struct gdbarch *gdbarch = get_frame_arch (this_frame);
004d836a 1897 struct ia64_frame_cache *cache =
15c1e57f 1898 ia64_frame_cache (this_frame, this_cache);
16461d7d 1899
c5a27d9c 1900 /* If outermost frame, mark with null frame id. */
005ca36a 1901 if (cache->base != 0)
c5a27d9c 1902 (*this_id) = frame_id_build_special (cache->base, cache->pc, cache->bsp);
4afcc598
JJ
1903 if (gdbarch_debug >= 1)
1904 fprintf_unfiltered (gdb_stdlog,
1777feb0
MS
1905 "regular frame id: code %s, stack %s, "
1906 "special %s, this_frame %s\n",
5af949e3
UW
1907 paddress (gdbarch, this_id->code_addr),
1908 paddress (gdbarch, this_id->stack_addr),
1909 paddress (gdbarch, cache->bsp),
dfc3cd0e 1910 host_address_to_string (this_frame));
004d836a 1911}
244bc108 1912
15c1e57f
JB
1913static struct value *
1914ia64_frame_prev_register (struct frame_info *this_frame, void **this_cache,
1915 int regnum)
004d836a 1916{
15c1e57f 1917 struct gdbarch *gdbarch = get_frame_arch (this_frame);
e17a4113 1918 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
15c1e57f 1919 struct ia64_frame_cache *cache = ia64_frame_cache (this_frame, this_cache);
e362b510 1920 gdb_byte buf[8];
004d836a
JJ
1921
1922 gdb_assert (regnum >= 0);
244bc108 1923
004d836a 1924 if (!target_has_registers)
8a3fe4f8 1925 error (_("No registers."));
244bc108 1926
088568da 1927 if (regnum == gdbarch_sp_regnum (gdbarch))
15c1e57f
JB
1928 return frame_unwind_got_constant (this_frame, regnum, cache->base);
1929
16461d7d
KB
1930 else if (regnum == IA64_BSP_REGNUM)
1931 {
15c1e57f
JB
1932 struct value *val;
1933 CORE_ADDR prev_cfm, bsp, prev_bsp;
1934
1935 /* We want to calculate the previous bsp as the end of the previous
1936 register stack frame. This corresponds to what the hardware bsp
1937 register will be if we pop the frame back which is why we might
1938 have been called. We know the beginning of the current frame is
1939 cache->bsp - cache->sof. This value in the previous frame points
1940 to the start of the output registers. We can calculate the end of
1941 that frame by adding the size of output:
1942 (sof (size of frame) - sol (size of locals)). */
1943 val = ia64_frame_prev_register (this_frame, this_cache, IA64_CFM_REGNUM);
e17a4113
UW
1944 prev_cfm = extract_unsigned_integer (value_contents_all (val),
1945 8, byte_order);
004d836a 1946 bsp = rse_address_add (cache->bsp, -(cache->sof));
15c1e57f
JB
1947 prev_bsp =
1948 rse_address_add (bsp, (prev_cfm & 0x7f) - ((prev_cfm >> 7) & 0x7f));
004d836a 1949
15c1e57f 1950 return frame_unwind_got_constant (this_frame, regnum, prev_bsp);
004d836a 1951 }
15c1e57f 1952
004d836a
JJ
1953 else if (regnum == IA64_CFM_REGNUM)
1954 {
4afcc598
JJ
1955 CORE_ADDR addr = cache->saved_regs[IA64_CFM_REGNUM];
1956
1957 if (addr != 0)
15c1e57f
JB
1958 return frame_unwind_got_memory (this_frame, regnum, addr);
1959
1960 if (cache->prev_cfm)
1961 return frame_unwind_got_constant (this_frame, regnum, cache->prev_cfm);
1962
1963 if (cache->frameless)
1964 return frame_unwind_got_register (this_frame, IA64_PFS_REGNUM,
1965 IA64_PFS_REGNUM);
1966 return frame_unwind_got_register (this_frame, regnum, 0);
16461d7d 1967 }
15c1e57f 1968
16461d7d
KB
1969 else if (regnum == IA64_VFP_REGNUM)
1970 {
1971 /* If the function in question uses an automatic register (r32-r127)
1972 for the frame pointer, it'll be found by ia64_find_saved_register()
1973 above. If the function lacks one of these frame pointers, we can
004d836a 1974 still provide a value since we know the size of the frame. */
15c1e57f 1975 return frame_unwind_got_constant (this_frame, regnum, cache->base);
16461d7d 1976 }
15c1e57f 1977
004d836a 1978 else if (VP0_REGNUM <= regnum && regnum <= VP63_REGNUM)
16461d7d 1979 {
15c1e57f
JB
1980 struct value *pr_val;
1981 ULONGEST prN;
1982
1983 pr_val = ia64_frame_prev_register (this_frame, this_cache,
1984 IA64_PR_REGNUM);
004d836a 1985 if (VP16_REGNUM <= regnum && regnum <= VP63_REGNUM)
3a854e23
KB
1986 {
1987 /* Fetch predicate register rename base from current frame
004d836a
JJ
1988 marker for this frame. */
1989 int rrb_pr = (cache->cfm >> 32) & 0x3f;
3a854e23 1990
004d836a 1991 /* Adjust the register number to account for register rotation. */
15c1e57f 1992 regnum = VP16_REGNUM + ((regnum - VP16_REGNUM) + rrb_pr) % 48;
3a854e23 1993 }
15c1e57f
JB
1994 prN = extract_bit_field (value_contents_all (pr_val),
1995 regnum - VP0_REGNUM, 1);
1996 return frame_unwind_got_constant (this_frame, regnum, prN);
16461d7d 1997 }
15c1e57f 1998
16461d7d
KB
1999 else if (IA64_NAT0_REGNUM <= regnum && regnum <= IA64_NAT31_REGNUM)
2000 {
15c1e57f
JB
2001 struct value *unat_val;
2002 ULONGEST unatN;
2003 unat_val = ia64_frame_prev_register (this_frame, this_cache,
2004 IA64_UNAT_REGNUM);
2005 unatN = extract_bit_field (value_contents_all (unat_val),
2006 regnum - IA64_NAT0_REGNUM, 1);
2007 return frame_unwind_got_constant (this_frame, regnum, unatN);
16461d7d 2008 }
15c1e57f 2009
16461d7d
KB
2010 else if (IA64_NAT32_REGNUM <= regnum && regnum <= IA64_NAT127_REGNUM)
2011 {
2012 int natval = 0;
2013 /* Find address of general register corresponding to nat bit we're
004d836a
JJ
2014 interested in. */
2015 CORE_ADDR gr_addr;
244bc108 2016
15c1e57f
JB
2017 gr_addr = cache->saved_regs[regnum - IA64_NAT0_REGNUM + IA64_GR0_REGNUM];
2018
004d836a 2019 if (gr_addr != 0)
244bc108 2020 {
004d836a 2021 /* Compute address of nat collection bits. */
16461d7d 2022 CORE_ADDR nat_addr = gr_addr | 0x1f8;
004d836a 2023 CORE_ADDR bsp;
16461d7d
KB
2024 CORE_ADDR nat_collection;
2025 int nat_bit;
15c1e57f 2026
16461d7d
KB
2027 /* If our nat collection address is bigger than bsp, we have to get
2028 the nat collection from rnat. Otherwise, we fetch the nat
004d836a 2029 collection from the computed address. */
15c1e57f 2030 get_frame_register (this_frame, IA64_BSP_REGNUM, buf);
e17a4113 2031 bsp = extract_unsigned_integer (buf, 8, byte_order);
16461d7d 2032 if (nat_addr >= bsp)
004d836a 2033 {
15c1e57f 2034 get_frame_register (this_frame, IA64_RNAT_REGNUM, buf);
e17a4113 2035 nat_collection = extract_unsigned_integer (buf, 8, byte_order);
004d836a 2036 }
16461d7d 2037 else
e17a4113 2038 nat_collection = read_memory_integer (nat_addr, 8, byte_order);
16461d7d
KB
2039 nat_bit = (gr_addr >> 3) & 0x3f;
2040 natval = (nat_collection >> nat_bit) & 1;
2041 }
004d836a 2042
15c1e57f 2043 return frame_unwind_got_constant (this_frame, regnum, natval);
244bc108 2044 }
15c1e57f 2045
244bc108
KB
2046 else if (regnum == IA64_IP_REGNUM)
2047 {
004d836a 2048 CORE_ADDR pc = 0;
4afcc598 2049 CORE_ADDR addr = cache->saved_regs[IA64_VRAP_REGNUM];
004d836a 2050
4afcc598 2051 if (addr != 0)
15c1e57f
JB
2052 {
2053 read_memory (addr, buf, register_size (gdbarch, IA64_IP_REGNUM));
e17a4113 2054 pc = extract_unsigned_integer (buf, 8, byte_order);
15c1e57f 2055 }
4afcc598 2056 else if (cache->frameless)
004d836a 2057 {
15c1e57f 2058 get_frame_register (this_frame, IA64_BR0_REGNUM, buf);
e17a4113 2059 pc = extract_unsigned_integer (buf, 8, byte_order);
244bc108 2060 }
004d836a 2061 pc &= ~0xf;
15c1e57f 2062 return frame_unwind_got_constant (this_frame, regnum, pc);
244bc108 2063 }
15c1e57f 2064
004d836a 2065 else if (regnum == IA64_PSR_REGNUM)
244bc108 2066 {
15c1e57f
JB
2067 /* We don't know how to get the complete previous PSR, but we need it
2068 for the slot information when we unwind the pc (pc is formed of IP
2069 register plus slot information from PSR). To get the previous
2070 slot information, we mask it off the return address. */
004d836a 2071 ULONGEST slot_num = 0;
15c1e57f 2072 CORE_ADDR pc = 0;
004d836a 2073 CORE_ADDR psr = 0;
4afcc598 2074 CORE_ADDR addr = cache->saved_regs[IA64_VRAP_REGNUM];
004d836a 2075
15c1e57f 2076 get_frame_register (this_frame, IA64_PSR_REGNUM, buf);
e17a4113 2077 psr = extract_unsigned_integer (buf, 8, byte_order);
004d836a 2078
4afcc598 2079 if (addr != 0)
244bc108 2080 {
088568da 2081 read_memory (addr, buf, register_size (gdbarch, IA64_IP_REGNUM));
e17a4113 2082 pc = extract_unsigned_integer (buf, 8, byte_order);
244bc108 2083 }
4afcc598 2084 else if (cache->frameless)
004d836a 2085 {
15c1e57f 2086 get_frame_register (this_frame, IA64_BR0_REGNUM, buf);
e17a4113 2087 pc = extract_unsigned_integer (buf, 8, byte_order);
004d836a
JJ
2088 }
2089 psr &= ~(3LL << 41);
2090 slot_num = pc & 0x3LL;
2091 psr |= (CORE_ADDR)slot_num << 41;
15c1e57f 2092 return frame_unwind_got_constant (this_frame, regnum, psr);
004d836a 2093 }
15c1e57f 2094
4afcc598
JJ
2095 else if (regnum == IA64_BR0_REGNUM)
2096 {
4afcc598 2097 CORE_ADDR addr = cache->saved_regs[IA64_BR0_REGNUM];
15c1e57f 2098
4afcc598 2099 if (addr != 0)
15c1e57f
JB
2100 return frame_unwind_got_memory (this_frame, regnum, addr);
2101
2102 return frame_unwind_got_constant (this_frame, regnum, 0);
4afcc598 2103 }
15c1e57f
JB
2104
2105 else if ((regnum >= IA64_GR32_REGNUM && regnum <= IA64_GR127_REGNUM)
2106 || (regnum >= V32_REGNUM && regnum <= V127_REGNUM))
004d836a
JJ
2107 {
2108 CORE_ADDR addr = 0;
15c1e57f 2109
004d836a
JJ
2110 if (regnum >= V32_REGNUM)
2111 regnum = IA64_GR32_REGNUM + (regnum - V32_REGNUM);
2112 addr = cache->saved_regs[regnum];
244bc108 2113 if (addr != 0)
15c1e57f
JB
2114 return frame_unwind_got_memory (this_frame, regnum, addr);
2115
2116 if (cache->frameless)
244bc108 2117 {
15c1e57f
JB
2118 struct value *reg_val;
2119 CORE_ADDR prev_cfm, prev_bsp, prev_bof;
2120
2121 /* FIXME: brobecker/2008-05-01: Doesn't this seem redundant
2122 with the same code above? */
004d836a
JJ
2123 if (regnum >= V32_REGNUM)
2124 regnum = IA64_GR32_REGNUM + (regnum - V32_REGNUM);
15c1e57f
JB
2125 reg_val = ia64_frame_prev_register (this_frame, this_cache,
2126 IA64_CFM_REGNUM);
2127 prev_cfm = extract_unsigned_integer (value_contents_all (reg_val),
e17a4113 2128 8, byte_order);
15c1e57f
JB
2129 reg_val = ia64_frame_prev_register (this_frame, this_cache,
2130 IA64_BSP_REGNUM);
2131 prev_bsp = extract_unsigned_integer (value_contents_all (reg_val),
e17a4113 2132 8, byte_order);
004d836a
JJ
2133 prev_bof = rse_address_add (prev_bsp, -(prev_cfm & 0x7f));
2134
2135 addr = rse_address_add (prev_bof, (regnum - IA64_GR32_REGNUM));
15c1e57f 2136 return frame_unwind_got_memory (this_frame, regnum, addr);
244bc108 2137 }
15c1e57f
JB
2138
2139 return frame_unwind_got_constant (this_frame, regnum, 0);
16461d7d 2140 }
15c1e57f
JB
2141
2142 else /* All other registers. */
16461d7d 2143 {
004d836a 2144 CORE_ADDR addr = 0;
15c1e57f 2145
3a854e23
KB
2146 if (IA64_FR32_REGNUM <= regnum && regnum <= IA64_FR127_REGNUM)
2147 {
2148 /* Fetch floating point register rename base from current
004d836a
JJ
2149 frame marker for this frame. */
2150 int rrb_fr = (cache->cfm >> 25) & 0x7f;
3a854e23
KB
2151
2152 /* Adjust the floating point register number to account for
004d836a 2153 register rotation. */
3a854e23
KB
2154 regnum = IA64_FR32_REGNUM
2155 + ((regnum - IA64_FR32_REGNUM) + rrb_fr) % 96;
2156 }
2157
004d836a
JJ
2158 /* If we have stored a memory address, access the register. */
2159 addr = cache->saved_regs[regnum];
2160 if (addr != 0)
15c1e57f 2161 return frame_unwind_got_memory (this_frame, regnum, addr);
004d836a
JJ
2162 /* Otherwise, punt and get the current value of the register. */
2163 else
15c1e57f 2164 return frame_unwind_got_register (this_frame, regnum, regnum);
16461d7d 2165 }
16461d7d 2166}
004d836a
JJ
2167
2168static const struct frame_unwind ia64_frame_unwind =
2169{
2170 NORMAL_FRAME,
8fbca658 2171 default_frame_unwind_stop_reason,
004d836a 2172 &ia64_frame_this_id,
15c1e57f
JB
2173 &ia64_frame_prev_register,
2174 NULL,
2175 default_frame_sniffer
004d836a
JJ
2176};
2177
004d836a
JJ
2178/* Signal trampolines. */
2179
2180static void
15c1e57f 2181ia64_sigtramp_frame_init_saved_regs (struct frame_info *this_frame,
2685572f 2182 struct ia64_frame_cache *cache)
004d836a 2183{
e17a4113
UW
2184 struct gdbarch *gdbarch = get_frame_arch (this_frame);
2185 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
2685572f
UW
2186
2187 if (tdep->sigcontext_register_address)
004d836a
JJ
2188 {
2189 int regno;
2190
1777feb0
MS
2191 cache->saved_regs[IA64_VRAP_REGNUM]
2192 = tdep->sigcontext_register_address (gdbarch, cache->base,
2193 IA64_IP_REGNUM);
2194 cache->saved_regs[IA64_CFM_REGNUM]
2195 = tdep->sigcontext_register_address (gdbarch, cache->base,
2196 IA64_CFM_REGNUM);
2197 cache->saved_regs[IA64_PSR_REGNUM]
2198 = tdep->sigcontext_register_address (gdbarch, cache->base,
2199 IA64_PSR_REGNUM);
2200 cache->saved_regs[IA64_BSP_REGNUM]
2201 = tdep->sigcontext_register_address (gdbarch, cache->base,
2202 IA64_BSP_REGNUM);
2203 cache->saved_regs[IA64_RNAT_REGNUM]
2204 = tdep->sigcontext_register_address (gdbarch, cache->base,
2205 IA64_RNAT_REGNUM);
2206 cache->saved_regs[IA64_CCV_REGNUM]
2207 = tdep->sigcontext_register_address (gdbarch, cache->base,
2208 IA64_CCV_REGNUM);
2209 cache->saved_regs[IA64_UNAT_REGNUM]
2210 = tdep->sigcontext_register_address (gdbarch, cache->base,
2211 IA64_UNAT_REGNUM);
2212 cache->saved_regs[IA64_FPSR_REGNUM]
2213 = tdep->sigcontext_register_address (gdbarch, cache->base,
2214 IA64_FPSR_REGNUM);
2215 cache->saved_regs[IA64_PFS_REGNUM]
2216 = tdep->sigcontext_register_address (gdbarch, cache->base,
2217 IA64_PFS_REGNUM);
2218 cache->saved_regs[IA64_LC_REGNUM]
2219 = tdep->sigcontext_register_address (gdbarch, cache->base,
2220 IA64_LC_REGNUM);
2221
004d836a 2222 for (regno = IA64_GR1_REGNUM; regno <= IA64_GR31_REGNUM; regno++)
4afcc598 2223 cache->saved_regs[regno] =
e17a4113 2224 tdep->sigcontext_register_address (gdbarch, cache->base, regno);
004d836a
JJ
2225 for (regno = IA64_BR0_REGNUM; regno <= IA64_BR7_REGNUM; regno++)
2226 cache->saved_regs[regno] =
e17a4113 2227 tdep->sigcontext_register_address (gdbarch, cache->base, regno);
932644f0 2228 for (regno = IA64_FR2_REGNUM; regno <= IA64_FR31_REGNUM; regno++)
004d836a 2229 cache->saved_regs[regno] =
e17a4113 2230 tdep->sigcontext_register_address (gdbarch, cache->base, regno);
004d836a
JJ
2231 }
2232}
2233
2234static struct ia64_frame_cache *
15c1e57f 2235ia64_sigtramp_frame_cache (struct frame_info *this_frame, void **this_cache)
004d836a 2236{
e17a4113
UW
2237 struct gdbarch *gdbarch = get_frame_arch (this_frame);
2238 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
004d836a 2239 struct ia64_frame_cache *cache;
e362b510 2240 gdb_byte buf[8];
004d836a
JJ
2241
2242 if (*this_cache)
9a3c8263 2243 return (struct ia64_frame_cache *) *this_cache;
004d836a
JJ
2244
2245 cache = ia64_alloc_frame_cache ();
2246
15c1e57f 2247 get_frame_register (this_frame, sp_regnum, buf);
4afcc598
JJ
2248 /* Note that frame size is hard-coded below. We cannot calculate it
2249 via prologue examination. */
e17a4113 2250 cache->base = extract_unsigned_integer (buf, 8, byte_order) + 16;
4afcc598 2251
15c1e57f 2252 get_frame_register (this_frame, IA64_BSP_REGNUM, buf);
e17a4113 2253 cache->bsp = extract_unsigned_integer (buf, 8, byte_order);
4afcc598 2254
15c1e57f 2255 get_frame_register (this_frame, IA64_CFM_REGNUM, buf);
e17a4113 2256 cache->cfm = extract_unsigned_integer (buf, 8, byte_order);
4afcc598 2257 cache->sof = cache->cfm & 0x7f;
004d836a 2258
15c1e57f 2259 ia64_sigtramp_frame_init_saved_regs (this_frame, cache);
004d836a
JJ
2260
2261 *this_cache = cache;
2262 return cache;
2263}
2264
2265static void
15c1e57f
JB
2266ia64_sigtramp_frame_this_id (struct frame_info *this_frame,
2267 void **this_cache, struct frame_id *this_id)
004d836a 2268{
5af949e3 2269 struct gdbarch *gdbarch = get_frame_arch (this_frame);
004d836a 2270 struct ia64_frame_cache *cache =
15c1e57f 2271 ia64_sigtramp_frame_cache (this_frame, this_cache);
004d836a 2272
15c1e57f
JB
2273 (*this_id) = frame_id_build_special (cache->base,
2274 get_frame_pc (this_frame),
2275 cache->bsp);
4afcc598
JJ
2276 if (gdbarch_debug >= 1)
2277 fprintf_unfiltered (gdb_stdlog,
1777feb0
MS
2278 "sigtramp frame id: code %s, stack %s, "
2279 "special %s, this_frame %s\n",
5af949e3
UW
2280 paddress (gdbarch, this_id->code_addr),
2281 paddress (gdbarch, this_id->stack_addr),
2282 paddress (gdbarch, cache->bsp),
dfc3cd0e 2283 host_address_to_string (this_frame));
004d836a
JJ
2284}
2285
15c1e57f
JB
2286static struct value *
2287ia64_sigtramp_frame_prev_register (struct frame_info *this_frame,
2288 void **this_cache, int regnum)
004d836a 2289{
4afcc598 2290 struct ia64_frame_cache *cache =
15c1e57f 2291 ia64_sigtramp_frame_cache (this_frame, this_cache);
4afcc598
JJ
2292
2293 gdb_assert (regnum >= 0);
2294
2295 if (!target_has_registers)
8a3fe4f8 2296 error (_("No registers."));
4afcc598 2297
4afcc598
JJ
2298 if (regnum == IA64_IP_REGNUM)
2299 {
2300 CORE_ADDR pc = 0;
2301 CORE_ADDR addr = cache->saved_regs[IA64_VRAP_REGNUM];
2302
2303 if (addr != 0)
2304 {
5c99fcf8
AH
2305 struct gdbarch *gdbarch = get_frame_arch (this_frame);
2306 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
2307 pc = read_memory_unsigned_integer (addr, 8, byte_order);
4afcc598
JJ
2308 }
2309 pc &= ~0xf;
15c1e57f 2310 return frame_unwind_got_constant (this_frame, regnum, pc);
4afcc598 2311 }
15c1e57f
JB
2312
2313 else if ((regnum >= IA64_GR32_REGNUM && regnum <= IA64_GR127_REGNUM)
2314 || (regnum >= V32_REGNUM && regnum <= V127_REGNUM))
4afcc598
JJ
2315 {
2316 CORE_ADDR addr = 0;
15c1e57f 2317
4afcc598
JJ
2318 if (regnum >= V32_REGNUM)
2319 regnum = IA64_GR32_REGNUM + (regnum - V32_REGNUM);
2320 addr = cache->saved_regs[regnum];
2321 if (addr != 0)
15c1e57f
JB
2322 return frame_unwind_got_memory (this_frame, regnum, addr);
2323
2324 return frame_unwind_got_constant (this_frame, regnum, 0);
4afcc598 2325 }
15c1e57f
JB
2326
2327 else /* All other registers not listed above. */
4afcc598 2328 {
4afcc598 2329 CORE_ADDR addr = cache->saved_regs[regnum];
15c1e57f 2330
4afcc598 2331 if (addr != 0)
15c1e57f 2332 return frame_unwind_got_memory (this_frame, regnum, addr);
004d836a 2333
15c1e57f
JB
2334 return frame_unwind_got_constant (this_frame, regnum, 0);
2335 }
004d836a
JJ
2336}
2337
15c1e57f
JB
2338static int
2339ia64_sigtramp_frame_sniffer (const struct frame_unwind *self,
2340 struct frame_info *this_frame,
2341 void **this_cache)
004d836a 2342{
15c1e57f 2343 struct gdbarch_tdep *tdep = gdbarch_tdep (get_frame_arch (this_frame));
74174d2e
UW
2344 if (tdep->pc_in_sigtramp)
2345 {
15c1e57f 2346 CORE_ADDR pc = get_frame_pc (this_frame);
004d836a 2347
74174d2e 2348 if (tdep->pc_in_sigtramp (pc))
15c1e57f 2349 return 1;
74174d2e 2350 }
004d836a 2351
15c1e57f 2352 return 0;
004d836a 2353}
15c1e57f
JB
2354
2355static const struct frame_unwind ia64_sigtramp_frame_unwind =
2356{
2357 SIGTRAMP_FRAME,
8fbca658 2358 default_frame_unwind_stop_reason,
15c1e57f
JB
2359 ia64_sigtramp_frame_this_id,
2360 ia64_sigtramp_frame_prev_register,
2361 NULL,
2362 ia64_sigtramp_frame_sniffer
2363};
2364
004d836a
JJ
2365\f
2366
2367static CORE_ADDR
15c1e57f 2368ia64_frame_base_address (struct frame_info *this_frame, void **this_cache)
004d836a 2369{
15c1e57f 2370 struct ia64_frame_cache *cache = ia64_frame_cache (this_frame, this_cache);
004d836a
JJ
2371
2372 return cache->base;
2373}
2374
2375static const struct frame_base ia64_frame_base =
2376{
2377 &ia64_frame_unwind,
2378 ia64_frame_base_address,
2379 ia64_frame_base_address,
2380 ia64_frame_base_address
2381};
16461d7d 2382
968d1cb4
JJ
2383#ifdef HAVE_LIBUNWIND_IA64_H
2384
2385struct ia64_unwind_table_entry
2386 {
2387 unw_word_t start_offset;
2388 unw_word_t end_offset;
2389 unw_word_t info_offset;
2390 };
2391
2392static __inline__ uint64_t
2393ia64_rse_slot_num (uint64_t addr)
2394{
2395 return (addr >> 3) & 0x3f;
2396}
2397
2398/* Skip over a designated number of registers in the backing
2399 store, remembering every 64th position is for NAT. */
2400static __inline__ uint64_t
2401ia64_rse_skip_regs (uint64_t addr, long num_regs)
2402{
2403 long delta = ia64_rse_slot_num(addr) + num_regs;
2404
2405 if (num_regs < 0)
2406 delta -= 0x3e;
2407 return addr + ((num_regs + delta/0x3f) << 3);
2408}
2409
05e7c244
JK
2410/* Gdb ia64-libunwind-tdep callback function to convert from an ia64 gdb
2411 register number to a libunwind register number. */
968d1cb4
JJ
2412static int
2413ia64_gdb2uw_regnum (int regnum)
2414{
2415 if (regnum == sp_regnum)
2416 return UNW_IA64_SP;
2417 else if (regnum == IA64_BSP_REGNUM)
2418 return UNW_IA64_BSP;
2419 else if ((unsigned) (regnum - IA64_GR0_REGNUM) < 128)
2420 return UNW_IA64_GR + (regnum - IA64_GR0_REGNUM);
2421 else if ((unsigned) (regnum - V32_REGNUM) < 95)
2422 return UNW_IA64_GR + 32 + (regnum - V32_REGNUM);
2423 else if ((unsigned) (regnum - IA64_FR0_REGNUM) < 128)
2424 return UNW_IA64_FR + (regnum - IA64_FR0_REGNUM);
2425 else if ((unsigned) (regnum - IA64_PR0_REGNUM) < 64)
2426 return -1;
2427 else if ((unsigned) (regnum - IA64_BR0_REGNUM) < 8)
2428 return UNW_IA64_BR + (regnum - IA64_BR0_REGNUM);
2429 else if (regnum == IA64_PR_REGNUM)
2430 return UNW_IA64_PR;
2431 else if (regnum == IA64_IP_REGNUM)
2432 return UNW_REG_IP;
2433 else if (regnum == IA64_CFM_REGNUM)
2434 return UNW_IA64_CFM;
2435 else if ((unsigned) (regnum - IA64_AR0_REGNUM) < 128)
2436 return UNW_IA64_AR + (regnum - IA64_AR0_REGNUM);
2437 else if ((unsigned) (regnum - IA64_NAT0_REGNUM) < 128)
2438 return UNW_IA64_NAT + (regnum - IA64_NAT0_REGNUM);
2439 else
2440 return -1;
2441}
2442
05e7c244
JK
2443/* Gdb ia64-libunwind-tdep callback function to convert from a libunwind
2444 register number to a ia64 gdb register number. */
968d1cb4
JJ
2445static int
2446ia64_uw2gdb_regnum (int uw_regnum)
2447{
2448 if (uw_regnum == UNW_IA64_SP)
2449 return sp_regnum;
2450 else if (uw_regnum == UNW_IA64_BSP)
2451 return IA64_BSP_REGNUM;
2452 else if ((unsigned) (uw_regnum - UNW_IA64_GR) < 32)
2453 return IA64_GR0_REGNUM + (uw_regnum - UNW_IA64_GR);
2454 else if ((unsigned) (uw_regnum - UNW_IA64_GR) < 128)
2455 return V32_REGNUM + (uw_regnum - (IA64_GR0_REGNUM + 32));
2456 else if ((unsigned) (uw_regnum - UNW_IA64_FR) < 128)
2457 return IA64_FR0_REGNUM + (uw_regnum - UNW_IA64_FR);
2458 else if ((unsigned) (uw_regnum - UNW_IA64_BR) < 8)
2459 return IA64_BR0_REGNUM + (uw_regnum - UNW_IA64_BR);
2460 else if (uw_regnum == UNW_IA64_PR)
2461 return IA64_PR_REGNUM;
2462 else if (uw_regnum == UNW_REG_IP)
2463 return IA64_IP_REGNUM;
2464 else if (uw_regnum == UNW_IA64_CFM)
2465 return IA64_CFM_REGNUM;
2466 else if ((unsigned) (uw_regnum - UNW_IA64_AR) < 128)
2467 return IA64_AR0_REGNUM + (uw_regnum - UNW_IA64_AR);
2468 else if ((unsigned) (uw_regnum - UNW_IA64_NAT) < 128)
2469 return IA64_NAT0_REGNUM + (uw_regnum - UNW_IA64_NAT);
2470 else
2471 return -1;
2472}
2473
05e7c244
JK
2474/* Gdb ia64-libunwind-tdep callback function to reveal if register is
2475 a float register or not. */
968d1cb4
JJ
2476static int
2477ia64_is_fpreg (int uw_regnum)
2478{
2479 return unw_is_fpreg (uw_regnum);
2480}
77ca787b 2481
968d1cb4
JJ
2482/* Libunwind callback accessor function for general registers. */
2483static int
2484ia64_access_reg (unw_addr_space_t as, unw_regnum_t uw_regnum, unw_word_t *val,
2485 int write, void *arg)
2486{
2487 int regnum = ia64_uw2gdb_regnum (uw_regnum);
5c99fcf8 2488 unw_word_t bsp, sof, cfm, psr, ip;
bfb0d950 2489 struct frame_info *this_frame = (struct frame_info *) arg;
5af949e3 2490 struct gdbarch *gdbarch = get_frame_arch (this_frame);
e17a4113 2491 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
968d1cb4 2492 long new_sof, old_sof;
968d1cb4 2493
45ecac4b
UW
2494 /* We never call any libunwind routines that need to write registers. */
2495 gdb_assert (!write);
968d1cb4 2496
45ecac4b 2497 switch (uw_regnum)
968d1cb4 2498 {
45ecac4b
UW
2499 case UNW_REG_IP:
2500 /* Libunwind expects to see the pc value which means the slot number
2501 from the psr must be merged with the ip word address. */
5c99fcf8
AH
2502 ip = get_frame_register_unsigned (this_frame, IA64_IP_REGNUM);
2503 psr = get_frame_register_unsigned (this_frame, IA64_PSR_REGNUM);
45ecac4b
UW
2504 *val = ip | ((psr >> 41) & 0x3);
2505 break;
2506
2507 case UNW_IA64_AR_BSP:
1777feb0
MS
2508 /* Libunwind expects to see the beginning of the current
2509 register frame so we must account for the fact that
2510 ptrace() will return a value for bsp that points *after*
2511 the current register frame. */
5c99fcf8
AH
2512 bsp = get_frame_register_unsigned (this_frame, IA64_BSP_REGNUM);
2513 cfm = get_frame_register_unsigned (this_frame, IA64_CFM_REGNUM);
77ca787b 2514 sof = gdbarch_tdep (gdbarch)->size_of_register_frame (this_frame, cfm);
45ecac4b
UW
2515 *val = ia64_rse_skip_regs (bsp, -sof);
2516 break;
968d1cb4 2517
45ecac4b
UW
2518 case UNW_IA64_AR_BSPSTORE:
2519 /* Libunwind wants bspstore to be after the current register frame.
2520 This is what ptrace() and gdb treats as the regular bsp value. */
5c99fcf8 2521 *val = get_frame_register_unsigned (this_frame, IA64_BSP_REGNUM);
45ecac4b
UW
2522 break;
2523
2524 default:
2525 /* For all other registers, just unwind the value directly. */
5c99fcf8 2526 *val = get_frame_register_unsigned (this_frame, regnum);
45ecac4b 2527 break;
968d1cb4 2528 }
45ecac4b
UW
2529
2530 if (gdbarch_debug >= 1)
2531 fprintf_unfiltered (gdb_stdlog,
5af949e3 2532 " access_reg: from cache: %4s=%s\n",
45ecac4b
UW
2533 (((unsigned) regnum <= IA64_NAT127_REGNUM)
2534 ? ia64_register_names[regnum] : "r??"),
2edfe795 2535 paddress (gdbarch, *val));
968d1cb4
JJ
2536 return 0;
2537}
2538
2539/* Libunwind callback accessor function for floating-point registers. */
2540static int
1777feb0
MS
2541ia64_access_fpreg (unw_addr_space_t as, unw_regnum_t uw_regnum,
2542 unw_fpreg_t *val, int write, void *arg)
968d1cb4
JJ
2543{
2544 int regnum = ia64_uw2gdb_regnum (uw_regnum);
bfb0d950 2545 struct frame_info *this_frame = (struct frame_info *) arg;
968d1cb4 2546
45ecac4b
UW
2547 /* We never call any libunwind routines that need to write registers. */
2548 gdb_assert (!write);
2549
2b692d32 2550 get_frame_register (this_frame, regnum, (gdb_byte *) val);
45ecac4b 2551
968d1cb4
JJ
2552 return 0;
2553}
2554
c5a27d9c
JJ
2555/* Libunwind callback accessor function for top-level rse registers. */
2556static int
1777feb0
MS
2557ia64_access_rse_reg (unw_addr_space_t as, unw_regnum_t uw_regnum,
2558 unw_word_t *val, int write, void *arg)
c5a27d9c
JJ
2559{
2560 int regnum = ia64_uw2gdb_regnum (uw_regnum);
5c99fcf8 2561 unw_word_t bsp, sof, cfm, psr, ip;
bfb0d950 2562 struct regcache *regcache = (struct regcache *) arg;
5af949e3 2563 struct gdbarch *gdbarch = get_regcache_arch (regcache);
e17a4113 2564 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
c5a27d9c
JJ
2565 long new_sof, old_sof;
2566
45ecac4b
UW
2567 /* We never call any libunwind routines that need to write registers. */
2568 gdb_assert (!write);
c5a27d9c 2569
45ecac4b 2570 switch (uw_regnum)
c5a27d9c 2571 {
45ecac4b
UW
2572 case UNW_REG_IP:
2573 /* Libunwind expects to see the pc value which means the slot number
2574 from the psr must be merged with the ip word address. */
5c99fcf8
AH
2575 regcache_cooked_read_unsigned (regcache, IA64_IP_REGNUM, &ip);
2576 regcache_cooked_read_unsigned (regcache, IA64_PSR_REGNUM, &psr);
45ecac4b
UW
2577 *val = ip | ((psr >> 41) & 0x3);
2578 break;
c5a27d9c 2579
45ecac4b 2580 case UNW_IA64_AR_BSP:
1777feb0
MS
2581 /* Libunwind expects to see the beginning of the current
2582 register frame so we must account for the fact that
2583 ptrace() will return a value for bsp that points *after*
2584 the current register frame. */
5c99fcf8
AH
2585 regcache_cooked_read_unsigned (regcache, IA64_BSP_REGNUM, &bsp);
2586 regcache_cooked_read_unsigned (regcache, IA64_CFM_REGNUM, &cfm);
45ecac4b
UW
2587 sof = (cfm & 0x7f);
2588 *val = ia64_rse_skip_regs (bsp, -sof);
2589 break;
c5a27d9c 2590
45ecac4b
UW
2591 case UNW_IA64_AR_BSPSTORE:
2592 /* Libunwind wants bspstore to be after the current register frame.
2593 This is what ptrace() and gdb treats as the regular bsp value. */
5c99fcf8 2594 regcache_cooked_read_unsigned (regcache, IA64_BSP_REGNUM, val);
45ecac4b 2595 break;
c5a27d9c 2596
45ecac4b
UW
2597 default:
2598 /* For all other registers, just unwind the value directly. */
5c99fcf8 2599 regcache_cooked_read_unsigned (regcache, regnum, val);
45ecac4b 2600 break;
c5a27d9c
JJ
2601 }
2602
2603 if (gdbarch_debug >= 1)
2604 fprintf_unfiltered (gdb_stdlog,
5af949e3 2605 " access_rse_reg: from cache: %4s=%s\n",
c5a27d9c
JJ
2606 (((unsigned) regnum <= IA64_NAT127_REGNUM)
2607 ? ia64_register_names[regnum] : "r??"),
5af949e3 2608 paddress (gdbarch, *val));
c5a27d9c
JJ
2609
2610 return 0;
2611}
2612
45ecac4b
UW
2613/* Libunwind callback accessor function for top-level fp registers. */
2614static int
2615ia64_access_rse_fpreg (unw_addr_space_t as, unw_regnum_t uw_regnum,
2616 unw_fpreg_t *val, int write, void *arg)
2617{
2618 int regnum = ia64_uw2gdb_regnum (uw_regnum);
bfb0d950 2619 struct regcache *regcache = (struct regcache *) arg;
45ecac4b
UW
2620
2621 /* We never call any libunwind routines that need to write registers. */
2622 gdb_assert (!write);
2623
2b692d32 2624 regcache_cooked_read (regcache, regnum, (gdb_byte *) val);
45ecac4b
UW
2625
2626 return 0;
2627}
2628
968d1cb4
JJ
2629/* Libunwind callback accessor function for accessing memory. */
2630static int
2631ia64_access_mem (unw_addr_space_t as,
2632 unw_word_t addr, unw_word_t *val,
2633 int write, void *arg)
2634{
c5a27d9c
JJ
2635 if (addr - KERNEL_START < ktab_size)
2636 {
2637 unw_word_t *laddr = (unw_word_t*) ((char *) ktab
2638 + (addr - KERNEL_START));
2639
2640 if (write)
2641 *laddr = *val;
2642 else
2643 *val = *laddr;
2644 return 0;
2645 }
2646
968d1cb4
JJ
2647 /* XXX do we need to normalize byte-order here? */
2648 if (write)
2b692d32 2649 return target_write_memory (addr, (gdb_byte *) val, sizeof (unw_word_t));
968d1cb4 2650 else
2b692d32 2651 return target_read_memory (addr, (gdb_byte *) val, sizeof (unw_word_t));
968d1cb4
JJ
2652}
2653
2654/* Call low-level function to access the kernel unwind table. */
13547ab6
DJ
2655static LONGEST
2656getunwind_table (gdb_byte **buf_p)
968d1cb4
JJ
2657{
2658 LONGEST x;
c5a27d9c 2659
10d6c8cd
DJ
2660 /* FIXME drow/2005-09-10: This code used to call
2661 ia64_linux_xfer_unwind_table directly to fetch the unwind table
2662 for the currently running ia64-linux kernel. That data should
2663 come from the core file and be accessed via the auxv vector; if
2664 we want to preserve fall back to the running kernel's table, then
2665 we should find a way to override the corefile layer's
2666 xfer_partial method. */
968d1cb4 2667
13547ab6
DJ
2668 x = target_read_alloc (&current_target, TARGET_OBJECT_UNWIND_TABLE,
2669 NULL, buf_p);
2670
2671 return x;
968d1cb4 2672}
10d6c8cd 2673
968d1cb4
JJ
2674/* Get the kernel unwind table. */
2675static int
2676get_kernel_table (unw_word_t ip, unw_dyn_info_t *di)
2677{
c5a27d9c 2678 static struct ia64_table_entry *etab;
968d1cb4 2679
c5a27d9c 2680 if (!ktab)
968d1cb4 2681 {
13547ab6 2682 gdb_byte *ktab_buf;
eeec829c 2683 LONGEST size;
13547ab6 2684
eeec829c
DJ
2685 size = getunwind_table (&ktab_buf);
2686 if (size <= 0)
13547ab6 2687 return -UNW_ENOINFO;
eeec829c
DJ
2688
2689 ktab = (struct ia64_table_entry *) ktab_buf;
2690 ktab_size = size;
13547ab6 2691
968d1cb4 2692 for (etab = ktab; etab->start_offset; ++etab)
c5a27d9c 2693 etab->info_offset += KERNEL_START;
968d1cb4
JJ
2694 }
2695
2696 if (ip < ktab[0].start_offset || ip >= etab[-1].end_offset)
2697 return -UNW_ENOINFO;
2698
2699 di->format = UNW_INFO_FORMAT_TABLE;
2700 di->gp = 0;
2701 di->start_ip = ktab[0].start_offset;
2702 di->end_ip = etab[-1].end_offset;
2703 di->u.ti.name_ptr = (unw_word_t) "<kernel>";
2704 di->u.ti.segbase = 0;
2705 di->u.ti.table_len = ((char *) etab - (char *) ktab) / sizeof (unw_word_t);
2706 di->u.ti.table_data = (unw_word_t *) ktab;
2707
2708 if (gdbarch_debug >= 1)
2709 fprintf_unfiltered (gdb_stdlog, "get_kernel_table: found table `%s': "
5af949e3 2710 "segbase=%s, length=%s, gp=%s\n",
78ced177 2711 (char *) di->u.ti.name_ptr,
5af949e3 2712 hex_string (di->u.ti.segbase),
623d3eb1 2713 pulongest (di->u.ti.table_len),
5af949e3 2714 hex_string (di->gp));
968d1cb4
JJ
2715 return 0;
2716}
2717
2718/* Find the unwind table entry for a specified address. */
2719static int
2720ia64_find_unwind_table (struct objfile *objfile, unw_word_t ip,
2721 unw_dyn_info_t *dip, void **buf)
2722{
2723 Elf_Internal_Phdr *phdr, *p_text = NULL, *p_unwind = NULL;
2724 Elf_Internal_Ehdr *ehdr;
2725 unw_word_t segbase = 0;
2726 CORE_ADDR load_base;
2727 bfd *bfd;
2728 int i;
2729
2730 bfd = objfile->obfd;
2731
2732 ehdr = elf_tdata (bfd)->elf_header;
2733 phdr = elf_tdata (bfd)->phdr;
2734
2735 load_base = ANOFFSET (objfile->section_offsets, SECT_OFF_TEXT (objfile));
2736
2737 for (i = 0; i < ehdr->e_phnum; ++i)
2738 {
2739 switch (phdr[i].p_type)
2740 {
2741 case PT_LOAD:
2742 if ((unw_word_t) (ip - load_base - phdr[i].p_vaddr)
2743 < phdr[i].p_memsz)
2744 p_text = phdr + i;
2745 break;
2746
2747 case PT_IA_64_UNWIND:
2748 p_unwind = phdr + i;
2749 break;
2750
2751 default:
2752 break;
2753 }
2754 }
2755
c5a27d9c 2756 if (!p_text || !p_unwind)
968d1cb4
JJ
2757 return -UNW_ENOINFO;
2758
c5a27d9c
JJ
2759 /* Verify that the segment that contains the IP also contains
2760 the static unwind table. If not, we may be in the Linux kernel's
1777feb0 2761 DSO gate page in which case the unwind table is another segment.
c5a27d9c
JJ
2762 Otherwise, we are dealing with runtime-generated code, for which we
2763 have no info here. */
968d1cb4
JJ
2764 segbase = p_text->p_vaddr + load_base;
2765
c5a27d9c
JJ
2766 if ((p_unwind->p_vaddr - p_text->p_vaddr) >= p_text->p_memsz)
2767 {
2768 int ok = 0;
2769 for (i = 0; i < ehdr->e_phnum; ++i)
2770 {
2771 if (phdr[i].p_type == PT_LOAD
2772 && (p_unwind->p_vaddr - phdr[i].p_vaddr) < phdr[i].p_memsz)
2773 {
2774 ok = 1;
2775 /* Get the segbase from the section containing the
2776 libunwind table. */
2777 segbase = phdr[i].p_vaddr + load_base;
2778 }
2779 }
2780 if (!ok)
2781 return -UNW_ENOINFO;
2782 }
2783
2784 dip->start_ip = p_text->p_vaddr + load_base;
968d1cb4 2785 dip->end_ip = dip->start_ip + p_text->p_memsz;
e17a4113 2786 dip->gp = ia64_find_global_pointer (get_objfile_arch (objfile), ip);
503ff15d
KB
2787 dip->format = UNW_INFO_FORMAT_REMOTE_TABLE;
2788 dip->u.rti.name_ptr = (unw_word_t) bfd_get_filename (bfd);
2789 dip->u.rti.segbase = segbase;
2790 dip->u.rti.table_len = p_unwind->p_memsz / sizeof (unw_word_t);
2791 dip->u.rti.table_data = p_unwind->p_vaddr + load_base;
968d1cb4
JJ
2792
2793 return 0;
2794}
2795
2796/* Libunwind callback accessor function to acquire procedure unwind-info. */
2797static int
2798ia64_find_proc_info_x (unw_addr_space_t as, unw_word_t ip, unw_proc_info_t *pi,
2799 int need_unwind_info, void *arg)
2800{
2801 struct obj_section *sec = find_pc_section (ip);
2802 unw_dyn_info_t di;
2803 int ret;
2804 void *buf = NULL;
2805
2806 if (!sec)
2807 {
2808 /* XXX This only works if the host and the target architecture are
2809 both ia64 and if the have (more or less) the same kernel
2810 version. */
2811 if (get_kernel_table (ip, &di) < 0)
2812 return -UNW_ENOINFO;
503ff15d
KB
2813
2814 if (gdbarch_debug >= 1)
5af949e3
UW
2815 fprintf_unfiltered (gdb_stdlog, "ia64_find_proc_info_x: %s -> "
2816 "(name=`%s',segbase=%s,start=%s,end=%s,gp=%s,"
2817 "length=%s,data=%s)\n",
2818 hex_string (ip), (char *)di.u.ti.name_ptr,
2819 hex_string (di.u.ti.segbase),
2820 hex_string (di.start_ip), hex_string (di.end_ip),
2821 hex_string (di.gp),
623d3eb1 2822 pulongest (di.u.ti.table_len),
5af949e3 2823 hex_string ((CORE_ADDR)di.u.ti.table_data));
968d1cb4
JJ
2824 }
2825 else
2826 {
2827 ret = ia64_find_unwind_table (sec->objfile, ip, &di, &buf);
2828 if (ret < 0)
2829 return ret;
968d1cb4 2830
503ff15d 2831 if (gdbarch_debug >= 1)
5af949e3
UW
2832 fprintf_unfiltered (gdb_stdlog, "ia64_find_proc_info_x: %s -> "
2833 "(name=`%s',segbase=%s,start=%s,end=%s,gp=%s,"
2834 "length=%s,data=%s)\n",
2835 hex_string (ip), (char *)di.u.rti.name_ptr,
2836 hex_string (di.u.rti.segbase),
2837 hex_string (di.start_ip), hex_string (di.end_ip),
2838 hex_string (di.gp),
623d3eb1 2839 pulongest (di.u.rti.table_len),
5af949e3 2840 hex_string (di.u.rti.table_data));
503ff15d 2841 }
968d1cb4 2842
503ff15d
KB
2843 ret = libunwind_search_unwind_table (&as, ip, &di, pi, need_unwind_info,
2844 arg);
968d1cb4
JJ
2845
2846 /* We no longer need the dyn info storage so free it. */
2847 xfree (buf);
2848
2849 return ret;
2850}
2851
2852/* Libunwind callback accessor function for cleanup. */
2853static void
2854ia64_put_unwind_info (unw_addr_space_t as,
2855 unw_proc_info_t *pip, void *arg)
2856{
2857 /* Nothing required for now. */
2858}
2859
2860/* Libunwind callback accessor function to get head of the dynamic
2861 unwind-info registration list. */
2862static int
2863ia64_get_dyn_info_list (unw_addr_space_t as,
2864 unw_word_t *dilap, void *arg)
2865{
2866 struct obj_section *text_sec;
2867 struct objfile *objfile;
2868 unw_word_t ip, addr;
2869 unw_dyn_info_t di;
2870 int ret;
2871
2872 if (!libunwind_is_initialized ())
2873 return -UNW_ENOINFO;
2874
2875 for (objfile = object_files; objfile; objfile = objfile->next)
2876 {
2877 void *buf = NULL;
2878
2879 text_sec = objfile->sections + SECT_OFF_TEXT (objfile);
8b7a6d61 2880 ip = obj_section_addr (text_sec);
968d1cb4
JJ
2881 ret = ia64_find_unwind_table (objfile, ip, &di, &buf);
2882 if (ret >= 0)
2883 {
503ff15d 2884 addr = libunwind_find_dyn_list (as, &di, arg);
968d1cb4
JJ
2885 /* We no longer need the dyn info storage so free it. */
2886 xfree (buf);
2887
2888 if (addr)
2889 {
2890 if (gdbarch_debug >= 1)
2891 fprintf_unfiltered (gdb_stdlog,
2892 "dynamic unwind table in objfile %s "
5af949e3 2893 "at %s (gp=%s)\n",
968d1cb4 2894 bfd_get_filename (objfile->obfd),
5af949e3 2895 hex_string (addr), hex_string (di.gp));
968d1cb4
JJ
2896 *dilap = addr;
2897 return 0;
2898 }
2899 }
2900 }
2901 return -UNW_ENOINFO;
2902}
2903
2904
2905/* Frame interface functions for libunwind. */
2906
2907static void
15c1e57f 2908ia64_libunwind_frame_this_id (struct frame_info *this_frame, void **this_cache,
7166c4a9 2909 struct frame_id *this_id)
968d1cb4 2910{
5af949e3 2911 struct gdbarch *gdbarch = get_frame_arch (this_frame);
e17a4113 2912 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
005ca36a 2913 struct frame_id id = outer_frame_id;
e362b510 2914 gdb_byte buf[8];
968d1cb4 2915 CORE_ADDR bsp;
c5a27d9c 2916
15c1e57f 2917 libunwind_frame_this_id (this_frame, this_cache, &id);
005ca36a 2918 if (frame_id_eq (id, outer_frame_id))
c5a27d9c 2919 {
005ca36a 2920 (*this_id) = outer_frame_id;
c5a27d9c
JJ
2921 return;
2922 }
968d1cb4 2923
c5a27d9c
JJ
2924 /* We must add the bsp as the special address for frame comparison
2925 purposes. */
15c1e57f 2926 get_frame_register (this_frame, IA64_BSP_REGNUM, buf);
e17a4113 2927 bsp = extract_unsigned_integer (buf, 8, byte_order);
968d1cb4 2928
15c1e57f 2929 (*this_id) = frame_id_build_special (id.stack_addr, id.code_addr, bsp);
968d1cb4
JJ
2930
2931 if (gdbarch_debug >= 1)
2932 fprintf_unfiltered (gdb_stdlog,
1777feb0
MS
2933 "libunwind frame id: code %s, stack %s, "
2934 "special %s, this_frame %s\n",
5af949e3
UW
2935 paddress (gdbarch, id.code_addr),
2936 paddress (gdbarch, id.stack_addr),
2937 paddress (gdbarch, bsp),
dfc3cd0e 2938 host_address_to_string (this_frame));
968d1cb4
JJ
2939}
2940
15c1e57f
JB
2941static struct value *
2942ia64_libunwind_frame_prev_register (struct frame_info *this_frame,
2943 void **this_cache, int regnum)
968d1cb4
JJ
2944{
2945 int reg = regnum;
15c1e57f 2946 struct gdbarch *gdbarch = get_frame_arch (this_frame);
e17a4113 2947 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
15c1e57f 2948 struct value *val;
968d1cb4
JJ
2949
2950 if (VP0_REGNUM <= regnum && regnum <= VP63_REGNUM)
2951 reg = IA64_PR_REGNUM;
2952 else if (IA64_NAT0_REGNUM <= regnum && regnum <= IA64_NAT127_REGNUM)
2953 reg = IA64_UNAT_REGNUM;
2954
2955 /* Let libunwind do most of the work. */
15c1e57f 2956 val = libunwind_frame_prev_register (this_frame, this_cache, reg);
6672f2ae 2957
968d1cb4
JJ
2958 if (VP0_REGNUM <= regnum && regnum <= VP63_REGNUM)
2959 {
2960 ULONGEST prN_val;
2961
2962 if (VP16_REGNUM <= regnum && regnum <= VP63_REGNUM)
2963 {
2964 int rrb_pr = 0;
2965 ULONGEST cfm;
968d1cb4
JJ
2966
2967 /* Fetch predicate register rename base from current frame
2968 marker for this frame. */
5c99fcf8 2969 cfm = get_frame_register_unsigned (this_frame, IA64_CFM_REGNUM);
968d1cb4
JJ
2970 rrb_pr = (cfm >> 32) & 0x3f;
2971
2972 /* Adjust the register number to account for register rotation. */
15c1e57f 2973 regnum = VP16_REGNUM + ((regnum - VP16_REGNUM) + rrb_pr) % 48;
968d1cb4 2974 }
15c1e57f 2975 prN_val = extract_bit_field (value_contents_all (val),
968d1cb4 2976 regnum - VP0_REGNUM, 1);
15c1e57f 2977 return frame_unwind_got_constant (this_frame, regnum, prN_val);
968d1cb4 2978 }
15c1e57f 2979
968d1cb4
JJ
2980 else if (IA64_NAT0_REGNUM <= regnum && regnum <= IA64_NAT127_REGNUM)
2981 {
2982 ULONGEST unatN_val;
2983
15c1e57f
JB
2984 unatN_val = extract_bit_field (value_contents_all (val),
2985 regnum - IA64_NAT0_REGNUM, 1);
2986 return frame_unwind_got_constant (this_frame, regnum, unatN_val);
968d1cb4 2987 }
15c1e57f 2988
968d1cb4
JJ
2989 else if (regnum == IA64_BSP_REGNUM)
2990 {
15c1e57f
JB
2991 struct value *cfm_val;
2992 CORE_ADDR prev_bsp, prev_cfm;
2993
2994 /* We want to calculate the previous bsp as the end of the previous
2995 register stack frame. This corresponds to what the hardware bsp
2996 register will be if we pop the frame back which is why we might
2997 have been called. We know that libunwind will pass us back the
1777feb0 2998 beginning of the current frame so we should just add sof to it. */
e17a4113
UW
2999 prev_bsp = extract_unsigned_integer (value_contents_all (val),
3000 8, byte_order);
15c1e57f
JB
3001 cfm_val = libunwind_frame_prev_register (this_frame, this_cache,
3002 IA64_CFM_REGNUM);
e17a4113
UW
3003 prev_cfm = extract_unsigned_integer (value_contents_all (cfm_val),
3004 8, byte_order);
968d1cb4
JJ
3005 prev_bsp = rse_address_add (prev_bsp, (prev_cfm & 0x7f));
3006
15c1e57f 3007 return frame_unwind_got_constant (this_frame, regnum, prev_bsp);
968d1cb4 3008 }
15c1e57f
JB
3009 else
3010 return val;
3011}
968d1cb4 3012
15c1e57f
JB
3013static int
3014ia64_libunwind_frame_sniffer (const struct frame_unwind *self,
3015 struct frame_info *this_frame,
3016 void **this_cache)
3017{
3018 if (libunwind_is_initialized ()
3019 && libunwind_frame_sniffer (self, this_frame, this_cache))
3020 return 1;
3021
3022 return 0;
968d1cb4
JJ
3023}
3024
3025static const struct frame_unwind ia64_libunwind_frame_unwind =
3026{
3027 NORMAL_FRAME,
8fbca658 3028 default_frame_unwind_stop_reason,
968d1cb4 3029 ia64_libunwind_frame_this_id,
272dfcfd
AS
3030 ia64_libunwind_frame_prev_register,
3031 NULL,
15c1e57f 3032 ia64_libunwind_frame_sniffer,
272dfcfd 3033 libunwind_frame_dealloc_cache
968d1cb4
JJ
3034};
3035
c5a27d9c 3036static void
15c1e57f
JB
3037ia64_libunwind_sigtramp_frame_this_id (struct frame_info *this_frame,
3038 void **this_cache,
c5a27d9c
JJ
3039 struct frame_id *this_id)
3040{
5af949e3 3041 struct gdbarch *gdbarch = get_frame_arch (this_frame);
e17a4113 3042 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
e362b510 3043 gdb_byte buf[8];
c5a27d9c 3044 CORE_ADDR bsp;
005ca36a 3045 struct frame_id id = outer_frame_id;
c5a27d9c
JJ
3046 CORE_ADDR prev_ip;
3047
15c1e57f 3048 libunwind_frame_this_id (this_frame, this_cache, &id);
005ca36a 3049 if (frame_id_eq (id, outer_frame_id))
c5a27d9c 3050 {
005ca36a 3051 (*this_id) = outer_frame_id;
c5a27d9c
JJ
3052 return;
3053 }
3054
3055 /* We must add the bsp as the special address for frame comparison
3056 purposes. */
15c1e57f 3057 get_frame_register (this_frame, IA64_BSP_REGNUM, buf);
e17a4113 3058 bsp = extract_unsigned_integer (buf, 8, byte_order);
c5a27d9c
JJ
3059
3060 /* For a sigtramp frame, we don't make the check for previous ip being 0. */
3061 (*this_id) = frame_id_build_special (id.stack_addr, id.code_addr, bsp);
3062
3063 if (gdbarch_debug >= 1)
3064 fprintf_unfiltered (gdb_stdlog,
1777feb0
MS
3065 "libunwind sigtramp frame id: code %s, "
3066 "stack %s, special %s, this_frame %s\n",
5af949e3
UW
3067 paddress (gdbarch, id.code_addr),
3068 paddress (gdbarch, id.stack_addr),
3069 paddress (gdbarch, bsp),
dfc3cd0e 3070 host_address_to_string (this_frame));
c5a27d9c
JJ
3071}
3072
15c1e57f
JB
3073static struct value *
3074ia64_libunwind_sigtramp_frame_prev_register (struct frame_info *this_frame,
3075 void **this_cache, int regnum)
c5a27d9c 3076{
e17a4113
UW
3077 struct gdbarch *gdbarch = get_frame_arch (this_frame);
3078 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
15c1e57f
JB
3079 struct value *prev_ip_val;
3080 CORE_ADDR prev_ip;
c5a27d9c
JJ
3081
3082 /* If the previous frame pc value is 0, then we want to use the SIGCONTEXT
3083 method of getting previous registers. */
15c1e57f
JB
3084 prev_ip_val = libunwind_frame_prev_register (this_frame, this_cache,
3085 IA64_IP_REGNUM);
e17a4113
UW
3086 prev_ip = extract_unsigned_integer (value_contents_all (prev_ip_val),
3087 8, byte_order);
c5a27d9c
JJ
3088
3089 if (prev_ip == 0)
3090 {
3091 void *tmp_cache = NULL;
15c1e57f
JB
3092 return ia64_sigtramp_frame_prev_register (this_frame, &tmp_cache,
3093 regnum);
c5a27d9c
JJ
3094 }
3095 else
15c1e57f 3096 return ia64_libunwind_frame_prev_register (this_frame, this_cache, regnum);
c5a27d9c
JJ
3097}
3098
15c1e57f
JB
3099static int
3100ia64_libunwind_sigtramp_frame_sniffer (const struct frame_unwind *self,
3101 struct frame_info *this_frame,
3102 void **this_cache)
c5a27d9c
JJ
3103{
3104 if (libunwind_is_initialized ())
3105 {
15c1e57f
JB
3106 if (libunwind_sigtramp_frame_sniffer (self, this_frame, this_cache))
3107 return 1;
3108 return 0;
c5a27d9c
JJ
3109 }
3110 else
15c1e57f 3111 return ia64_sigtramp_frame_sniffer (self, this_frame, this_cache);
c5a27d9c
JJ
3112}
3113
15c1e57f
JB
3114static const struct frame_unwind ia64_libunwind_sigtramp_frame_unwind =
3115{
3116 SIGTRAMP_FRAME,
8fbca658 3117 default_frame_unwind_stop_reason,
15c1e57f
JB
3118 ia64_libunwind_sigtramp_frame_this_id,
3119 ia64_libunwind_sigtramp_frame_prev_register,
3120 NULL,
3121 ia64_libunwind_sigtramp_frame_sniffer
3122};
3123
968d1cb4 3124/* Set of libunwind callback acccessor functions. */
696759ad 3125unw_accessors_t ia64_unw_accessors =
968d1cb4
JJ
3126{
3127 ia64_find_proc_info_x,
3128 ia64_put_unwind_info,
3129 ia64_get_dyn_info_list,
3130 ia64_access_mem,
3131 ia64_access_reg,
3132 ia64_access_fpreg,
3133 /* resume */
3134 /* get_proc_name */
3135};
3136
c5a27d9c
JJ
3137/* Set of special libunwind callback acccessor functions specific for accessing
3138 the rse registers. At the top of the stack, we want libunwind to figure out
1777feb0
MS
3139 how to read r32 - r127. Though usually they are found sequentially in
3140 memory starting from $bof, this is not always true. */
696759ad 3141unw_accessors_t ia64_unw_rse_accessors =
c5a27d9c
JJ
3142{
3143 ia64_find_proc_info_x,
3144 ia64_put_unwind_info,
3145 ia64_get_dyn_info_list,
3146 ia64_access_mem,
3147 ia64_access_rse_reg,
45ecac4b 3148 ia64_access_rse_fpreg,
c5a27d9c
JJ
3149 /* resume */
3150 /* get_proc_name */
3151};
3152
05e7c244
JK
3153/* Set of ia64-libunwind-tdep gdb callbacks and data for generic
3154 ia64-libunwind-tdep code to use. */
696759ad 3155struct libunwind_descr ia64_libunwind_descr =
968d1cb4
JJ
3156{
3157 ia64_gdb2uw_regnum,
3158 ia64_uw2gdb_regnum,
3159 ia64_is_fpreg,
3160 &ia64_unw_accessors,
c5a27d9c 3161 &ia64_unw_rse_accessors,
968d1cb4
JJ
3162};
3163
3164#endif /* HAVE_LIBUNWIND_IA64_H */
3165
4c8b6ae0
UW
3166static int
3167ia64_use_struct_convention (struct type *type)
16461d7d 3168{
64a5b29c
KB
3169 struct type *float_elt_type;
3170
4c8b6ae0
UW
3171 /* Don't use the struct convention for anything but structure,
3172 union, or array types. */
3173 if (!(TYPE_CODE (type) == TYPE_CODE_STRUCT
3174 || TYPE_CODE (type) == TYPE_CODE_UNION
3175 || TYPE_CODE (type) == TYPE_CODE_ARRAY))
3176 return 0;
3177
64a5b29c
KB
3178 /* HFAs are structures (or arrays) consisting entirely of floating
3179 point values of the same length. Up to 8 of these are returned
3180 in registers. Don't use the struct convention when this is the
004d836a 3181 case. */
64a5b29c
KB
3182 float_elt_type = is_float_or_hfa_type (type);
3183 if (float_elt_type != NULL
3184 && TYPE_LENGTH (type) / TYPE_LENGTH (float_elt_type) <= 8)
3185 return 0;
3186
3187 /* Other structs of length 32 or less are returned in r8-r11.
004d836a 3188 Don't use the struct convention for those either. */
16461d7d
KB
3189 return TYPE_LENGTH (type) > 32;
3190}
3191
825d6d8a
JB
3192/* Return non-zero if TYPE is a structure or union type. */
3193
3194static int
3195ia64_struct_type_p (const struct type *type)
3196{
3197 return (TYPE_CODE (type) == TYPE_CODE_STRUCT
3198 || TYPE_CODE (type) == TYPE_CODE_UNION);
3199}
3200
4c8b6ae0 3201static void
2d522557
AC
3202ia64_extract_return_value (struct type *type, struct regcache *regcache,
3203 gdb_byte *valbuf)
16461d7d 3204{
27067745 3205 struct gdbarch *gdbarch = get_regcache_arch (regcache);
64a5b29c
KB
3206 struct type *float_elt_type;
3207
3208 float_elt_type = is_float_or_hfa_type (type);
3209 if (float_elt_type != NULL)
3210 {
948f8e3d 3211 gdb_byte from[MAX_REGISTER_SIZE];
64a5b29c
KB
3212 int offset = 0;
3213 int regnum = IA64_FR8_REGNUM;
3214 int n = TYPE_LENGTH (type) / TYPE_LENGTH (float_elt_type);
3215
3216 while (n-- > 0)
3217 {
004d836a 3218 regcache_cooked_read (regcache, regnum, from);
27067745 3219 convert_typed_floating (from, ia64_ext_type (gdbarch),
1777feb0 3220 (char *)valbuf + offset, float_elt_type);
64a5b29c
KB
3221 offset += TYPE_LENGTH (float_elt_type);
3222 regnum++;
3223 }
3224 }
825d6d8a
JB
3225 else if (!ia64_struct_type_p (type) && TYPE_LENGTH (type) < 8)
3226 {
3227 /* This is an integral value, and its size is less than 8 bytes.
3228 These values are LSB-aligned, so extract the relevant bytes,
3229 and copy them into VALBUF. */
3230 /* brobecker/2005-12-30: Actually, all integral values are LSB aligned,
3231 so I suppose we should also add handling here for integral values
3232 whose size is greater than 8. But I wasn't able to create such
3233 a type, neither in C nor in Ada, so not worrying about these yet. */
3234 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
3235 ULONGEST val;
3236
3237 regcache_cooked_read_unsigned (regcache, IA64_GR8_REGNUM, &val);
3238 store_unsigned_integer (valbuf, TYPE_LENGTH (type), byte_order, val);
3239 }
16461d7d 3240 else
004d836a
JJ
3241 {
3242 ULONGEST val;
3243 int offset = 0;
3244 int regnum = IA64_GR8_REGNUM;
27067745 3245 int reglen = TYPE_LENGTH (register_type (gdbarch, IA64_GR8_REGNUM));
004d836a
JJ
3246 int n = TYPE_LENGTH (type) / reglen;
3247 int m = TYPE_LENGTH (type) % reglen;
16461d7d 3248
004d836a
JJ
3249 while (n-- > 0)
3250 {
3251 ULONGEST val;
3252 regcache_cooked_read_unsigned (regcache, regnum, &val);
3253 memcpy ((char *)valbuf + offset, &val, reglen);
3254 offset += reglen;
3255 regnum++;
3256 }
16461d7d 3257
004d836a
JJ
3258 if (m)
3259 {
3260 regcache_cooked_read_unsigned (regcache, regnum, &val);
3261 memcpy ((char *)valbuf + offset, &val, m);
3262 }
3263 }
16461d7d
KB
3264}
3265
4c8b6ae0
UW
3266static void
3267ia64_store_return_value (struct type *type, struct regcache *regcache,
3268 const gdb_byte *valbuf)
3269{
27067745 3270 struct gdbarch *gdbarch = get_regcache_arch (regcache);
4c8b6ae0
UW
3271 struct type *float_elt_type;
3272
3273 float_elt_type = is_float_or_hfa_type (type);
3274 if (float_elt_type != NULL)
3275 {
948f8e3d 3276 gdb_byte to[MAX_REGISTER_SIZE];
4c8b6ae0
UW
3277 int offset = 0;
3278 int regnum = IA64_FR8_REGNUM;
3279 int n = TYPE_LENGTH (type) / TYPE_LENGTH (float_elt_type);
3280
3281 while (n-- > 0)
3282 {
3283 convert_typed_floating ((char *)valbuf + offset, float_elt_type,
27067745 3284 to, ia64_ext_type (gdbarch));
4c8b6ae0
UW
3285 regcache_cooked_write (regcache, regnum, to);
3286 offset += TYPE_LENGTH (float_elt_type);
3287 regnum++;
3288 }
3289 }
3290 else
3291 {
3292 ULONGEST val;
3293 int offset = 0;
3294 int regnum = IA64_GR8_REGNUM;
27067745 3295 int reglen = TYPE_LENGTH (register_type (gdbarch, IA64_GR8_REGNUM));
4c8b6ae0
UW
3296 int n = TYPE_LENGTH (type) / reglen;
3297 int m = TYPE_LENGTH (type) % reglen;
3298
3299 while (n-- > 0)
3300 {
3301 ULONGEST val;
3302 memcpy (&val, (char *)valbuf + offset, reglen);
3303 regcache_cooked_write_unsigned (regcache, regnum, val);
3304 offset += reglen;
3305 regnum++;
3306 }
3307
3308 if (m)
3309 {
3310 memcpy (&val, (char *)valbuf + offset, m);
3311 regcache_cooked_write_unsigned (regcache, regnum, val);
3312 }
3313 }
3314}
3315
3316static enum return_value_convention
6a3a010b 3317ia64_return_value (struct gdbarch *gdbarch, struct value *function,
c055b101
CV
3318 struct type *valtype, struct regcache *regcache,
3319 gdb_byte *readbuf, const gdb_byte *writebuf)
4c8b6ae0
UW
3320{
3321 int struct_return = ia64_use_struct_convention (valtype);
3322
3323 if (writebuf != NULL)
3324 {
3325 gdb_assert (!struct_return);
3326 ia64_store_return_value (valtype, regcache, writebuf);
3327 }
3328
3329 if (readbuf != NULL)
3330 {
3331 gdb_assert (!struct_return);
3332 ia64_extract_return_value (valtype, regcache, readbuf);
3333 }
3334
3335 if (struct_return)
3336 return RETURN_VALUE_STRUCT_CONVENTION;
3337 else
3338 return RETURN_VALUE_REGISTER_CONVENTION;
3339}
16461d7d 3340
64a5b29c
KB
3341static int
3342is_float_or_hfa_type_recurse (struct type *t, struct type **etp)
3343{
3344 switch (TYPE_CODE (t))
3345 {
3346 case TYPE_CODE_FLT:
3347 if (*etp)
3348 return TYPE_LENGTH (*etp) == TYPE_LENGTH (t);
3349 else
3350 {
3351 *etp = t;
3352 return 1;
3353 }
3354 break;
3355 case TYPE_CODE_ARRAY:
98f96ba1
KB
3356 return
3357 is_float_or_hfa_type_recurse (check_typedef (TYPE_TARGET_TYPE (t)),
3358 etp);
64a5b29c
KB
3359 break;
3360 case TYPE_CODE_STRUCT:
3361 {
3362 int i;
3363
3364 for (i = 0; i < TYPE_NFIELDS (t); i++)
98f96ba1
KB
3365 if (!is_float_or_hfa_type_recurse
3366 (check_typedef (TYPE_FIELD_TYPE (t, i)), etp))
64a5b29c
KB
3367 return 0;
3368 return 1;
3369 }
3370 break;
3371 default:
3372 return 0;
3373 break;
3374 }
3375}
3376
3377/* Determine if the given type is one of the floating point types or
3378 and HFA (which is a struct, array, or combination thereof whose
004d836a 3379 bottom-most elements are all of the same floating point type). */
64a5b29c
KB
3380
3381static struct type *
3382is_float_or_hfa_type (struct type *t)
3383{
3384 struct type *et = 0;
3385
3386 return is_float_or_hfa_type_recurse (t, &et) ? et : 0;
3387}
3388
3389
98f96ba1
KB
3390/* Return 1 if the alignment of T is such that the next even slot
3391 should be used. Return 0, if the next available slot should
3392 be used. (See section 8.5.1 of the IA-64 Software Conventions
004d836a 3393 and Runtime manual). */
98f96ba1
KB
3394
3395static int
3396slot_alignment_is_next_even (struct type *t)
3397{
3398 switch (TYPE_CODE (t))
3399 {
3400 case TYPE_CODE_INT:
3401 case TYPE_CODE_FLT:
3402 if (TYPE_LENGTH (t) > 8)
3403 return 1;
3404 else
3405 return 0;
3406 case TYPE_CODE_ARRAY:
3407 return
3408 slot_alignment_is_next_even (check_typedef (TYPE_TARGET_TYPE (t)));
3409 case TYPE_CODE_STRUCT:
3410 {
3411 int i;
3412
3413 for (i = 0; i < TYPE_NFIELDS (t); i++)
3414 if (slot_alignment_is_next_even
3415 (check_typedef (TYPE_FIELD_TYPE (t, i))))
3416 return 1;
3417 return 0;
3418 }
3419 default:
3420 return 0;
3421 }
3422}
3423
64a5b29c
KB
3424/* Attempt to find (and return) the global pointer for the given
3425 function.
3426
3427 This is a rather nasty bit of code searchs for the .dynamic section
3428 in the objfile corresponding to the pc of the function we're trying
3429 to call. Once it finds the addresses at which the .dynamic section
3430 lives in the child process, it scans the Elf64_Dyn entries for a
3431 DT_PLTGOT tag. If it finds one of these, the corresponding
3432 d_un.d_ptr value is the global pointer. */
3433
3434static CORE_ADDR
c4de7027
JB
3435ia64_find_global_pointer_from_dynamic_section (struct gdbarch *gdbarch,
3436 CORE_ADDR faddr)
64a5b29c 3437{
e17a4113 3438 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
76d689a6 3439 struct obj_section *faddr_sect;
64a5b29c 3440
76d689a6
KB
3441 faddr_sect = find_pc_section (faddr);
3442 if (faddr_sect != NULL)
64a5b29c
KB
3443 {
3444 struct obj_section *osect;
3445
76d689a6 3446 ALL_OBJFILE_OSECTIONS (faddr_sect->objfile, osect)
64a5b29c
KB
3447 {
3448 if (strcmp (osect->the_bfd_section->name, ".dynamic") == 0)
3449 break;
3450 }
3451
76d689a6 3452 if (osect < faddr_sect->objfile->sections_end)
64a5b29c 3453 {
aded6f54 3454 CORE_ADDR addr, endaddr;
64a5b29c 3455
aded6f54
PA
3456 addr = obj_section_addr (osect);
3457 endaddr = obj_section_endaddr (osect);
3458
3459 while (addr < endaddr)
64a5b29c
KB
3460 {
3461 int status;
3462 LONGEST tag;
e362b510 3463 gdb_byte buf[8];
64a5b29c
KB
3464
3465 status = target_read_memory (addr, buf, sizeof (buf));
3466 if (status != 0)
3467 break;
e17a4113 3468 tag = extract_signed_integer (buf, sizeof (buf), byte_order);
64a5b29c
KB
3469
3470 if (tag == DT_PLTGOT)
3471 {
3472 CORE_ADDR global_pointer;
3473
3474 status = target_read_memory (addr + 8, buf, sizeof (buf));
3475 if (status != 0)
3476 break;
e17a4113
UW
3477 global_pointer = extract_unsigned_integer (buf, sizeof (buf),
3478 byte_order);
64a5b29c 3479
1777feb0 3480 /* The payoff... */
64a5b29c
KB
3481 return global_pointer;
3482 }
3483
3484 if (tag == DT_NULL)
3485 break;
3486
3487 addr += 16;
3488 }
3489 }
3490 }
3491 return 0;
3492}
3493
c4de7027
JB
3494/* Attempt to find (and return) the global pointer for the given
3495 function. We first try the find_global_pointer_from_solib routine
3496 from the gdbarch tdep vector, if provided. And if that does not
3497 work, then we try ia64_find_global_pointer_from_dynamic_section. */
3498
3499static CORE_ADDR
3500ia64_find_global_pointer (struct gdbarch *gdbarch, CORE_ADDR faddr)
3501{
3502 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
3503 CORE_ADDR addr = 0;
3504
3505 if (tdep->find_global_pointer_from_solib)
3506 addr = tdep->find_global_pointer_from_solib (gdbarch, faddr);
3507 if (addr == 0)
3508 addr = ia64_find_global_pointer_from_dynamic_section (gdbarch, faddr);
3509 return addr;
3510}
3511
64a5b29c
KB
3512/* Given a function's address, attempt to find (and return) the
3513 corresponding (canonical) function descriptor. Return 0 if
004d836a 3514 not found. */
64a5b29c 3515static CORE_ADDR
e17a4113 3516find_extant_func_descr (struct gdbarch *gdbarch, CORE_ADDR faddr)
64a5b29c 3517{
e17a4113 3518 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
76d689a6 3519 struct obj_section *faddr_sect;
64a5b29c 3520
004d836a 3521 /* Return early if faddr is already a function descriptor. */
76d689a6
KB
3522 faddr_sect = find_pc_section (faddr);
3523 if (faddr_sect && strcmp (faddr_sect->the_bfd_section->name, ".opd") == 0)
64a5b29c
KB
3524 return faddr;
3525
76d689a6 3526 if (faddr_sect != NULL)
64a5b29c 3527 {
76d689a6
KB
3528 struct obj_section *osect;
3529 ALL_OBJFILE_OSECTIONS (faddr_sect->objfile, osect)
64a5b29c
KB
3530 {
3531 if (strcmp (osect->the_bfd_section->name, ".opd") == 0)
3532 break;
3533 }
3534
76d689a6 3535 if (osect < faddr_sect->objfile->sections_end)
64a5b29c 3536 {
aded6f54
PA
3537 CORE_ADDR addr, endaddr;
3538
3539 addr = obj_section_addr (osect);
3540 endaddr = obj_section_endaddr (osect);
64a5b29c 3541
aded6f54 3542 while (addr < endaddr)
64a5b29c
KB
3543 {
3544 int status;
3545 LONGEST faddr2;
e362b510 3546 gdb_byte buf[8];
64a5b29c
KB
3547
3548 status = target_read_memory (addr, buf, sizeof (buf));
3549 if (status != 0)
3550 break;
e17a4113 3551 faddr2 = extract_signed_integer (buf, sizeof (buf), byte_order);
64a5b29c
KB
3552
3553 if (faddr == faddr2)
3554 return addr;
3555
3556 addr += 16;
3557 }
3558 }
3559 }
3560 return 0;
3561}
3562
3563/* Attempt to find a function descriptor corresponding to the
3564 given address. If none is found, construct one on the
004d836a 3565 stack using the address at fdaptr. */
64a5b29c
KB
3566
3567static CORE_ADDR
9c9acae0 3568find_func_descr (struct regcache *regcache, CORE_ADDR faddr, CORE_ADDR *fdaptr)
64a5b29c 3569{
e17a4113
UW
3570 struct gdbarch *gdbarch = get_regcache_arch (regcache);
3571 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
64a5b29c
KB
3572 CORE_ADDR fdesc;
3573
e17a4113 3574 fdesc = find_extant_func_descr (gdbarch, faddr);
64a5b29c
KB
3575
3576 if (fdesc == 0)
3577 {
9c9acae0 3578 ULONGEST global_pointer;
e362b510 3579 gdb_byte buf[16];
64a5b29c
KB
3580
3581 fdesc = *fdaptr;
3582 *fdaptr += 16;
3583
e17a4113 3584 global_pointer = ia64_find_global_pointer (gdbarch, faddr);
64a5b29c
KB
3585
3586 if (global_pointer == 0)
9c9acae0
UW
3587 regcache_cooked_read_unsigned (regcache,
3588 IA64_GR1_REGNUM, &global_pointer);
64a5b29c 3589
e17a4113
UW
3590 store_unsigned_integer (buf, 8, byte_order, faddr);
3591 store_unsigned_integer (buf + 8, 8, byte_order, global_pointer);
64a5b29c
KB
3592
3593 write_memory (fdesc, buf, 16);
3594 }
3595
3596 return fdesc;
3597}
16461d7d 3598
af8b88dd
JJ
3599/* Use the following routine when printing out function pointers
3600 so the user can see the function address rather than just the
3601 function descriptor. */
3602static CORE_ADDR
e2d0e7eb
AC
3603ia64_convert_from_func_ptr_addr (struct gdbarch *gdbarch, CORE_ADDR addr,
3604 struct target_ops *targ)
af8b88dd 3605{
e17a4113 3606 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
af8b88dd 3607 struct obj_section *s;
e453266f 3608 gdb_byte buf[8];
af8b88dd
JJ
3609
3610 s = find_pc_section (addr);
3611
3612 /* check if ADDR points to a function descriptor. */
3613 if (s && strcmp (s->the_bfd_section->name, ".opd") == 0)
e17a4113 3614 return read_memory_unsigned_integer (addr, 8, byte_order);
af8b88dd 3615
fcac911a
JB
3616 /* Normally, functions live inside a section that is executable.
3617 So, if ADDR points to a non-executable section, then treat it
3618 as a function descriptor and return the target address iff
e453266f
JK
3619 the target address itself points to a section that is executable.
3620 Check first the memory of the whole length of 8 bytes is readable. */
3621 if (s && (s->the_bfd_section->flags & SEC_CODE) == 0
3622 && target_read_memory (addr, buf, 8) == 0)
fcac911a 3623 {
e453266f 3624 CORE_ADDR pc = extract_unsigned_integer (buf, 8, byte_order);
fcac911a
JB
3625 struct obj_section *pc_section = find_pc_section (pc);
3626
3627 if (pc_section && (pc_section->the_bfd_section->flags & SEC_CODE))
3628 return pc;
3629 }
b1e6fd19 3630
0d5de010
DJ
3631 /* There are also descriptors embedded in vtables. */
3632 if (s)
3633 {
7cbd4a93 3634 struct bound_minimal_symbol minsym;
0d5de010
DJ
3635
3636 minsym = lookup_minimal_symbol_by_pc (addr);
3637
efd66ac6
TT
3638 if (minsym.minsym
3639 && is_vtable_name (MSYMBOL_LINKAGE_NAME (minsym.minsym)))
e17a4113 3640 return read_memory_unsigned_integer (addr, 8, byte_order);
0d5de010
DJ
3641 }
3642
af8b88dd
JJ
3643 return addr;
3644}
3645
a78f21af 3646static CORE_ADDR
004d836a
JJ
3647ia64_frame_align (struct gdbarch *gdbarch, CORE_ADDR sp)
3648{
3649 return sp & ~0xfLL;
3650}
3651
c4de7027
JB
3652/* The default "allocate_new_rse_frame" ia64_infcall_ops routine for ia64. */
3653
3654static void
3655ia64_allocate_new_rse_frame (struct regcache *regcache, ULONGEST bsp, int sof)
3656{
3657 ULONGEST cfm, pfs, new_bsp;
3658
3659 regcache_cooked_read_unsigned (regcache, IA64_CFM_REGNUM, &cfm);
3660
3661 new_bsp = rse_address_add (bsp, sof);
3662 regcache_cooked_write_unsigned (regcache, IA64_BSP_REGNUM, new_bsp);
3663
3664 regcache_cooked_read_unsigned (regcache, IA64_PFS_REGNUM, &pfs);
3665 pfs &= 0xc000000000000000LL;
3666 pfs |= (cfm & 0xffffffffffffLL);
3667 regcache_cooked_write_unsigned (regcache, IA64_PFS_REGNUM, pfs);
3668
3669 cfm &= 0xc000000000000000LL;
3670 cfm |= sof;
3671 regcache_cooked_write_unsigned (regcache, IA64_CFM_REGNUM, cfm);
3672}
3673
3674/* The default "store_argument_in_slot" ia64_infcall_ops routine for
3675 ia64. */
3676
3677static void
3678ia64_store_argument_in_slot (struct regcache *regcache, CORE_ADDR bsp,
3679 int slotnum, gdb_byte *buf)
3680{
3681 write_memory (rse_address_add (bsp, slotnum), buf, 8);
3682}
3683
3684/* The default "set_function_addr" ia64_infcall_ops routine for ia64. */
3685
3686static void
3687ia64_set_function_addr (struct regcache *regcache, CORE_ADDR func_addr)
3688{
3689 /* Nothing needed. */
3690}
3691
004d836a 3692static CORE_ADDR
7d9b040b 3693ia64_push_dummy_call (struct gdbarch *gdbarch, struct value *function,
8dd5115e
AS
3694 struct regcache *regcache, CORE_ADDR bp_addr,
3695 int nargs, struct value **args, CORE_ADDR sp,
3696 int struct_return, CORE_ADDR struct_addr)
16461d7d 3697{
c4de7027 3698 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
e17a4113 3699 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
16461d7d 3700 int argno;
ea7c478f 3701 struct value *arg;
16461d7d
KB
3702 struct type *type;
3703 int len, argoffset;
64a5b29c 3704 int nslots, rseslots, memslots, slotnum, nfuncargs;
16461d7d 3705 int floatreg;
c4de7027 3706 ULONGEST bsp;
870f88f7 3707 CORE_ADDR funcdescaddr, global_pointer;
7d9b040b 3708 CORE_ADDR func_addr = find_function_addr (function, NULL);
16461d7d
KB
3709
3710 nslots = 0;
64a5b29c 3711 nfuncargs = 0;
004d836a 3712 /* Count the number of slots needed for the arguments. */
16461d7d
KB
3713 for (argno = 0; argno < nargs; argno++)
3714 {
3715 arg = args[argno];
4991999e 3716 type = check_typedef (value_type (arg));
16461d7d
KB
3717 len = TYPE_LENGTH (type);
3718
98f96ba1 3719 if ((nslots & 1) && slot_alignment_is_next_even (type))
16461d7d
KB
3720 nslots++;
3721
64a5b29c
KB
3722 if (TYPE_CODE (type) == TYPE_CODE_FUNC)
3723 nfuncargs++;
3724
16461d7d
KB
3725 nslots += (len + 7) / 8;
3726 }
3727
004d836a 3728 /* Divvy up the slots between the RSE and the memory stack. */
16461d7d
KB
3729 rseslots = (nslots > 8) ? 8 : nslots;
3730 memslots = nslots - rseslots;
3731
004d836a 3732 /* Allocate a new RSE frame. */
9c9acae0 3733 regcache_cooked_read_unsigned (regcache, IA64_BSP_REGNUM, &bsp);
c4de7027 3734 tdep->infcall_ops.allocate_new_rse_frame (regcache, bsp, rseslots);
16461d7d 3735
64a5b29c
KB
3736 /* We will attempt to find function descriptors in the .opd segment,
3737 but if we can't we'll construct them ourselves. That being the
004d836a 3738 case, we'll need to reserve space on the stack for them. */
64a5b29c
KB
3739 funcdescaddr = sp - nfuncargs * 16;
3740 funcdescaddr &= ~0xfLL;
3741
3742 /* Adjust the stack pointer to it's new value. The calling conventions
3743 require us to have 16 bytes of scratch, plus whatever space is
004d836a 3744 necessary for the memory slots and our function descriptors. */
64a5b29c 3745 sp = sp - 16 - (memslots + nfuncargs) * 8;
004d836a 3746 sp &= ~0xfLL; /* Maintain 16 byte alignment. */
16461d7d 3747
64a5b29c
KB
3748 /* Place the arguments where they belong. The arguments will be
3749 either placed in the RSE backing store or on the memory stack.
3750 In addition, floating point arguments or HFAs are placed in
004d836a 3751 floating point registers. */
16461d7d
KB
3752 slotnum = 0;
3753 floatreg = IA64_FR8_REGNUM;
3754 for (argno = 0; argno < nargs; argno++)
3755 {
64a5b29c
KB
3756 struct type *float_elt_type;
3757
16461d7d 3758 arg = args[argno];
4991999e 3759 type = check_typedef (value_type (arg));
16461d7d 3760 len = TYPE_LENGTH (type);
64a5b29c 3761
004d836a 3762 /* Special handling for function parameters. */
64a5b29c
KB
3763 if (len == 8
3764 && TYPE_CODE (type) == TYPE_CODE_PTR
3765 && TYPE_CODE (TYPE_TARGET_TYPE (type)) == TYPE_CODE_FUNC)
3766 {
948f8e3d 3767 gdb_byte val_buf[8];
e17a4113
UW
3768 ULONGEST faddr = extract_unsigned_integer (value_contents (arg),
3769 8, byte_order);
3770 store_unsigned_integer (val_buf, 8, byte_order,
9c9acae0 3771 find_func_descr (regcache, faddr,
fbd9dcd3 3772 &funcdescaddr));
64a5b29c 3773 if (slotnum < rseslots)
c4de7027
JB
3774 tdep->infcall_ops.store_argument_in_slot (regcache, bsp,
3775 slotnum, val_buf);
64a5b29c
KB
3776 else
3777 write_memory (sp + 16 + 8 * (slotnum - rseslots), val_buf, 8);
3778 slotnum++;
3779 continue;
3780 }
3781
004d836a 3782 /* Normal slots. */
98f96ba1
KB
3783
3784 /* Skip odd slot if necessary... */
3785 if ((slotnum & 1) && slot_alignment_is_next_even (type))
16461d7d 3786 slotnum++;
98f96ba1 3787
16461d7d
KB
3788 argoffset = 0;
3789 while (len > 0)
3790 {
948f8e3d 3791 gdb_byte val_buf[8];
16461d7d
KB
3792
3793 memset (val_buf, 0, 8);
825d6d8a
JB
3794 if (!ia64_struct_type_p (type) && len < 8)
3795 {
3796 /* Integral types are LSB-aligned, so we have to be careful
3797 to insert the argument on the correct side of the buffer.
3798 This is why we use store_unsigned_integer. */
3799 store_unsigned_integer
3800 (val_buf, 8, byte_order,
3801 extract_unsigned_integer (value_contents (arg), len,
3802 byte_order));
3803 }
3804 else
3805 {
3806 /* This is either an 8bit integral type, or an aggregate.
3807 For 8bit integral type, there is no problem, we just
3808 copy the value over.
3809
3810 For aggregates, the only potentially tricky portion
3811 is to write the last one if it is less than 8 bytes.
3812 In this case, the data is Byte0-aligned. Happy news,
3813 this means that we don't need to differentiate the
3814 handling of 8byte blocks and less-than-8bytes blocks. */
3815 memcpy (val_buf, value_contents (arg) + argoffset,
3816 (len > 8) ? 8 : len);
3817 }
16461d7d
KB
3818
3819 if (slotnum < rseslots)
c4de7027
JB
3820 tdep->infcall_ops.store_argument_in_slot (regcache, bsp,
3821 slotnum, val_buf);
16461d7d
KB
3822 else
3823 write_memory (sp + 16 + 8 * (slotnum - rseslots), val_buf, 8);
3824
3825 argoffset += 8;
3826 len -= 8;
3827 slotnum++;
3828 }
64a5b29c 3829
004d836a 3830 /* Handle floating point types (including HFAs). */
64a5b29c
KB
3831 float_elt_type = is_float_or_hfa_type (type);
3832 if (float_elt_type != NULL)
3833 {
3834 argoffset = 0;
3835 len = TYPE_LENGTH (type);
3836 while (len > 0 && floatreg < IA64_FR16_REGNUM)
3837 {
ce746418 3838 gdb_byte to[MAX_REGISTER_SIZE];
1777feb0
MS
3839 convert_typed_floating (value_contents (arg) + argoffset,
3840 float_elt_type, to,
3841 ia64_ext_type (gdbarch));
ce746418 3842 regcache_cooked_write (regcache, floatreg, to);
64a5b29c
KB
3843 floatreg++;
3844 argoffset += TYPE_LENGTH (float_elt_type);
3845 len -= TYPE_LENGTH (float_elt_type);
3846 }
16461d7d
KB
3847 }
3848 }
3849
004d836a 3850 /* Store the struct return value in r8 if necessary. */
16461d7d
KB
3851 if (struct_return)
3852 {
1777feb0
MS
3853 regcache_cooked_write_unsigned (regcache, IA64_GR8_REGNUM,
3854 (ULONGEST) struct_addr);
16461d7d
KB
3855 }
3856
e17a4113 3857 global_pointer = ia64_find_global_pointer (gdbarch, func_addr);
8dd5115e 3858
004d836a 3859 if (global_pointer != 0)
9c9acae0 3860 regcache_cooked_write_unsigned (regcache, IA64_GR1_REGNUM, global_pointer);
a59fe496 3861
c4de7027
JB
3862 /* The following is not necessary on HP-UX, because we're using
3863 a dummy code sequence pushed on the stack to make the call, and
3864 this sequence doesn't need b0 to be set in order for our dummy
3865 breakpoint to be hit. Nonetheless, this doesn't interfere, and
3866 it's needed for other OSes, so we do this unconditionaly. */
9c9acae0 3867 regcache_cooked_write_unsigned (regcache, IA64_BR0_REGNUM, bp_addr);
16461d7d 3868
9c9acae0 3869 regcache_cooked_write_unsigned (regcache, sp_regnum, sp);
16461d7d 3870
c4de7027
JB
3871 tdep->infcall_ops.set_function_addr (regcache, func_addr);
3872
16461d7d
KB
3873 return sp;
3874}
3875
c4de7027
JB
3876static const struct ia64_infcall_ops ia64_infcall_ops =
3877{
3878 ia64_allocate_new_rse_frame,
3879 ia64_store_argument_in_slot,
3880 ia64_set_function_addr
3881};
3882
004d836a 3883static struct frame_id
15c1e57f 3884ia64_dummy_id (struct gdbarch *gdbarch, struct frame_info *this_frame)
16461d7d 3885{
e17a4113 3886 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
e362b510 3887 gdb_byte buf[8];
4afcc598 3888 CORE_ADDR sp, bsp;
004d836a 3889
15c1e57f 3890 get_frame_register (this_frame, sp_regnum, buf);
e17a4113 3891 sp = extract_unsigned_integer (buf, 8, byte_order);
004d836a 3892
15c1e57f 3893 get_frame_register (this_frame, IA64_BSP_REGNUM, buf);
e17a4113 3894 bsp = extract_unsigned_integer (buf, 8, byte_order);
4afcc598
JJ
3895
3896 if (gdbarch_debug >= 1)
3897 fprintf_unfiltered (gdb_stdlog,
5af949e3
UW
3898 "dummy frame id: code %s, stack %s, special %s\n",
3899 paddress (gdbarch, get_frame_pc (this_frame)),
3900 paddress (gdbarch, sp), paddress (gdbarch, bsp));
4afcc598 3901
15c1e57f 3902 return frame_id_build_special (sp, get_frame_pc (this_frame), bsp);
16461d7d
KB
3903}
3904
004d836a
JJ
3905static CORE_ADDR
3906ia64_unwind_pc (struct gdbarch *gdbarch, struct frame_info *next_frame)
16461d7d 3907{
e17a4113 3908 enum bfd_endian byte_order = gdbarch_byte_order (gdbarch);
e362b510 3909 gdb_byte buf[8];
004d836a
JJ
3910 CORE_ADDR ip, psr, pc;
3911
3912 frame_unwind_register (next_frame, IA64_IP_REGNUM, buf);
e17a4113 3913 ip = extract_unsigned_integer (buf, 8, byte_order);
004d836a 3914 frame_unwind_register (next_frame, IA64_PSR_REGNUM, buf);
e17a4113 3915 psr = extract_unsigned_integer (buf, 8, byte_order);
004d836a
JJ
3916
3917 pc = (ip & ~0xf) | ((psr >> 41) & 3);
3918 return pc;
16461d7d
KB
3919}
3920
6926787d
AS
3921static int
3922ia64_print_insn (bfd_vma memaddr, struct disassemble_info *info)
3923{
3924 info->bytes_per_line = SLOT_MULTIPLIER;
3925 return print_insn_ia64 (memaddr, info);
3926}
3927
77ca787b
JB
3928/* The default "size_of_register_frame" gdbarch_tdep routine for ia64. */
3929
3930static int
3931ia64_size_of_register_frame (struct frame_info *this_frame, ULONGEST cfm)
3932{
3933 return (cfm & 0x7f);
3934}
3935
16461d7d
KB
3936static struct gdbarch *
3937ia64_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
3938{
3939 struct gdbarch *gdbarch;
244bc108 3940 struct gdbarch_tdep *tdep;
244bc108 3941
85bf2b91
JJ
3942 /* If there is already a candidate, use it. */
3943 arches = gdbarch_list_lookup_by_info (arches, &info);
3944 if (arches != NULL)
3945 return arches->gdbarch;
16461d7d 3946
8d749320 3947 tdep = XCNEW (struct gdbarch_tdep);
244bc108 3948 gdbarch = gdbarch_alloc (&info, tdep);
244bc108 3949
77ca787b
JB
3950 tdep->size_of_register_frame = ia64_size_of_register_frame;
3951
5439edaa
AC
3952 /* According to the ia64 specs, instructions that store long double
3953 floats in memory use a long-double format different than that
3954 used in the floating registers. The memory format matches the
3955 x86 extended float format which is 80 bits. An OS may choose to
3956 use this format (e.g. GNU/Linux) or choose to use a different
3957 format for storing long doubles (e.g. HPUX). In the latter case,
3958 the setting of the format may be moved/overridden in an
3959 OS-specific tdep file. */
8da61cc4 3960 set_gdbarch_long_double_format (gdbarch, floatformats_i387_ext);
32edc941 3961
16461d7d
KB
3962 set_gdbarch_short_bit (gdbarch, 16);
3963 set_gdbarch_int_bit (gdbarch, 32);
3964 set_gdbarch_long_bit (gdbarch, 64);
3965 set_gdbarch_long_long_bit (gdbarch, 64);
3966 set_gdbarch_float_bit (gdbarch, 32);
3967 set_gdbarch_double_bit (gdbarch, 64);
33c08150 3968 set_gdbarch_long_double_bit (gdbarch, 128);
16461d7d
KB
3969 set_gdbarch_ptr_bit (gdbarch, 64);
3970
004d836a 3971 set_gdbarch_num_regs (gdbarch, NUM_IA64_RAW_REGS);
1777feb0
MS
3972 set_gdbarch_num_pseudo_regs (gdbarch,
3973 LAST_PSEUDO_REGNUM - FIRST_PSEUDO_REGNUM);
16461d7d 3974 set_gdbarch_sp_regnum (gdbarch, sp_regnum);
698cb3f0 3975 set_gdbarch_fp0_regnum (gdbarch, IA64_FR0_REGNUM);
16461d7d
KB
3976
3977 set_gdbarch_register_name (gdbarch, ia64_register_name);
004d836a 3978 set_gdbarch_register_type (gdbarch, ia64_register_type);
16461d7d 3979
004d836a
JJ
3980 set_gdbarch_pseudo_register_read (gdbarch, ia64_pseudo_register_read);
3981 set_gdbarch_pseudo_register_write (gdbarch, ia64_pseudo_register_write);
3982 set_gdbarch_dwarf2_reg_to_regnum (gdbarch, ia64_dwarf_reg_to_regnum);
3983 set_gdbarch_register_reggroup_p (gdbarch, ia64_register_reggroup_p);
3984 set_gdbarch_convert_register_p (gdbarch, ia64_convert_register_p);
3985 set_gdbarch_register_to_value (gdbarch, ia64_register_to_value);
3986 set_gdbarch_value_to_register (gdbarch, ia64_value_to_register);
16461d7d 3987
004d836a 3988 set_gdbarch_skip_prologue (gdbarch, ia64_skip_prologue);
16461d7d 3989
4c8b6ae0 3990 set_gdbarch_return_value (gdbarch, ia64_return_value);
16461d7d 3991
1777feb0
MS
3992 set_gdbarch_memory_insert_breakpoint (gdbarch,
3993 ia64_memory_insert_breakpoint);
3994 set_gdbarch_memory_remove_breakpoint (gdbarch,
3995 ia64_memory_remove_breakpoint);
16461d7d 3996 set_gdbarch_breakpoint_from_pc (gdbarch, ia64_breakpoint_from_pc);
cd6c3b4f 3997 set_gdbarch_breakpoint_kind_from_pc (gdbarch, ia64_breakpoint_kind_from_pc);
16461d7d 3998 set_gdbarch_read_pc (gdbarch, ia64_read_pc);
b33e8514 3999 set_gdbarch_write_pc (gdbarch, ia64_write_pc);
16461d7d
KB
4000
4001 /* Settings for calling functions in the inferior. */
8dd5115e 4002 set_gdbarch_push_dummy_call (gdbarch, ia64_push_dummy_call);
c4de7027 4003 tdep->infcall_ops = ia64_infcall_ops;
004d836a 4004 set_gdbarch_frame_align (gdbarch, ia64_frame_align);
15c1e57f 4005 set_gdbarch_dummy_id (gdbarch, ia64_dummy_id);
16461d7d 4006
004d836a 4007 set_gdbarch_unwind_pc (gdbarch, ia64_unwind_pc);
968d1cb4 4008#ifdef HAVE_LIBUNWIND_IA64_H
15c1e57f
JB
4009 frame_unwind_append_unwinder (gdbarch,
4010 &ia64_libunwind_sigtramp_frame_unwind);
4011 frame_unwind_append_unwinder (gdbarch, &ia64_libunwind_frame_unwind);
4012 frame_unwind_append_unwinder (gdbarch, &ia64_sigtramp_frame_unwind);
968d1cb4 4013 libunwind_frame_set_descr (gdbarch, &ia64_libunwind_descr);
c5a27d9c 4014#else
15c1e57f 4015 frame_unwind_append_unwinder (gdbarch, &ia64_sigtramp_frame_unwind);
968d1cb4 4016#endif
15c1e57f 4017 frame_unwind_append_unwinder (gdbarch, &ia64_frame_unwind);
004d836a 4018 frame_base_set_default (gdbarch, &ia64_frame_base);
16461d7d
KB
4019
4020 /* Settings that should be unnecessary. */
4021 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
4022
6926787d 4023 set_gdbarch_print_insn (gdbarch, ia64_print_insn);
1777feb0
MS
4024 set_gdbarch_convert_from_func_ptr_addr (gdbarch,
4025 ia64_convert_from_func_ptr_addr);
6926787d 4026
0d5de010
DJ
4027 /* The virtual table contains 16-byte descriptors, not pointers to
4028 descriptors. */
4029 set_gdbarch_vtable_function_descriptors (gdbarch, 1);
4030
b33e8514
AS
4031 /* Hook in ABI-specific overrides, if they have been registered. */
4032 gdbarch_init_osabi (info, gdbarch);
4033
16461d7d
KB
4034 return gdbarch;
4035}
4036
a78f21af
AC
4037extern initialize_file_ftype _initialize_ia64_tdep; /* -Wmissing-prototypes */
4038
16461d7d
KB
4039void
4040_initialize_ia64_tdep (void)
4041{
b33e8514 4042 gdbarch_register (bfd_arch_ia64, ia64_gdbarch_init, NULL);
16461d7d 4043}
This page took 1.813985 seconds and 4 git commands to generate.