*** empty log message ***
[deliverable/binutils-gdb.git] / gdb / ppc-linux-nat.c
CommitLineData
9abe5450 1/* PPC GNU/Linux native support.
2555fe1a 2
6aba47ca 3 Copyright (C) 1988, 1989, 1991, 1992, 1994, 1996, 2000, 2001, 2002, 2003,
7b6bb8da
JB
4 2004, 2005, 2006, 2007, 2008, 2009, 2010, 2011
5 Free Software Foundation, Inc.
c877c8e6
KB
6
7 This file is part of GDB.
8
9 This program is free software; you can redistribute it and/or modify
10 it under the terms of the GNU General Public License as published by
a9762ec7 11 the Free Software Foundation; either version 3 of the License, or
c877c8e6
KB
12 (at your option) any later version.
13
14 This program is distributed in the hope that it will be useful,
15 but WITHOUT ANY WARRANTY; without even the implied warranty of
16 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 GNU General Public License for more details.
18
19 You should have received a copy of the GNU General Public License
a9762ec7 20 along with this program. If not, see <http://www.gnu.org/licenses/>. */
c877c8e6
KB
21
22#include "defs.h"
e162d11b 23#include "gdb_string.h"
6ffbb7ab 24#include "observer.h"
c877c8e6
KB
25#include "frame.h"
26#include "inferior.h"
6ffbb7ab 27#include "gdbthread.h"
c877c8e6 28#include "gdbcore.h"
4e052eda 29#include "regcache.h"
383f0f5b 30#include "gdb_assert.h"
10d6c8cd
DJ
31#include "target.h"
32#include "linux-nat.h"
c877c8e6 33
411cb3f9 34#include <stdint.h>
c877c8e6
KB
35#include <sys/types.h>
36#include <sys/param.h>
37#include <signal.h>
38#include <sys/user.h>
39#include <sys/ioctl.h>
2555fe1a 40#include "gdb_wait.h"
c877c8e6
KB
41#include <fcntl.h>
42#include <sys/procfs.h>
45229ea4 43#include <sys/ptrace.h>
c877c8e6 44
c60c0f5f
MS
45/* Prototypes for supply_gregset etc. */
46#include "gregset.h"
16333c4f 47#include "ppc-tdep.h"
7284e1be
UW
48#include "ppc-linux-tdep.h"
49
b7622095
LM
50/* Required when using the AUXV. */
51#include "elf/common.h"
52#include "auxv.h"
53
7284e1be
UW
54/* This sometimes isn't defined. */
55#ifndef PT_ORIG_R3
56#define PT_ORIG_R3 34
57#endif
58#ifndef PT_TRAP
59#define PT_TRAP 40
60#endif
c60c0f5f 61
69abc51c
TJB
62/* The PPC_FEATURE_* defines should be provided by <asm/cputable.h>.
63 If they aren't, we can provide them ourselves (their values are fixed
64 because they are part of the kernel ABI). They are used in the AT_HWCAP
65 entry of the AUXV. */
f4d9bade
UW
66#ifndef PPC_FEATURE_CELL
67#define PPC_FEATURE_CELL 0x00010000
68#endif
b7622095
LM
69#ifndef PPC_FEATURE_BOOKE
70#define PPC_FEATURE_BOOKE 0x00008000
71#endif
f04c6d38
TJB
72#ifndef PPC_FEATURE_HAS_DFP
73#define PPC_FEATURE_HAS_DFP 0x00000400 /* Decimal Floating Point. */
69abc51c 74#endif
b7622095 75
9abe5450
EZ
76/* Glibc's headers don't define PTRACE_GETVRREGS so we cannot use a
77 configure time check. Some older glibc's (for instance 2.2.1)
78 don't have a specific powerpc version of ptrace.h, and fall back on
79 a generic one. In such cases, sys/ptrace.h defines
80 PTRACE_GETFPXREGS and PTRACE_SETFPXREGS to the same numbers that
81 ppc kernel's asm/ptrace.h defines PTRACE_GETVRREGS and
82 PTRACE_SETVRREGS to be. This also makes a configury check pretty
83 much useless. */
84
85/* These definitions should really come from the glibc header files,
86 but Glibc doesn't know about the vrregs yet. */
87#ifndef PTRACE_GETVRREGS
88#define PTRACE_GETVRREGS 18
89#define PTRACE_SETVRREGS 19
90#endif
91
604c2f83
LM
92/* PTRACE requests for POWER7 VSX registers. */
93#ifndef PTRACE_GETVSXREGS
94#define PTRACE_GETVSXREGS 27
95#define PTRACE_SETVSXREGS 28
96#endif
01904826
JB
97
98/* Similarly for the ptrace requests for getting / setting the SPE
99 registers (ev0 -- ev31, acc, and spefscr). See the description of
100 gdb_evrregset_t for details. */
101#ifndef PTRACE_GETEVRREGS
102#define PTRACE_GETEVRREGS 20
103#define PTRACE_SETEVRREGS 21
104#endif
105
6ffbb7ab
TJB
106/* Similarly for the hardware watchpoint support. These requests are used
107 when the BookE kernel interface is not available. */
e0d24f8d
WZ
108#ifndef PTRACE_GET_DEBUGREG
109#define PTRACE_GET_DEBUGREG 25
110#endif
111#ifndef PTRACE_SET_DEBUGREG
112#define PTRACE_SET_DEBUGREG 26
113#endif
114#ifndef PTRACE_GETSIGINFO
115#define PTRACE_GETSIGINFO 0x4202
116#endif
01904826 117
6ffbb7ab
TJB
118/* These requests are used when the BookE kernel interface is available.
119 It exposes the additional debug features of BookE processors, such as
120 ranged breakpoints and watchpoints and hardware-accelerated condition
121 evaluation. */
122#ifndef PPC_PTRACE_GETHWDBGINFO
123
124/* Not having PPC_PTRACE_GETHWDBGINFO defined means that the new BookE
125 interface is not present in ptrace.h, so we'll have to pretty much include
126 it all here so that the code at least compiles on older systems. */
127#define PPC_PTRACE_GETHWDBGINFO 0x89
128#define PPC_PTRACE_SETHWDEBUG 0x88
129#define PPC_PTRACE_DELHWDEBUG 0x87
130
131struct ppc_debug_info
132{
133 uint32_t version; /* Only version 1 exists to date */
134 uint32_t num_instruction_bps;
135 uint32_t num_data_bps;
136 uint32_t num_condition_regs;
137 uint32_t data_bp_alignment;
138 uint32_t sizeof_condition; /* size of the DVC register */
139 uint64_t features;
140};
141
142/* Features will have bits indicating whether there is support for: */
143#define PPC_DEBUG_FEATURE_INSN_BP_RANGE 0x1
144#define PPC_DEBUG_FEATURE_INSN_BP_MASK 0x2
145#define PPC_DEBUG_FEATURE_DATA_BP_RANGE 0x4
146#define PPC_DEBUG_FEATURE_DATA_BP_MASK 0x8
147
148struct ppc_hw_breakpoint
149{
150 uint32_t version; /* currently, version must be 1 */
151 uint32_t trigger_type; /* only some combinations allowed */
152 uint32_t addr_mode; /* address match mode */
153 uint32_t condition_mode; /* break/watchpoint condition flags */
154 uint64_t addr; /* break/watchpoint address */
155 uint64_t addr2; /* range end or mask */
156 uint64_t condition_value; /* contents of the DVC register */
157};
158
159/* Trigger type. */
160#define PPC_BREAKPOINT_TRIGGER_EXECUTE 0x1
161#define PPC_BREAKPOINT_TRIGGER_READ 0x2
162#define PPC_BREAKPOINT_TRIGGER_WRITE 0x4
163#define PPC_BREAKPOINT_TRIGGER_RW 0x6
164
165/* Address mode. */
166#define PPC_BREAKPOINT_MODE_EXACT 0x0
167#define PPC_BREAKPOINT_MODE_RANGE_INCLUSIVE 0x1
168#define PPC_BREAKPOINT_MODE_RANGE_EXCLUSIVE 0x2
169#define PPC_BREAKPOINT_MODE_MASK 0x3
170
171/* Condition mode. */
172#define PPC_BREAKPOINT_CONDITION_NONE 0x0
173#define PPC_BREAKPOINT_CONDITION_AND 0x1
174#define PPC_BREAKPOINT_CONDITION_EXACT 0x1
175#define PPC_BREAKPOINT_CONDITION_OR 0x2
176#define PPC_BREAKPOINT_CONDITION_AND_OR 0x3
177#define PPC_BREAKPOINT_CONDITION_BE_ALL 0x00ff0000
178#define PPC_BREAKPOINT_CONDITION_BE_SHIFT 16
179#define PPC_BREAKPOINT_CONDITION_BE(n) \
180 (1<<((n)+PPC_BREAKPOINT_CONDITION_BE_SHIFT))
181#endif /* PPC_PTRACE_GETHWDBGINFO */
182
183
184
1dfe79e8
SDJ
185/* Similarly for the general-purpose (gp0 -- gp31)
186 and floating-point registers (fp0 -- fp31). */
187#ifndef PTRACE_GETREGS
188#define PTRACE_GETREGS 12
189#endif
190#ifndef PTRACE_SETREGS
191#define PTRACE_SETREGS 13
192#endif
193#ifndef PTRACE_GETFPREGS
194#define PTRACE_GETFPREGS 14
195#endif
196#ifndef PTRACE_SETFPREGS
197#define PTRACE_SETFPREGS 15
198#endif
199
9abe5450
EZ
200/* This oddity is because the Linux kernel defines elf_vrregset_t as
201 an array of 33 16 bytes long elements. I.e. it leaves out vrsave.
202 However the PTRACE_GETVRREGS and PTRACE_SETVRREGS requests return
203 the vrsave as an extra 4 bytes at the end. I opted for creating a
204 flat array of chars, so that it is easier to manipulate for gdb.
205
206 There are 32 vector registers 16 bytes longs, plus a VSCR register
207 which is only 4 bytes long, but is fetched as a 16 bytes
208 quantity. Up to here we have the elf_vrregset_t structure.
209 Appended to this there is space for the VRSAVE register: 4 bytes.
210 Even though this vrsave register is not included in the regset
211 typedef, it is handled by the ptrace requests.
212
213 Note that GNU/Linux doesn't support little endian PPC hardware,
214 therefore the offset at which the real value of the VSCR register
215 is located will be always 12 bytes.
216
217 The layout is like this (where x is the actual value of the vscr reg): */
218
219/* *INDENT-OFF* */
220/*
221 |.|.|.|.|.....|.|.|.|.||.|.|.|x||.|
222 <-------> <-------><-------><->
223 VR0 VR31 VSCR VRSAVE
224*/
225/* *INDENT-ON* */
226
227#define SIZEOF_VRREGS 33*16+4
228
229typedef char gdb_vrregset_t[SIZEOF_VRREGS];
230
604c2f83
LM
231/* This is the layout of the POWER7 VSX registers and the way they overlap
232 with the existing FPR and VMX registers.
233
234 VSR doubleword 0 VSR doubleword 1
235 ----------------------------------------------------------------
236 VSR[0] | FPR[0] | |
237 ----------------------------------------------------------------
238 VSR[1] | FPR[1] | |
239 ----------------------------------------------------------------
240 | ... | |
241 | ... | |
242 ----------------------------------------------------------------
243 VSR[30] | FPR[30] | |
244 ----------------------------------------------------------------
245 VSR[31] | FPR[31] | |
246 ----------------------------------------------------------------
247 VSR[32] | VR[0] |
248 ----------------------------------------------------------------
249 VSR[33] | VR[1] |
250 ----------------------------------------------------------------
251 | ... |
252 | ... |
253 ----------------------------------------------------------------
254 VSR[62] | VR[30] |
255 ----------------------------------------------------------------
256 VSR[63] | VR[31] |
257 ----------------------------------------------------------------
258
259 VSX has 64 128bit registers. The first 32 registers overlap with
260 the FP registers (doubleword 0) and hence extend them with additional
261 64 bits (doubleword 1). The other 32 regs overlap with the VMX
262 registers. */
263#define SIZEOF_VSXREGS 32*8
264
265typedef char gdb_vsxregset_t[SIZEOF_VSXREGS];
01904826
JB
266
267/* On PPC processors that support the the Signal Processing Extension
268 (SPE) APU, the general-purpose registers are 64 bits long.
411cb3f9
PG
269 However, the ordinary Linux kernel PTRACE_PEEKUSER / PTRACE_POKEUSER
270 ptrace calls only access the lower half of each register, to allow
271 them to behave the same way they do on non-SPE systems. There's a
272 separate pair of calls, PTRACE_GETEVRREGS / PTRACE_SETEVRREGS, that
273 read and write the top halves of all the general-purpose registers
274 at once, along with some SPE-specific registers.
01904826
JB
275
276 GDB itself continues to claim the general-purpose registers are 32
6ced10dd
JB
277 bits long. It has unnamed raw registers that hold the upper halves
278 of the gprs, and the the full 64-bit SIMD views of the registers,
279 'ev0' -- 'ev31', are pseudo-registers that splice the top and
280 bottom halves together.
01904826
JB
281
282 This is the structure filled in by PTRACE_GETEVRREGS and written to
283 the inferior's registers by PTRACE_SETEVRREGS. */
284struct gdb_evrregset_t
285{
286 unsigned long evr[32];
287 unsigned long long acc;
288 unsigned long spefscr;
289};
290
604c2f83
LM
291/* Non-zero if our kernel may support the PTRACE_GETVSXREGS and
292 PTRACE_SETVSXREGS requests, for reading and writing the VSX
293 POWER7 registers 0 through 31. Zero if we've tried one of them and
294 gotten an error. Note that VSX registers 32 through 63 overlap
295 with VR registers 0 through 31. */
296int have_ptrace_getsetvsxregs = 1;
01904826
JB
297
298/* Non-zero if our kernel may support the PTRACE_GETVRREGS and
299 PTRACE_SETVRREGS requests, for reading and writing the Altivec
300 registers. Zero if we've tried one of them and gotten an
301 error. */
9abe5450
EZ
302int have_ptrace_getvrregs = 1;
303
01904826
JB
304/* Non-zero if our kernel may support the PTRACE_GETEVRREGS and
305 PTRACE_SETEVRREGS requests, for reading and writing the SPE
306 registers. Zero if we've tried one of them and gotten an
307 error. */
308int have_ptrace_getsetevrregs = 1;
309
1dfe79e8
SDJ
310/* Non-zero if our kernel may support the PTRACE_GETREGS and
311 PTRACE_SETREGS requests, for reading and writing the
312 general-purpose registers. Zero if we've tried one of
313 them and gotten an error. */
314int have_ptrace_getsetregs = 1;
315
316/* Non-zero if our kernel may support the PTRACE_GETFPREGS and
317 PTRACE_SETFPREGS requests, for reading and writing the
318 floating-pointers registers. Zero if we've tried one of
319 them and gotten an error. */
320int have_ptrace_getsetfpregs = 1;
321
16333c4f
EZ
322/* *INDENT-OFF* */
323/* registers layout, as presented by the ptrace interface:
324PT_R0, PT_R1, PT_R2, PT_R3, PT_R4, PT_R5, PT_R6, PT_R7,
325PT_R8, PT_R9, PT_R10, PT_R11, PT_R12, PT_R13, PT_R14, PT_R15,
326PT_R16, PT_R17, PT_R18, PT_R19, PT_R20, PT_R21, PT_R22, PT_R23,
327PT_R24, PT_R25, PT_R26, PT_R27, PT_R28, PT_R29, PT_R30, PT_R31,
328PT_FPR0, PT_FPR0 + 2, PT_FPR0 + 4, PT_FPR0 + 6, PT_FPR0 + 8, PT_FPR0 + 10, PT_FPR0 + 12, PT_FPR0 + 14,
329PT_FPR0 + 16, PT_FPR0 + 18, PT_FPR0 + 20, PT_FPR0 + 22, PT_FPR0 + 24, PT_FPR0 + 26, PT_FPR0 + 28, PT_FPR0 + 30,
330PT_FPR0 + 32, PT_FPR0 + 34, PT_FPR0 + 36, PT_FPR0 + 38, PT_FPR0 + 40, PT_FPR0 + 42, PT_FPR0 + 44, PT_FPR0 + 46,
331PT_FPR0 + 48, PT_FPR0 + 50, PT_FPR0 + 52, PT_FPR0 + 54, PT_FPR0 + 56, PT_FPR0 + 58, PT_FPR0 + 60, PT_FPR0 + 62,
332PT_NIP, PT_MSR, PT_CCR, PT_LNK, PT_CTR, PT_XER, PT_MQ */
333/* *INDENT_ON * */
c877c8e6 334
45229ea4 335static int
e101270f 336ppc_register_u_addr (struct gdbarch *gdbarch, int regno)
c877c8e6 337{
16333c4f 338 int u_addr = -1;
e101270f 339 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
56d0d96a
AC
340 /* NOTE: cagney/2003-11-25: This is the word size used by the ptrace
341 interface, and not the wordsize of the program's ABI. */
411cb3f9 342 int wordsize = sizeof (long);
16333c4f
EZ
343
344 /* General purpose registers occupy 1 slot each in the buffer */
8bf659e8
JB
345 if (regno >= tdep->ppc_gp0_regnum
346 && regno < tdep->ppc_gp0_regnum + ppc_num_gprs)
26e75e5c 347 u_addr = ((regno - tdep->ppc_gp0_regnum + PT_R0) * wordsize);
16333c4f 348
49ff75ad
JB
349 /* Floating point regs: eight bytes each in both 32- and 64-bit
350 ptrace interfaces. Thus, two slots each in 32-bit interface, one
351 slot each in 64-bit interface. */
383f0f5b
JB
352 if (tdep->ppc_fp0_regnum >= 0
353 && regno >= tdep->ppc_fp0_regnum
366f009f
JB
354 && regno < tdep->ppc_fp0_regnum + ppc_num_fprs)
355 u_addr = (PT_FPR0 * wordsize) + ((regno - tdep->ppc_fp0_regnum) * 8);
16333c4f
EZ
356
357 /* UISA special purpose registers: 1 slot each */
e101270f 358 if (regno == gdbarch_pc_regnum (gdbarch))
49ff75ad 359 u_addr = PT_NIP * wordsize;
dc5cfeb6 360 if (regno == tdep->ppc_lr_regnum)
49ff75ad 361 u_addr = PT_LNK * wordsize;
dc5cfeb6 362 if (regno == tdep->ppc_cr_regnum)
49ff75ad 363 u_addr = PT_CCR * wordsize;
dc5cfeb6 364 if (regno == tdep->ppc_xer_regnum)
49ff75ad 365 u_addr = PT_XER * wordsize;
dc5cfeb6 366 if (regno == tdep->ppc_ctr_regnum)
49ff75ad 367 u_addr = PT_CTR * wordsize;
f8c59253 368#ifdef PT_MQ
dc5cfeb6 369 if (regno == tdep->ppc_mq_regnum)
49ff75ad 370 u_addr = PT_MQ * wordsize;
f8c59253 371#endif
dc5cfeb6 372 if (regno == tdep->ppc_ps_regnum)
49ff75ad 373 u_addr = PT_MSR * wordsize;
7284e1be
UW
374 if (regno == PPC_ORIG_R3_REGNUM)
375 u_addr = PT_ORIG_R3 * wordsize;
376 if (regno == PPC_TRAP_REGNUM)
377 u_addr = PT_TRAP * wordsize;
383f0f5b
JB
378 if (tdep->ppc_fpscr_regnum >= 0
379 && regno == tdep->ppc_fpscr_regnum)
8f135812
AC
380 {
381 /* NOTE: cagney/2005-02-08: On some 64-bit GNU/Linux systems the
382 kernel headers incorrectly contained the 32-bit definition of
383 PT_FPSCR. For the 32-bit definition, floating-point
384 registers occupy two 32-bit "slots", and the FPSCR lives in
69abc51c 385 the second half of such a slot-pair (hence +1). For 64-bit,
8f135812
AC
386 the FPSCR instead occupies the full 64-bit 2-word-slot and
387 hence no adjustment is necessary. Hack around this. */
388 if (wordsize == 8 && PT_FPSCR == (48 + 32 + 1))
389 u_addr = (48 + 32) * wordsize;
69abc51c
TJB
390 /* If the FPSCR is 64-bit wide, we need to fetch the whole 64-bit
391 slot and not just its second word. The PT_FPSCR supplied when
392 GDB is compiled as a 32-bit app doesn't reflect this. */
393 else if (wordsize == 4 && register_size (gdbarch, regno) == 8
394 && PT_FPSCR == (48 + 2*32 + 1))
395 u_addr = (48 + 2*32) * wordsize;
8f135812
AC
396 else
397 u_addr = PT_FPSCR * wordsize;
398 }
16333c4f 399 return u_addr;
c877c8e6
KB
400}
401
604c2f83
LM
402/* The Linux kernel ptrace interface for POWER7 VSX registers uses the
403 registers set mechanism, as opposed to the interface for all the
404 other registers, that stores/fetches each register individually. */
405static void
406fetch_vsx_register (struct regcache *regcache, int tid, int regno)
407{
408 int ret;
409 gdb_vsxregset_t regs;
410 struct gdbarch *gdbarch = get_regcache_arch (regcache);
411 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
412 int vsxregsize = register_size (gdbarch, tdep->ppc_vsr0_upper_regnum);
413
414 ret = ptrace (PTRACE_GETVSXREGS, tid, 0, &regs);
415 if (ret < 0)
416 {
417 if (errno == EIO)
418 {
419 have_ptrace_getsetvsxregs = 0;
420 return;
421 }
422 perror_with_name (_("Unable to fetch VSX register"));
423 }
424
425 regcache_raw_supply (regcache, regno,
426 regs + (regno - tdep->ppc_vsr0_upper_regnum)
427 * vsxregsize);
428}
429
9abe5450
EZ
430/* The Linux kernel ptrace interface for AltiVec registers uses the
431 registers set mechanism, as opposed to the interface for all the
432 other registers, that stores/fetches each register individually. */
433static void
56be3814 434fetch_altivec_register (struct regcache *regcache, int tid, int regno)
9abe5450
EZ
435{
436 int ret;
437 int offset = 0;
438 gdb_vrregset_t regs;
40a6adc1
MD
439 struct gdbarch *gdbarch = get_regcache_arch (regcache);
440 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
441 int vrregsize = register_size (gdbarch, tdep->ppc_vr0_regnum);
9abe5450
EZ
442
443 ret = ptrace (PTRACE_GETVRREGS, tid, 0, &regs);
444 if (ret < 0)
445 {
446 if (errno == EIO)
447 {
448 have_ptrace_getvrregs = 0;
449 return;
450 }
e2e0b3e5 451 perror_with_name (_("Unable to fetch AltiVec register"));
9abe5450
EZ
452 }
453
454 /* VSCR is fetched as a 16 bytes quantity, but it is really 4 bytes
455 long on the hardware. We deal only with the lower 4 bytes of the
456 vector. VRSAVE is at the end of the array in a 4 bytes slot, so
457 there is no need to define an offset for it. */
458 if (regno == (tdep->ppc_vrsave_regnum - 1))
40a6adc1 459 offset = vrregsize - register_size (gdbarch, tdep->ppc_vrsave_regnum);
9abe5450 460
56be3814 461 regcache_raw_supply (regcache, regno,
23a6d369 462 regs + (regno - tdep->ppc_vr0_regnum) * vrregsize + offset);
9abe5450
EZ
463}
464
01904826
JB
465/* Fetch the top 32 bits of TID's general-purpose registers and the
466 SPE-specific registers, and place the results in EVRREGSET. If we
467 don't support PTRACE_GETEVRREGS, then just fill EVRREGSET with
468 zeros.
469
470 All the logic to deal with whether or not the PTRACE_GETEVRREGS and
471 PTRACE_SETEVRREGS requests are supported is isolated here, and in
472 set_spe_registers. */
473static void
474get_spe_registers (int tid, struct gdb_evrregset_t *evrregset)
475{
476 if (have_ptrace_getsetevrregs)
477 {
478 if (ptrace (PTRACE_GETEVRREGS, tid, 0, evrregset) >= 0)
479 return;
480 else
481 {
482 /* EIO means that the PTRACE_GETEVRREGS request isn't supported;
483 we just return zeros. */
484 if (errno == EIO)
485 have_ptrace_getsetevrregs = 0;
486 else
487 /* Anything else needs to be reported. */
e2e0b3e5 488 perror_with_name (_("Unable to fetch SPE registers"));
01904826
JB
489 }
490 }
491
492 memset (evrregset, 0, sizeof (*evrregset));
493}
494
6ced10dd
JB
495/* Supply values from TID for SPE-specific raw registers: the upper
496 halves of the GPRs, the accumulator, and the spefscr. REGNO must
497 be the number of an upper half register, acc, spefscr, or -1 to
498 supply the values of all registers. */
01904826 499static void
56be3814 500fetch_spe_register (struct regcache *regcache, int tid, int regno)
01904826 501{
40a6adc1
MD
502 struct gdbarch *gdbarch = get_regcache_arch (regcache);
503 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
01904826
JB
504 struct gdb_evrregset_t evrregs;
505
6ced10dd 506 gdb_assert (sizeof (evrregs.evr[0])
40a6adc1 507 == register_size (gdbarch, tdep->ppc_ev0_upper_regnum));
6ced10dd 508 gdb_assert (sizeof (evrregs.acc)
40a6adc1 509 == register_size (gdbarch, tdep->ppc_acc_regnum));
6ced10dd 510 gdb_assert (sizeof (evrregs.spefscr)
40a6adc1 511 == register_size (gdbarch, tdep->ppc_spefscr_regnum));
6ced10dd 512
01904826
JB
513 get_spe_registers (tid, &evrregs);
514
6ced10dd 515 if (regno == -1)
01904826 516 {
6ced10dd
JB
517 int i;
518
519 for (i = 0; i < ppc_num_gprs; i++)
56be3814 520 regcache_raw_supply (regcache, tdep->ppc_ev0_upper_regnum + i,
6ced10dd 521 &evrregs.evr[i]);
01904826 522 }
6ced10dd
JB
523 else if (tdep->ppc_ev0_upper_regnum <= regno
524 && regno < tdep->ppc_ev0_upper_regnum + ppc_num_gprs)
56be3814 525 regcache_raw_supply (regcache, regno,
6ced10dd
JB
526 &evrregs.evr[regno - tdep->ppc_ev0_upper_regnum]);
527
528 if (regno == -1
529 || regno == tdep->ppc_acc_regnum)
56be3814 530 regcache_raw_supply (regcache, tdep->ppc_acc_regnum, &evrregs.acc);
6ced10dd
JB
531
532 if (regno == -1
533 || regno == tdep->ppc_spefscr_regnum)
56be3814 534 regcache_raw_supply (regcache, tdep->ppc_spefscr_regnum,
6ced10dd 535 &evrregs.spefscr);
01904826
JB
536}
537
45229ea4 538static void
56be3814 539fetch_register (struct regcache *regcache, int tid, int regno)
45229ea4 540{
40a6adc1
MD
541 struct gdbarch *gdbarch = get_regcache_arch (regcache);
542 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
45229ea4 543 /* This isn't really an address. But ptrace thinks of it as one. */
e101270f 544 CORE_ADDR regaddr = ppc_register_u_addr (gdbarch, regno);
4a19ea35 545 int bytes_transferred;
45229ea4 546 unsigned int offset; /* Offset of registers within the u area. */
d9d9c31f 547 char buf[MAX_REGISTER_SIZE];
45229ea4 548
be8626e0 549 if (altivec_register_p (gdbarch, regno))
9abe5450
EZ
550 {
551 /* If this is the first time through, or if it is not the first
552 time through, and we have comfirmed that there is kernel
553 support for such a ptrace request, then go and fetch the
554 register. */
555 if (have_ptrace_getvrregs)
556 {
56be3814 557 fetch_altivec_register (regcache, tid, regno);
9abe5450
EZ
558 return;
559 }
560 /* If we have discovered that there is no ptrace support for
561 AltiVec registers, fall through and return zeroes, because
562 regaddr will be -1 in this case. */
563 }
604c2f83
LM
564 if (vsx_register_p (gdbarch, regno))
565 {
566 if (have_ptrace_getsetvsxregs)
567 {
568 fetch_vsx_register (regcache, tid, regno);
569 return;
570 }
571 }
be8626e0 572 else if (spe_register_p (gdbarch, regno))
01904826 573 {
56be3814 574 fetch_spe_register (regcache, tid, regno);
01904826
JB
575 return;
576 }
9abe5450 577
45229ea4
EZ
578 if (regaddr == -1)
579 {
40a6adc1 580 memset (buf, '\0', register_size (gdbarch, regno)); /* Supply zeroes */
56be3814 581 regcache_raw_supply (regcache, regno, buf);
45229ea4
EZ
582 return;
583 }
584
411cb3f9 585 /* Read the raw register using sizeof(long) sized chunks. On a
56d0d96a
AC
586 32-bit platform, 64-bit floating-point registers will require two
587 transfers. */
4a19ea35 588 for (bytes_transferred = 0;
40a6adc1 589 bytes_transferred < register_size (gdbarch, regno);
411cb3f9 590 bytes_transferred += sizeof (long))
45229ea4
EZ
591 {
592 errno = 0;
411cb3f9
PG
593 *(long *) &buf[bytes_transferred]
594 = ptrace (PTRACE_PEEKUSER, tid, (PTRACE_TYPE_ARG3) regaddr, 0);
595 regaddr += sizeof (long);
45229ea4
EZ
596 if (errno != 0)
597 {
bc97b3ba
JB
598 char message[128];
599 sprintf (message, "reading register %s (#%d)",
40a6adc1 600 gdbarch_register_name (gdbarch, regno), regno);
bc97b3ba 601 perror_with_name (message);
45229ea4
EZ
602 }
603 }
56d0d96a 604
4a19ea35
JB
605 /* Now supply the register. Keep in mind that the regcache's idea
606 of the register's size may not be a multiple of sizeof
411cb3f9 607 (long). */
40a6adc1 608 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_LITTLE)
4a19ea35
JB
609 {
610 /* Little-endian values are always found at the left end of the
611 bytes transferred. */
56be3814 612 regcache_raw_supply (regcache, regno, buf);
4a19ea35 613 }
40a6adc1 614 else if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
4a19ea35
JB
615 {
616 /* Big-endian values are found at the right end of the bytes
617 transferred. */
40a6adc1 618 size_t padding = (bytes_transferred - register_size (gdbarch, regno));
56be3814 619 regcache_raw_supply (regcache, regno, buf + padding);
4a19ea35
JB
620 }
621 else
a44bddec 622 internal_error (__FILE__, __LINE__,
e2e0b3e5 623 _("fetch_register: unexpected byte order: %d"),
40a6adc1 624 gdbarch_byte_order (gdbarch));
45229ea4
EZ
625}
626
604c2f83
LM
627static void
628supply_vsxregset (struct regcache *regcache, gdb_vsxregset_t *vsxregsetp)
629{
630 int i;
631 struct gdbarch *gdbarch = get_regcache_arch (regcache);
632 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
633 int vsxregsize = register_size (gdbarch, tdep->ppc_vsr0_upper_regnum);
634
635 for (i = 0; i < ppc_num_vshrs; i++)
636 {
637 regcache_raw_supply (regcache, tdep->ppc_vsr0_upper_regnum + i,
638 *vsxregsetp + i * vsxregsize);
639 }
640}
641
9abe5450 642static void
56be3814 643supply_vrregset (struct regcache *regcache, gdb_vrregset_t *vrregsetp)
9abe5450
EZ
644{
645 int i;
40a6adc1
MD
646 struct gdbarch *gdbarch = get_regcache_arch (regcache);
647 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
9abe5450 648 int num_of_vrregs = tdep->ppc_vrsave_regnum - tdep->ppc_vr0_regnum + 1;
40a6adc1
MD
649 int vrregsize = register_size (gdbarch, tdep->ppc_vr0_regnum);
650 int offset = vrregsize - register_size (gdbarch, tdep->ppc_vrsave_regnum);
9abe5450
EZ
651
652 for (i = 0; i < num_of_vrregs; i++)
653 {
654 /* The last 2 registers of this set are only 32 bit long, not
655 128. However an offset is necessary only for VSCR because it
656 occupies a whole vector, while VRSAVE occupies a full 4 bytes
657 slot. */
658 if (i == (num_of_vrregs - 2))
56be3814 659 regcache_raw_supply (regcache, tdep->ppc_vr0_regnum + i,
23a6d369 660 *vrregsetp + i * vrregsize + offset);
9abe5450 661 else
56be3814 662 regcache_raw_supply (regcache, tdep->ppc_vr0_regnum + i,
23a6d369 663 *vrregsetp + i * vrregsize);
9abe5450
EZ
664 }
665}
666
604c2f83
LM
667static void
668fetch_vsx_registers (struct regcache *regcache, int tid)
669{
670 int ret;
671 gdb_vsxregset_t regs;
672
673 ret = ptrace (PTRACE_GETVSXREGS, tid, 0, &regs);
674 if (ret < 0)
675 {
676 if (errno == EIO)
677 {
678 have_ptrace_getsetvsxregs = 0;
679 return;
680 }
681 perror_with_name (_("Unable to fetch VSX registers"));
682 }
683 supply_vsxregset (regcache, &regs);
684}
685
9abe5450 686static void
56be3814 687fetch_altivec_registers (struct regcache *regcache, int tid)
9abe5450
EZ
688{
689 int ret;
690 gdb_vrregset_t regs;
691
692 ret = ptrace (PTRACE_GETVRREGS, tid, 0, &regs);
693 if (ret < 0)
694 {
695 if (errno == EIO)
696 {
697 have_ptrace_getvrregs = 0;
698 return;
699 }
e2e0b3e5 700 perror_with_name (_("Unable to fetch AltiVec registers"));
9abe5450 701 }
56be3814 702 supply_vrregset (regcache, &regs);
9abe5450
EZ
703}
704
1dfe79e8
SDJ
705/* This function actually issues the request to ptrace, telling
706 it to get all general-purpose registers and put them into the
707 specified regset.
708
709 If the ptrace request does not exist, this function returns 0
710 and properly sets the have_ptrace_* flag. If the request fails,
711 this function calls perror_with_name. Otherwise, if the request
712 succeeds, then the regcache gets filled and 1 is returned. */
713static int
714fetch_all_gp_regs (struct regcache *regcache, int tid)
715{
716 struct gdbarch *gdbarch = get_regcache_arch (regcache);
717 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
718 gdb_gregset_t gregset;
719
720 if (ptrace (PTRACE_GETREGS, tid, 0, (void *) &gregset) < 0)
721 {
722 if (errno == EIO)
723 {
724 have_ptrace_getsetregs = 0;
725 return 0;
726 }
727 perror_with_name (_("Couldn't get general-purpose registers."));
728 }
729
730 supply_gregset (regcache, (const gdb_gregset_t *) &gregset);
731
732 return 1;
733}
734
735/* This is a wrapper for the fetch_all_gp_regs function. It is
736 responsible for verifying if this target has the ptrace request
737 that can be used to fetch all general-purpose registers at one
738 shot. If it doesn't, then we should fetch them using the
739 old-fashioned way, which is to iterate over the registers and
740 request them one by one. */
741static void
742fetch_gp_regs (struct regcache *regcache, int tid)
743{
744 struct gdbarch *gdbarch = get_regcache_arch (regcache);
745 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
746 int i;
747
748 if (have_ptrace_getsetregs)
749 if (fetch_all_gp_regs (regcache, tid))
750 return;
751
752 /* If we've hit this point, it doesn't really matter which
753 architecture we are using. We just need to read the
754 registers in the "old-fashioned way". */
755 for (i = 0; i < ppc_num_gprs; i++)
756 fetch_register (regcache, tid, tdep->ppc_gp0_regnum + i);
757}
758
759/* This function actually issues the request to ptrace, telling
760 it to get all floating-point registers and put them into the
761 specified regset.
762
763 If the ptrace request does not exist, this function returns 0
764 and properly sets the have_ptrace_* flag. If the request fails,
765 this function calls perror_with_name. Otherwise, if the request
766 succeeds, then the regcache gets filled and 1 is returned. */
767static int
768fetch_all_fp_regs (struct regcache *regcache, int tid)
769{
770 gdb_fpregset_t fpregs;
771
772 if (ptrace (PTRACE_GETFPREGS, tid, 0, (void *) &fpregs) < 0)
773 {
774 if (errno == EIO)
775 {
776 have_ptrace_getsetfpregs = 0;
777 return 0;
778 }
779 perror_with_name (_("Couldn't get floating-point registers."));
780 }
781
782 supply_fpregset (regcache, (const gdb_fpregset_t *) &fpregs);
783
784 return 1;
785}
786
787/* This is a wrapper for the fetch_all_fp_regs function. It is
788 responsible for verifying if this target has the ptrace request
789 that can be used to fetch all floating-point registers at one
790 shot. If it doesn't, then we should fetch them using the
791 old-fashioned way, which is to iterate over the registers and
792 request them one by one. */
793static void
794fetch_fp_regs (struct regcache *regcache, int tid)
795{
796 struct gdbarch *gdbarch = get_regcache_arch (regcache);
797 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
798 int i;
799
800 if (have_ptrace_getsetfpregs)
801 if (fetch_all_fp_regs (regcache, tid))
802 return;
803
804 /* If we've hit this point, it doesn't really matter which
805 architecture we are using. We just need to read the
806 registers in the "old-fashioned way". */
807 for (i = 0; i < ppc_num_fprs; i++)
808 fetch_register (regcache, tid, tdep->ppc_fp0_regnum + i);
809}
810
45229ea4 811static void
56be3814 812fetch_ppc_registers (struct regcache *regcache, int tid)
45229ea4
EZ
813{
814 int i;
40a6adc1
MD
815 struct gdbarch *gdbarch = get_regcache_arch (regcache);
816 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
9abe5450 817
1dfe79e8 818 fetch_gp_regs (regcache, tid);
32b99774 819 if (tdep->ppc_fp0_regnum >= 0)
1dfe79e8 820 fetch_fp_regs (regcache, tid);
40a6adc1 821 fetch_register (regcache, tid, gdbarch_pc_regnum (gdbarch));
32b99774 822 if (tdep->ppc_ps_regnum != -1)
56be3814 823 fetch_register (regcache, tid, tdep->ppc_ps_regnum);
32b99774 824 if (tdep->ppc_cr_regnum != -1)
56be3814 825 fetch_register (regcache, tid, tdep->ppc_cr_regnum);
32b99774 826 if (tdep->ppc_lr_regnum != -1)
56be3814 827 fetch_register (regcache, tid, tdep->ppc_lr_regnum);
32b99774 828 if (tdep->ppc_ctr_regnum != -1)
56be3814 829 fetch_register (regcache, tid, tdep->ppc_ctr_regnum);
32b99774 830 if (tdep->ppc_xer_regnum != -1)
56be3814 831 fetch_register (regcache, tid, tdep->ppc_xer_regnum);
e3f36dbd 832 if (tdep->ppc_mq_regnum != -1)
56be3814 833 fetch_register (regcache, tid, tdep->ppc_mq_regnum);
7284e1be
UW
834 if (ppc_linux_trap_reg_p (gdbarch))
835 {
836 fetch_register (regcache, tid, PPC_ORIG_R3_REGNUM);
837 fetch_register (regcache, tid, PPC_TRAP_REGNUM);
838 }
32b99774 839 if (tdep->ppc_fpscr_regnum != -1)
56be3814 840 fetch_register (regcache, tid, tdep->ppc_fpscr_regnum);
9abe5450
EZ
841 if (have_ptrace_getvrregs)
842 if (tdep->ppc_vr0_regnum != -1 && tdep->ppc_vrsave_regnum != -1)
56be3814 843 fetch_altivec_registers (regcache, tid);
604c2f83
LM
844 if (have_ptrace_getsetvsxregs)
845 if (tdep->ppc_vsr0_upper_regnum != -1)
846 fetch_vsx_registers (regcache, tid);
6ced10dd 847 if (tdep->ppc_ev0_upper_regnum >= 0)
56be3814 848 fetch_spe_register (regcache, tid, -1);
45229ea4
EZ
849}
850
851/* Fetch registers from the child process. Fetch all registers if
852 regno == -1, otherwise fetch all general registers or all floating
853 point registers depending upon the value of regno. */
10d6c8cd 854static void
28439f5e
PA
855ppc_linux_fetch_inferior_registers (struct target_ops *ops,
856 struct regcache *regcache, int regno)
45229ea4 857{
9abe5450 858 /* Overload thread id onto process id */
05f13b9c
EZ
859 int tid = TIDGET (inferior_ptid);
860
861 /* No thread id, just use process id */
862 if (tid == 0)
863 tid = PIDGET (inferior_ptid);
864
9abe5450 865 if (regno == -1)
56be3814 866 fetch_ppc_registers (regcache, tid);
45229ea4 867 else
56be3814 868 fetch_register (regcache, tid, regno);
45229ea4
EZ
869}
870
604c2f83
LM
871/* Store one VSX register. */
872static void
873store_vsx_register (const struct regcache *regcache, int tid, int regno)
874{
875 int ret;
876 gdb_vsxregset_t regs;
877 struct gdbarch *gdbarch = get_regcache_arch (regcache);
878 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
879 int vsxregsize = register_size (gdbarch, tdep->ppc_vsr0_upper_regnum);
880
9fe70b4f 881 ret = ptrace (PTRACE_GETVSXREGS, tid, 0, &regs);
604c2f83
LM
882 if (ret < 0)
883 {
884 if (errno == EIO)
885 {
886 have_ptrace_getsetvsxregs = 0;
887 return;
888 }
889 perror_with_name (_("Unable to fetch VSX register"));
890 }
891
892 regcache_raw_collect (regcache, regno, regs +
893 (regno - tdep->ppc_vsr0_upper_regnum) * vsxregsize);
894
895 ret = ptrace (PTRACE_SETVSXREGS, tid, 0, &regs);
896 if (ret < 0)
897 perror_with_name (_("Unable to store VSX register"));
898}
899
45229ea4 900/* Store one register. */
9abe5450 901static void
56be3814 902store_altivec_register (const struct regcache *regcache, int tid, int regno)
9abe5450
EZ
903{
904 int ret;
905 int offset = 0;
906 gdb_vrregset_t regs;
40a6adc1
MD
907 struct gdbarch *gdbarch = get_regcache_arch (regcache);
908 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
909 int vrregsize = register_size (gdbarch, tdep->ppc_vr0_regnum);
9abe5450
EZ
910
911 ret = ptrace (PTRACE_GETVRREGS, tid, 0, &regs);
912 if (ret < 0)
913 {
914 if (errno == EIO)
915 {
916 have_ptrace_getvrregs = 0;
917 return;
918 }
e2e0b3e5 919 perror_with_name (_("Unable to fetch AltiVec register"));
9abe5450
EZ
920 }
921
922 /* VSCR is fetched as a 16 bytes quantity, but it is really 4 bytes
923 long on the hardware. */
924 if (regno == (tdep->ppc_vrsave_regnum - 1))
40a6adc1 925 offset = vrregsize - register_size (gdbarch, tdep->ppc_vrsave_regnum);
9abe5450 926
56be3814 927 regcache_raw_collect (regcache, regno,
822c9732 928 regs + (regno - tdep->ppc_vr0_regnum) * vrregsize + offset);
9abe5450
EZ
929
930 ret = ptrace (PTRACE_SETVRREGS, tid, 0, &regs);
931 if (ret < 0)
e2e0b3e5 932 perror_with_name (_("Unable to store AltiVec register"));
9abe5450
EZ
933}
934
01904826
JB
935/* Assuming TID referrs to an SPE process, set the top halves of TID's
936 general-purpose registers and its SPE-specific registers to the
937 values in EVRREGSET. If we don't support PTRACE_SETEVRREGS, do
938 nothing.
939
940 All the logic to deal with whether or not the PTRACE_GETEVRREGS and
941 PTRACE_SETEVRREGS requests are supported is isolated here, and in
942 get_spe_registers. */
943static void
944set_spe_registers (int tid, struct gdb_evrregset_t *evrregset)
945{
946 if (have_ptrace_getsetevrregs)
947 {
948 if (ptrace (PTRACE_SETEVRREGS, tid, 0, evrregset) >= 0)
949 return;
950 else
951 {
952 /* EIO means that the PTRACE_SETEVRREGS request isn't
953 supported; we fail silently, and don't try the call
954 again. */
955 if (errno == EIO)
956 have_ptrace_getsetevrregs = 0;
957 else
958 /* Anything else needs to be reported. */
e2e0b3e5 959 perror_with_name (_("Unable to set SPE registers"));
01904826
JB
960 }
961 }
962}
963
6ced10dd
JB
964/* Write GDB's value for the SPE-specific raw register REGNO to TID.
965 If REGNO is -1, write the values of all the SPE-specific
966 registers. */
01904826 967static void
56be3814 968store_spe_register (const struct regcache *regcache, int tid, int regno)
01904826 969{
40a6adc1
MD
970 struct gdbarch *gdbarch = get_regcache_arch (regcache);
971 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
01904826
JB
972 struct gdb_evrregset_t evrregs;
973
6ced10dd 974 gdb_assert (sizeof (evrregs.evr[0])
40a6adc1 975 == register_size (gdbarch, tdep->ppc_ev0_upper_regnum));
6ced10dd 976 gdb_assert (sizeof (evrregs.acc)
40a6adc1 977 == register_size (gdbarch, tdep->ppc_acc_regnum));
6ced10dd 978 gdb_assert (sizeof (evrregs.spefscr)
40a6adc1 979 == register_size (gdbarch, tdep->ppc_spefscr_regnum));
01904826 980
6ced10dd
JB
981 if (regno == -1)
982 /* Since we're going to write out every register, the code below
983 should store to every field of evrregs; if that doesn't happen,
984 make it obvious by initializing it with suspicious values. */
985 memset (&evrregs, 42, sizeof (evrregs));
986 else
987 /* We can only read and write the entire EVR register set at a
988 time, so to write just a single register, we do a
989 read-modify-write maneuver. */
990 get_spe_registers (tid, &evrregs);
991
992 if (regno == -1)
01904826 993 {
6ced10dd
JB
994 int i;
995
996 for (i = 0; i < ppc_num_gprs; i++)
56be3814 997 regcache_raw_collect (regcache,
6ced10dd
JB
998 tdep->ppc_ev0_upper_regnum + i,
999 &evrregs.evr[i]);
01904826 1000 }
6ced10dd
JB
1001 else if (tdep->ppc_ev0_upper_regnum <= regno
1002 && regno < tdep->ppc_ev0_upper_regnum + ppc_num_gprs)
56be3814 1003 regcache_raw_collect (regcache, regno,
6ced10dd
JB
1004 &evrregs.evr[regno - tdep->ppc_ev0_upper_regnum]);
1005
1006 if (regno == -1
1007 || regno == tdep->ppc_acc_regnum)
56be3814 1008 regcache_raw_collect (regcache,
6ced10dd
JB
1009 tdep->ppc_acc_regnum,
1010 &evrregs.acc);
1011
1012 if (regno == -1
1013 || regno == tdep->ppc_spefscr_regnum)
56be3814 1014 regcache_raw_collect (regcache,
6ced10dd
JB
1015 tdep->ppc_spefscr_regnum,
1016 &evrregs.spefscr);
01904826
JB
1017
1018 /* Write back the modified register set. */
1019 set_spe_registers (tid, &evrregs);
1020}
1021
45229ea4 1022static void
56be3814 1023store_register (const struct regcache *regcache, int tid, int regno)
45229ea4 1024{
40a6adc1
MD
1025 struct gdbarch *gdbarch = get_regcache_arch (regcache);
1026 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
45229ea4 1027 /* This isn't really an address. But ptrace thinks of it as one. */
e101270f 1028 CORE_ADDR regaddr = ppc_register_u_addr (gdbarch, regno);
52f0bd74 1029 int i;
4a19ea35 1030 size_t bytes_to_transfer;
d9d9c31f 1031 char buf[MAX_REGISTER_SIZE];
45229ea4 1032
be8626e0 1033 if (altivec_register_p (gdbarch, regno))
45229ea4 1034 {
56be3814 1035 store_altivec_register (regcache, tid, regno);
45229ea4
EZ
1036 return;
1037 }
604c2f83
LM
1038 if (vsx_register_p (gdbarch, regno))
1039 {
1040 store_vsx_register (regcache, tid, regno);
1041 return;
1042 }
be8626e0 1043 else if (spe_register_p (gdbarch, regno))
01904826 1044 {
56be3814 1045 store_spe_register (regcache, tid, regno);
01904826
JB
1046 return;
1047 }
45229ea4 1048
9abe5450
EZ
1049 if (regaddr == -1)
1050 return;
1051
4a19ea35
JB
1052 /* First collect the register. Keep in mind that the regcache's
1053 idea of the register's size may not be a multiple of sizeof
411cb3f9 1054 (long). */
56d0d96a 1055 memset (buf, 0, sizeof buf);
40a6adc1
MD
1056 bytes_to_transfer = align_up (register_size (gdbarch, regno), sizeof (long));
1057 if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_LITTLE)
4a19ea35
JB
1058 {
1059 /* Little-endian values always sit at the left end of the buffer. */
56be3814 1060 regcache_raw_collect (regcache, regno, buf);
4a19ea35 1061 }
40a6adc1 1062 else if (gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
4a19ea35
JB
1063 {
1064 /* Big-endian values sit at the right end of the buffer. */
40a6adc1 1065 size_t padding = (bytes_to_transfer - register_size (gdbarch, regno));
56be3814 1066 regcache_raw_collect (regcache, regno, buf + padding);
4a19ea35
JB
1067 }
1068
411cb3f9 1069 for (i = 0; i < bytes_to_transfer; i += sizeof (long))
45229ea4
EZ
1070 {
1071 errno = 0;
411cb3f9
PG
1072 ptrace (PTRACE_POKEUSER, tid, (PTRACE_TYPE_ARG3) regaddr,
1073 *(long *) &buf[i]);
1074 regaddr += sizeof (long);
e3f36dbd
KB
1075
1076 if (errno == EIO
7284e1be
UW
1077 && (regno == tdep->ppc_fpscr_regnum
1078 || regno == PPC_ORIG_R3_REGNUM
1079 || regno == PPC_TRAP_REGNUM))
e3f36dbd 1080 {
7284e1be
UW
1081 /* Some older kernel versions don't allow fpscr, orig_r3
1082 or trap to be written. */
e3f36dbd
KB
1083 continue;
1084 }
1085
45229ea4
EZ
1086 if (errno != 0)
1087 {
bc97b3ba
JB
1088 char message[128];
1089 sprintf (message, "writing register %s (#%d)",
40a6adc1 1090 gdbarch_register_name (gdbarch, regno), regno);
bc97b3ba 1091 perror_with_name (message);
45229ea4
EZ
1092 }
1093 }
1094}
1095
604c2f83
LM
1096static void
1097fill_vsxregset (const struct regcache *regcache, gdb_vsxregset_t *vsxregsetp)
1098{
1099 int i;
1100 struct gdbarch *gdbarch = get_regcache_arch (regcache);
1101 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
1102 int vsxregsize = register_size (gdbarch, tdep->ppc_vsr0_upper_regnum);
1103
1104 for (i = 0; i < ppc_num_vshrs; i++)
1105 regcache_raw_collect (regcache, tdep->ppc_vsr0_upper_regnum + i,
1106 *vsxregsetp + i * vsxregsize);
1107}
1108
9abe5450 1109static void
56be3814 1110fill_vrregset (const struct regcache *regcache, gdb_vrregset_t *vrregsetp)
9abe5450
EZ
1111{
1112 int i;
40a6adc1
MD
1113 struct gdbarch *gdbarch = get_regcache_arch (regcache);
1114 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
9abe5450 1115 int num_of_vrregs = tdep->ppc_vrsave_regnum - tdep->ppc_vr0_regnum + 1;
40a6adc1
MD
1116 int vrregsize = register_size (gdbarch, tdep->ppc_vr0_regnum);
1117 int offset = vrregsize - register_size (gdbarch, tdep->ppc_vrsave_regnum);
9abe5450
EZ
1118
1119 for (i = 0; i < num_of_vrregs; i++)
1120 {
1121 /* The last 2 registers of this set are only 32 bit long, not
1122 128, but only VSCR is fetched as a 16 bytes quantity. */
1123 if (i == (num_of_vrregs - 2))
56be3814 1124 regcache_raw_collect (regcache, tdep->ppc_vr0_regnum + i,
822c9732 1125 *vrregsetp + i * vrregsize + offset);
9abe5450 1126 else
56be3814 1127 regcache_raw_collect (regcache, tdep->ppc_vr0_regnum + i,
822c9732 1128 *vrregsetp + i * vrregsize);
9abe5450
EZ
1129 }
1130}
1131
604c2f83
LM
1132static void
1133store_vsx_registers (const struct regcache *regcache, int tid)
1134{
1135 int ret;
1136 gdb_vsxregset_t regs;
1137
1138 ret = ptrace (PTRACE_GETVSXREGS, tid, 0, &regs);
1139 if (ret < 0)
1140 {
1141 if (errno == EIO)
1142 {
1143 have_ptrace_getsetvsxregs = 0;
1144 return;
1145 }
1146 perror_with_name (_("Couldn't get VSX registers"));
1147 }
1148
1149 fill_vsxregset (regcache, &regs);
1150
1151 if (ptrace (PTRACE_SETVSXREGS, tid, 0, &regs) < 0)
1152 perror_with_name (_("Couldn't write VSX registers"));
1153}
1154
9abe5450 1155static void
56be3814 1156store_altivec_registers (const struct regcache *regcache, int tid)
9abe5450
EZ
1157{
1158 int ret;
1159 gdb_vrregset_t regs;
1160
0897f59b 1161 ret = ptrace (PTRACE_GETVRREGS, tid, 0, &regs);
9abe5450
EZ
1162 if (ret < 0)
1163 {
1164 if (errno == EIO)
1165 {
1166 have_ptrace_getvrregs = 0;
1167 return;
1168 }
e2e0b3e5 1169 perror_with_name (_("Couldn't get AltiVec registers"));
9abe5450
EZ
1170 }
1171
56be3814 1172 fill_vrregset (regcache, &regs);
9abe5450 1173
0897f59b 1174 if (ptrace (PTRACE_SETVRREGS, tid, 0, &regs) < 0)
e2e0b3e5 1175 perror_with_name (_("Couldn't write AltiVec registers"));
9abe5450
EZ
1176}
1177
1dfe79e8
SDJ
1178/* This function actually issues the request to ptrace, telling
1179 it to store all general-purpose registers present in the specified
1180 regset.
1181
1182 If the ptrace request does not exist, this function returns 0
1183 and properly sets the have_ptrace_* flag. If the request fails,
1184 this function calls perror_with_name. Otherwise, if the request
1185 succeeds, then the regcache is stored and 1 is returned. */
1186static int
1187store_all_gp_regs (const struct regcache *regcache, int tid, int regno)
1188{
1189 struct gdbarch *gdbarch = get_regcache_arch (regcache);
1190 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
1191 gdb_gregset_t gregset;
1192
1193 if (ptrace (PTRACE_GETREGS, tid, 0, (void *) &gregset) < 0)
1194 {
1195 if (errno == EIO)
1196 {
1197 have_ptrace_getsetregs = 0;
1198 return 0;
1199 }
1200 perror_with_name (_("Couldn't get general-purpose registers."));
1201 }
1202
1203 fill_gregset (regcache, &gregset, regno);
1204
1205 if (ptrace (PTRACE_SETREGS, tid, 0, (void *) &gregset) < 0)
1206 {
1207 if (errno == EIO)
1208 {
1209 have_ptrace_getsetregs = 0;
1210 return 0;
1211 }
1212 perror_with_name (_("Couldn't set general-purpose registers."));
1213 }
1214
1215 return 1;
1216}
1217
1218/* This is a wrapper for the store_all_gp_regs function. It is
1219 responsible for verifying if this target has the ptrace request
1220 that can be used to store all general-purpose registers at one
1221 shot. If it doesn't, then we should store them using the
1222 old-fashioned way, which is to iterate over the registers and
1223 store them one by one. */
45229ea4 1224static void
1dfe79e8 1225store_gp_regs (const struct regcache *regcache, int tid, int regno)
45229ea4 1226{
40a6adc1
MD
1227 struct gdbarch *gdbarch = get_regcache_arch (regcache);
1228 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
1dfe79e8
SDJ
1229 int i;
1230
1231 if (have_ptrace_getsetregs)
1232 if (store_all_gp_regs (regcache, tid, regno))
1233 return;
1234
1235 /* If we hit this point, it doesn't really matter which
1236 architecture we are using. We just need to store the
1237 registers in the "old-fashioned way". */
6ced10dd 1238 for (i = 0; i < ppc_num_gprs; i++)
56be3814 1239 store_register (regcache, tid, tdep->ppc_gp0_regnum + i);
1dfe79e8
SDJ
1240}
1241
1242/* This function actually issues the request to ptrace, telling
1243 it to store all floating-point registers present in the specified
1244 regset.
1245
1246 If the ptrace request does not exist, this function returns 0
1247 and properly sets the have_ptrace_* flag. If the request fails,
1248 this function calls perror_with_name. Otherwise, if the request
1249 succeeds, then the regcache is stored and 1 is returned. */
1250static int
1251store_all_fp_regs (const struct regcache *regcache, int tid, int regno)
1252{
1253 gdb_fpregset_t fpregs;
1254
1255 if (ptrace (PTRACE_GETFPREGS, tid, 0, (void *) &fpregs) < 0)
1256 {
1257 if (errno == EIO)
1258 {
1259 have_ptrace_getsetfpregs = 0;
1260 return 0;
1261 }
1262 perror_with_name (_("Couldn't get floating-point registers."));
1263 }
1264
1265 fill_fpregset (regcache, &fpregs, regno);
1266
1267 if (ptrace (PTRACE_SETFPREGS, tid, 0, (void *) &fpregs) < 0)
1268 {
1269 if (errno == EIO)
1270 {
1271 have_ptrace_getsetfpregs = 0;
1272 return 0;
1273 }
1274 perror_with_name (_("Couldn't set floating-point registers."));
1275 }
1276
1277 return 1;
1278}
1279
1280/* This is a wrapper for the store_all_fp_regs function. It is
1281 responsible for verifying if this target has the ptrace request
1282 that can be used to store all floating-point registers at one
1283 shot. If it doesn't, then we should store them using the
1284 old-fashioned way, which is to iterate over the registers and
1285 store them one by one. */
1286static void
1287store_fp_regs (const struct regcache *regcache, int tid, int regno)
1288{
1289 struct gdbarch *gdbarch = get_regcache_arch (regcache);
1290 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
1291 int i;
1292
1293 if (have_ptrace_getsetfpregs)
1294 if (store_all_fp_regs (regcache, tid, regno))
1295 return;
1296
1297 /* If we hit this point, it doesn't really matter which
1298 architecture we are using. We just need to store the
1299 registers in the "old-fashioned way". */
1300 for (i = 0; i < ppc_num_fprs; i++)
1301 store_register (regcache, tid, tdep->ppc_fp0_regnum + i);
1302}
1303
1304static void
1305store_ppc_registers (const struct regcache *regcache, int tid)
1306{
1307 int i;
1308 struct gdbarch *gdbarch = get_regcache_arch (regcache);
1309 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
1310
1311 store_gp_regs (regcache, tid, -1);
32b99774 1312 if (tdep->ppc_fp0_regnum >= 0)
1dfe79e8 1313 store_fp_regs (regcache, tid, -1);
40a6adc1 1314 store_register (regcache, tid, gdbarch_pc_regnum (gdbarch));
32b99774 1315 if (tdep->ppc_ps_regnum != -1)
56be3814 1316 store_register (regcache, tid, tdep->ppc_ps_regnum);
32b99774 1317 if (tdep->ppc_cr_regnum != -1)
56be3814 1318 store_register (regcache, tid, tdep->ppc_cr_regnum);
32b99774 1319 if (tdep->ppc_lr_regnum != -1)
56be3814 1320 store_register (regcache, tid, tdep->ppc_lr_regnum);
32b99774 1321 if (tdep->ppc_ctr_regnum != -1)
56be3814 1322 store_register (regcache, tid, tdep->ppc_ctr_regnum);
32b99774 1323 if (tdep->ppc_xer_regnum != -1)
56be3814 1324 store_register (regcache, tid, tdep->ppc_xer_regnum);
e3f36dbd 1325 if (tdep->ppc_mq_regnum != -1)
56be3814 1326 store_register (regcache, tid, tdep->ppc_mq_regnum);
32b99774 1327 if (tdep->ppc_fpscr_regnum != -1)
56be3814 1328 store_register (regcache, tid, tdep->ppc_fpscr_regnum);
7284e1be
UW
1329 if (ppc_linux_trap_reg_p (gdbarch))
1330 {
1331 store_register (regcache, tid, PPC_ORIG_R3_REGNUM);
1332 store_register (regcache, tid, PPC_TRAP_REGNUM);
1333 }
9abe5450
EZ
1334 if (have_ptrace_getvrregs)
1335 if (tdep->ppc_vr0_regnum != -1 && tdep->ppc_vrsave_regnum != -1)
56be3814 1336 store_altivec_registers (regcache, tid);
604c2f83
LM
1337 if (have_ptrace_getsetvsxregs)
1338 if (tdep->ppc_vsr0_upper_regnum != -1)
1339 store_vsx_registers (regcache, tid);
6ced10dd 1340 if (tdep->ppc_ev0_upper_regnum >= 0)
56be3814 1341 store_spe_register (regcache, tid, -1);
45229ea4
EZ
1342}
1343
6ffbb7ab
TJB
1344/* Fetch the AT_HWCAP entry from the aux vector. */
1345unsigned long ppc_linux_get_hwcap (void)
1346{
1347 CORE_ADDR field;
1348
1349 if (target_auxv_search (&current_target, AT_HWCAP, &field))
1350 return (unsigned long) field;
1351
1352 return 0;
1353}
1354
1355/* The cached DABR value, to install in new threads.
1356 This variable is used when we are dealing with non-BookE
1357 processors. */
1358static long saved_dabr_value;
1359
1360/* Global structure that will store information about the available
1361 features on this BookE processor. */
1362static struct ppc_debug_info booke_debug_info;
1363
1364/* Global variable that holds the maximum number of slots that the
1365 kernel will use. This is only used when the processor is BookE. */
1366static size_t max_slots_number = 0;
1367
1368struct hw_break_tuple
1369{
1370 long slot;
1371 struct ppc_hw_breakpoint *hw_break;
1372};
1373
1374/* This is an internal VEC created to store information about *points inserted
1375 for each thread. This is used for BookE processors. */
1376typedef struct thread_points
1377 {
1378 /* The TID to which this *point relates. */
1379 int tid;
1380 /* Information about the *point, such as its address, type, etc.
1381
1382 Each element inside this vector corresponds to a hardware
1383 breakpoint or watchpoint in the thread represented by TID. The maximum
1384 size of these vector is MAX_SLOTS_NUMBER. If the hw_break element of
1385 the tuple is NULL, then the position in the vector is free. */
1386 struct hw_break_tuple *hw_breaks;
1387 } *thread_points_p;
1388DEF_VEC_P (thread_points_p);
1389
1390VEC(thread_points_p) *ppc_threads = NULL;
1391
1392/* The version of the kernel interface that we will use if the processor is
1393 BookE. */
1394#define PPC_DEBUG_CURRENT_VERSION 1
1395
1396/* Returns non-zero if we support the ptrace interface which enables
1397 booke debugging resources. */
e0d24f8d 1398static int
6ffbb7ab 1399have_ptrace_booke_interface (void)
e0d24f8d 1400{
6ffbb7ab 1401 static int have_ptrace_booke_interface = -1;
e0d24f8d 1402
6ffbb7ab
TJB
1403 if (have_ptrace_booke_interface == -1)
1404 {
1405 int tid;
e0d24f8d 1406
6ffbb7ab
TJB
1407 tid = TIDGET (inferior_ptid);
1408 if (tid == 0)
1409 tid = PIDGET (inferior_ptid);
e0d24f8d 1410
6ffbb7ab
TJB
1411 /* Check for kernel support for BOOKE debug registers. */
1412 if (ptrace (PPC_PTRACE_GETHWDBGINFO, tid, 0, &booke_debug_info) >= 0)
1413 {
1414 have_ptrace_booke_interface = 1;
1415 max_slots_number = booke_debug_info.num_instruction_bps
1416 + booke_debug_info.num_data_bps + booke_debug_info.num_condition_regs;
1417 }
1418 else
1419 {
1420 /* Old school interface and no BOOKE debug registers support. */
1421 have_ptrace_booke_interface = 0;
1422 memset (&booke_debug_info, 0, sizeof (struct ppc_debug_info));
1423 }
1424 }
1425
1426 return have_ptrace_booke_interface;
e0d24f8d
WZ
1427}
1428
6ffbb7ab
TJB
1429static int
1430ppc_linux_can_use_hw_breakpoint (int type, int cnt, int ot)
b7622095 1431{
6ffbb7ab 1432 int total_hw_wp, total_hw_bp;
b7622095 1433
6ffbb7ab
TJB
1434 if (have_ptrace_booke_interface ())
1435 {
1436 /* For PPC BookE processors, the number of available hardware
1437 watchpoints and breakpoints is stored at the booke_debug_info
1438 struct. */
1439 total_hw_bp = booke_debug_info.num_instruction_bps;
1440 total_hw_wp = booke_debug_info.num_data_bps;
1441 }
1442 else
1443 {
1444 /* For PPC server processors, we accept 1 hardware watchpoint and 0
1445 hardware breakpoints. */
1446 total_hw_bp = 0;
1447 total_hw_wp = 1;
1448 }
b7622095 1449
6ffbb7ab
TJB
1450 if (type == bp_hardware_watchpoint || type == bp_read_watchpoint
1451 || type == bp_access_watchpoint || type == bp_watchpoint)
1452 {
1453 if (cnt > total_hw_wp)
1454 return -1;
1455 }
1456 else if (type == bp_hardware_breakpoint)
1457 {
1458 if (cnt > total_hw_bp)
1459 return -1;
1460 }
1461
1462 if (!have_ptrace_booke_interface ())
1463 {
1464 int tid;
1465 ptid_t ptid = inferior_ptid;
1466
1467 /* We need to know whether ptrace supports PTRACE_SET_DEBUGREG and whether
1468 the target has DABR. If either answer is no, the ptrace call will
1469 return -1. Fail in that case. */
1470 tid = TIDGET (ptid);
1471 if (tid == 0)
1472 tid = PIDGET (ptid);
1473
1474 if (ptrace (PTRACE_SET_DEBUGREG, tid, 0, 0) == -1)
1475 return 0;
1476 }
1477
1478 return 1;
b7622095
LM
1479}
1480
e0d24f8d
WZ
1481static int
1482ppc_linux_region_ok_for_hw_watchpoint (CORE_ADDR addr, int len)
1483{
1484 /* Handle sub-8-byte quantities. */
1485 if (len <= 0)
1486 return 0;
1487
6ffbb7ab
TJB
1488 /* The new BookE ptrace interface tells if there are alignment restrictions
1489 for watchpoints in the processors. In that case, we use that information
1490 to determine the hardcoded watchable region for watchpoints. */
1491 if (have_ptrace_booke_interface ())
1492 {
1493 if (booke_debug_info.data_bp_alignment
1494 && (addr + len > (addr & ~(booke_debug_info.data_bp_alignment - 1))
1495 + booke_debug_info.data_bp_alignment))
0cf6dd15 1496 return 0;
6ffbb7ab 1497 }
b7622095 1498 /* addr+len must fall in the 8 byte watchable region for DABR-based
6ffbb7ab
TJB
1499 processors (i.e., server processors). Without the new BookE ptrace
1500 interface, DAC-based processors (i.e., embedded processors) will use
b7622095 1501 addresses aligned to 4-bytes due to the way the read/write flags are
6ffbb7ab
TJB
1502 passed in the old ptrace interface. */
1503 else if (((ppc_linux_get_hwcap () & PPC_FEATURE_BOOKE)
1504 && (addr + len) > (addr & ~3) + 4)
1505 || (addr + len) > (addr & ~7) + 8)
e0d24f8d
WZ
1506 return 0;
1507
1508 return 1;
1509}
1510
6ffbb7ab 1511/* This function compares two ppc_hw_breakpoint structs field-by-field. */
e4166a49 1512static int
6ffbb7ab
TJB
1513booke_cmp_hw_point (struct ppc_hw_breakpoint *a, struct ppc_hw_breakpoint *b)
1514{
1515 return (a->trigger_type == b->trigger_type
1516 && a->addr_mode == b->addr_mode
1517 && a->condition_mode == b->condition_mode
1518 && a->addr == b->addr
1519 && a->addr2 == b->addr2
1520 && a->condition_value == b->condition_value);
1521}
1522
1523/* This function can be used to retrieve a thread_points by the TID of the
1524 related process/thread. If nothing has been found, and ALLOC_NEW is 0,
1525 it returns NULL. If ALLOC_NEW is non-zero, a new thread_points for the
1526 provided TID will be created and returned. */
1527static struct thread_points *
1528booke_find_thread_points_by_tid (int tid, int alloc_new)
1529{
1530 int i;
1531 struct thread_points *t;
1532
1533 for (i = 0; VEC_iterate (thread_points_p, ppc_threads, i, t); i++)
1534 if (t->tid == tid)
1535 return t;
1536
1537 t = NULL;
1538
1539 /* Do we need to allocate a new point_item
1540 if the wanted one does not exist? */
1541 if (alloc_new)
1542 {
1543 t = xmalloc (sizeof (struct thread_points));
1544 t->hw_breaks = xzalloc (max_slots_number * sizeof (struct hw_break_tuple));
1545 t->tid = tid;
1546 VEC_safe_push (thread_points_p, ppc_threads, t);
1547 }
1548
1549 return t;
1550}
1551
1552/* This function is a generic wrapper that is responsible for inserting a
1553 *point (i.e., calling `ptrace' in order to issue the request to the
1554 kernel) and registering it internally in GDB. */
1555static void
1556booke_insert_point (struct ppc_hw_breakpoint *b, int tid)
1557{
1558 int i;
1559 long slot;
1560 struct ppc_hw_breakpoint *p = xmalloc (sizeof (struct ppc_hw_breakpoint));
1561 struct hw_break_tuple *hw_breaks;
1562 struct cleanup *c = make_cleanup (xfree, p);
1563 struct thread_points *t;
1564 struct hw_break_tuple *tuple;
1565
1566 memcpy (p, b, sizeof (struct ppc_hw_breakpoint));
1567
1568 errno = 0;
1569 slot = ptrace (PPC_PTRACE_SETHWDEBUG, tid, 0, p);
1570 if (slot < 0)
1571 perror_with_name (_("Unexpected error setting breakpoint or watchpoint"));
1572
1573 /* Everything went fine, so we have to register this *point. */
1574 t = booke_find_thread_points_by_tid (tid, 1);
1575 gdb_assert (t != NULL);
1576 hw_breaks = t->hw_breaks;
1577
1578 /* Find a free element in the hw_breaks vector. */
1579 for (i = 0; i < max_slots_number; i++)
1580 if (hw_breaks[i].hw_break == NULL)
1581 {
1582 hw_breaks[i].slot = slot;
1583 hw_breaks[i].hw_break = p;
1584 break;
1585 }
1586
1587 gdb_assert (i != max_slots_number);
1588
1589 discard_cleanups (c);
1590}
1591
1592/* This function is a generic wrapper that is responsible for removing a
1593 *point (i.e., calling `ptrace' in order to issue the request to the
1594 kernel), and unregistering it internally at GDB. */
1595static void
1596booke_remove_point (struct ppc_hw_breakpoint *b, int tid)
1597{
1598 int i;
1599 struct hw_break_tuple *hw_breaks;
1600 struct thread_points *t;
1601
1602 t = booke_find_thread_points_by_tid (tid, 0);
1603 gdb_assert (t != NULL);
1604 hw_breaks = t->hw_breaks;
1605
1606 for (i = 0; i < max_slots_number; i++)
1607 if (hw_breaks[i].hw_break && booke_cmp_hw_point (hw_breaks[i].hw_break, b))
1608 break;
1609
1610 gdb_assert (i != max_slots_number);
1611
1612 /* We have to ignore ENOENT errors because the kernel implements hardware
1613 breakpoints/watchpoints as "one-shot", that is, they are automatically
1614 deleted when hit. */
1615 errno = 0;
1616 if (ptrace (PPC_PTRACE_DELHWDEBUG, tid, 0, hw_breaks[i].slot) < 0)
1617 if (errno != ENOENT)
1618 perror_with_name (_("Unexpected error deleting breakpoint or watchpoint"));
1619
1620 xfree (hw_breaks[i].hw_break);
1621 hw_breaks[i].hw_break = NULL;
1622}
9f0bdab8 1623
2c387241 1624static int
6ffbb7ab
TJB
1625ppc_linux_insert_hw_breakpoint (struct gdbarch *gdbarch,
1626 struct bp_target_info *bp_tgt)
e0d24f8d 1627{
6ffbb7ab 1628 ptid_t ptid;
9f0bdab8 1629 struct lwp_info *lp;
6ffbb7ab
TJB
1630 struct ppc_hw_breakpoint p;
1631
1632 if (!have_ptrace_booke_interface ())
1633 return -1;
1634
1635 p.version = PPC_DEBUG_CURRENT_VERSION;
1636 p.trigger_type = PPC_BREAKPOINT_TRIGGER_EXECUTE;
1637 p.addr_mode = PPC_BREAKPOINT_MODE_EXACT;
1638 p.condition_mode = PPC_BREAKPOINT_CONDITION_NONE;
1639 p.addr = (uint64_t) bp_tgt->placed_address;
1640 p.addr2 = 0;
1641 p.condition_value = 0;
1642
1643 ALL_LWPS (lp, ptid)
1644 booke_insert_point (&p, TIDGET (ptid));
1645
1646 return 0;
1647}
1648
1649static int
1650ppc_linux_remove_hw_breakpoint (struct gdbarch *gdbarch,
1651 struct bp_target_info *bp_tgt)
1652{
9f0bdab8 1653 ptid_t ptid;
6ffbb7ab
TJB
1654 struct lwp_info *lp;
1655 struct ppc_hw_breakpoint p;
b7622095 1656
6ffbb7ab
TJB
1657 if (!have_ptrace_booke_interface ())
1658 return -1;
1659
1660 p.version = PPC_DEBUG_CURRENT_VERSION;
1661 p.trigger_type = PPC_BREAKPOINT_TRIGGER_EXECUTE;
1662 p.addr_mode = PPC_BREAKPOINT_MODE_EXACT;
1663 p.condition_mode = PPC_BREAKPOINT_CONDITION_NONE;
1664 p.addr = (uint64_t) bp_tgt->placed_address;
1665 p.addr2 = 0;
1666 p.condition_value = 0;
1667
1668 ALL_LWPS (lp, ptid)
1669 booke_remove_point (&p, TIDGET (ptid));
1670
1671 return 0;
1672}
1673
1674static int
1675get_trigger_type (int rw)
1676{
1677 int t;
1678
1679 if (rw == hw_read)
1680 t = PPC_BREAKPOINT_TRIGGER_READ;
1681 else if (rw == hw_write)
1682 t = PPC_BREAKPOINT_TRIGGER_WRITE;
b7622095 1683 else
6ffbb7ab
TJB
1684 t = PPC_BREAKPOINT_TRIGGER_READ | PPC_BREAKPOINT_TRIGGER_WRITE;
1685
1686 return t;
1687}
1688
0cf6dd15
TJB
1689/* Check whether we have at least one free DVC register. */
1690static int
1691can_use_watchpoint_cond_accel (void)
1692{
1693 struct thread_points *p;
1694 int tid = TIDGET (inferior_ptid);
1695 int cnt = booke_debug_info.num_condition_regs, i;
1696 CORE_ADDR tmp_value;
1697
1698 if (!have_ptrace_booke_interface () || cnt == 0)
1699 return 0;
1700
1701 p = booke_find_thread_points_by_tid (tid, 0);
1702
1703 if (p)
1704 {
1705 for (i = 0; i < max_slots_number; i++)
1706 if (p->hw_breaks[i].hw_break != NULL
1707 && (p->hw_breaks[i].hw_break->condition_mode
1708 != PPC_BREAKPOINT_CONDITION_NONE))
1709 cnt--;
1710
1711 /* There are no available slots now. */
1712 if (cnt <= 0)
1713 return 0;
1714 }
1715
1716 return 1;
1717}
1718
1719/* Calculate the enable bits and the contents of the Data Value Compare
1720 debug register present in BookE processors.
1721
1722 ADDR is the address to be watched, LEN is the length of watched data
1723 and DATA_VALUE is the value which will trigger the watchpoint.
1724 On exit, CONDITION_MODE will hold the enable bits for the DVC, and
1725 CONDITION_VALUE will hold the value which should be put in the
1726 DVC register. */
1727static void
1728calculate_dvc (CORE_ADDR addr, int len, CORE_ADDR data_value,
1729 uint32_t *condition_mode, uint64_t *condition_value)
1730{
1731 int i, num_byte_enable, align_offset, num_bytes_off_dvc,
1732 rightmost_enabled_byte;
1733 CORE_ADDR addr_end_data, addr_end_dvc;
1734
1735 /* The DVC register compares bytes within fixed-length windows which
1736 are word-aligned, with length equal to that of the DVC register.
1737 We need to calculate where our watch region is relative to that
1738 window and enable comparison of the bytes which fall within it. */
1739
1740 align_offset = addr % booke_debug_info.sizeof_condition;
1741 addr_end_data = addr + len;
1742 addr_end_dvc = (addr - align_offset
1743 + booke_debug_info.sizeof_condition);
1744 num_bytes_off_dvc = (addr_end_data > addr_end_dvc)?
1745 addr_end_data - addr_end_dvc : 0;
1746 num_byte_enable = len - num_bytes_off_dvc;
1747 /* Here, bytes are numbered from right to left. */
1748 rightmost_enabled_byte = (addr_end_data < addr_end_dvc)?
1749 addr_end_dvc - addr_end_data : 0;
1750
1751 *condition_mode = PPC_BREAKPOINT_CONDITION_AND;
1752 for (i = 0; i < num_byte_enable; i++)
1753 *condition_mode |= PPC_BREAKPOINT_CONDITION_BE (i + rightmost_enabled_byte);
1754
1755 /* Now we need to match the position within the DVC of the comparison
1756 value with where the watch region is relative to the window
1757 (i.e., the ALIGN_OFFSET). */
1758
1759 *condition_value = ((uint64_t) data_value >> num_bytes_off_dvc * 8
1760 << rightmost_enabled_byte * 8);
1761}
1762
1763/* Return the number of memory locations that need to be accessed to
1764 evaluate the expression which generated the given value chain.
1765 Returns -1 if there's any register access involved, or if there are
1766 other kinds of values which are not acceptable in a condition
1767 expression (e.g., lval_computed or lval_internalvar). */
1768static int
1769num_memory_accesses (struct value *v)
1770{
1771 int found_memory_cnt = 0;
1772 struct value *head = v;
1773
1774 /* The idea here is that evaluating an expression generates a series
1775 of values, one holding the value of every subexpression. (The
1776 expression a*b+c has five subexpressions: a, b, a*b, c, and
1777 a*b+c.) GDB's values hold almost enough information to establish
1778 the criteria given above --- they identify memory lvalues,
1779 register lvalues, computed values, etcetera. So we can evaluate
1780 the expression, and then scan the chain of values that leaves
1781 behind to determine the memory locations involved in the evaluation
1782 of an expression.
1783
1784 However, I don't think that the values returned by inferior
1785 function calls are special in any way. So this function may not
1786 notice that an expression contains an inferior function call.
1787 FIXME. */
1788
1789 for (; v; v = value_next (v))
1790 {
1791 /* Constants and values from the history are fine. */
1792 if (VALUE_LVAL (v) == not_lval || deprecated_value_modifiable (v) == 0)
1793 continue;
1794 else if (VALUE_LVAL (v) == lval_memory)
1795 {
1796 /* A lazy memory lvalue is one that GDB never needed to fetch;
1797 we either just used its address (e.g., `a' in `a.b') or
1798 we never needed it at all (e.g., `a' in `a,b'). */
1799 if (!value_lazy (v))
1800 found_memory_cnt++;
1801 }
1802 /* Other kinds of values are not fine. */
1803 else
1804 return -1;
1805 }
1806
1807 return found_memory_cnt;
1808}
1809
1810/* Verifies whether the expression COND can be implemented using the
1811 DVC (Data Value Compare) register in BookE processors. The expression
1812 must test the watch value for equality with a constant expression.
1813 If the function returns 1, DATA_VALUE will contain the constant against
1814 which the watch value should be compared. */
1815static int
1816check_condition (CORE_ADDR watch_addr, struct expression *cond,
1817 CORE_ADDR *data_value)
1818{
1819 int pc = 1, num_accesses_left, num_accesses_right;
1820 struct value *left_val, *right_val, *left_chain, *right_chain;
1821
1822 if (cond->elts[0].opcode != BINOP_EQUAL)
1823 return 0;
1824
1825 fetch_subexp_value (cond, &pc, &left_val, NULL, &left_chain);
1826 num_accesses_left = num_memory_accesses (left_chain);
1827
1828 if (left_val == NULL || num_accesses_left < 0)
1829 {
1830 free_value_chain (left_chain);
1831
1832 return 0;
1833 }
1834
1835 fetch_subexp_value (cond, &pc, &right_val, NULL, &right_chain);
1836 num_accesses_right = num_memory_accesses (right_chain);
1837
1838 if (right_val == NULL || num_accesses_right < 0)
1839 {
1840 free_value_chain (left_chain);
1841 free_value_chain (right_chain);
1842
1843 return 0;
1844 }
1845
1846 if (num_accesses_left == 1 && num_accesses_right == 0
1847 && VALUE_LVAL (left_val) == lval_memory
1848 && value_address (left_val) == watch_addr)
1849 *data_value = value_as_long (right_val);
1850 else if (num_accesses_left == 0 && num_accesses_right == 1
1851 && VALUE_LVAL (right_val) == lval_memory
1852 && value_address (right_val) == watch_addr)
1853 *data_value = value_as_long (left_val);
1854 else
1855 {
1856 free_value_chain (left_chain);
1857 free_value_chain (right_chain);
1858
1859 return 0;
1860 }
1861
1862 free_value_chain (left_chain);
1863 free_value_chain (right_chain);
1864
1865 return 1;
1866}
1867
1868/* Return non-zero if the target is capable of using hardware to evaluate
1869 the condition expression, thus only triggering the watchpoint when it is
1870 true. */
1871static int
1872ppc_linux_can_accel_watchpoint_condition (CORE_ADDR addr, int len, int rw,
1873 struct expression *cond)
1874{
1875 CORE_ADDR data_value;
1876
1877 return (have_ptrace_booke_interface ()
1878 && booke_debug_info.num_condition_regs > 0
1879 && check_condition (addr, cond, &data_value));
1880}
1881
6ffbb7ab 1882static int
0cf6dd15
TJB
1883ppc_linux_insert_watchpoint (CORE_ADDR addr, int len, int rw,
1884 struct expression *cond)
6ffbb7ab
TJB
1885{
1886 struct lwp_info *lp;
1887 ptid_t ptid;
1888 int ret = -1;
1889
1890 if (have_ptrace_booke_interface ())
e0d24f8d 1891 {
6ffbb7ab 1892 struct ppc_hw_breakpoint p;
0cf6dd15
TJB
1893 CORE_ADDR data_value;
1894
1895 if (cond && can_use_watchpoint_cond_accel ()
1896 && check_condition (addr, cond, &data_value))
1897 calculate_dvc (addr, len, data_value, &p.condition_mode,
1898 &p.condition_value);
1899 else
1900 {
1901 p.condition_mode = PPC_BREAKPOINT_CONDITION_NONE;
1902 p.condition_value = 0;
1903 }
6ffbb7ab
TJB
1904
1905 p.version = PPC_DEBUG_CURRENT_VERSION;
1906 p.trigger_type = get_trigger_type (rw);
1907 p.addr_mode = PPC_BREAKPOINT_MODE_EXACT;
6ffbb7ab
TJB
1908 p.addr = (uint64_t) addr;
1909 p.addr2 = 0;
6ffbb7ab
TJB
1910
1911 ALL_LWPS (lp, ptid)
1912 booke_insert_point (&p, TIDGET (ptid));
1913
1914 ret = 0;
e0d24f8d 1915 }
6ffbb7ab
TJB
1916 else
1917 {
1918 long dabr_value;
1919 long read_mode, write_mode;
e0d24f8d 1920
6ffbb7ab
TJB
1921 if (ppc_linux_get_hwcap () & PPC_FEATURE_BOOKE)
1922 {
1923 /* PowerPC 440 requires only the read/write flags to be passed
1924 to the kernel. */
1925 read_mode = 1;
1926 write_mode = 2;
1927 }
1928 else
1929 {
1930 /* PowerPC 970 and other DABR-based processors are required to pass
1931 the Breakpoint Translation bit together with the flags. */
1932 read_mode = 5;
1933 write_mode = 6;
1934 }
1c86e440 1935
6ffbb7ab
TJB
1936 dabr_value = addr & ~(read_mode | write_mode);
1937 switch (rw)
1938 {
1939 case hw_read:
1940 /* Set read and translate bits. */
1941 dabr_value |= read_mode;
1942 break;
1943 case hw_write:
1944 /* Set write and translate bits. */
1945 dabr_value |= write_mode;
1946 break;
1947 case hw_access:
1948 /* Set read, write and translate bits. */
1949 dabr_value |= read_mode | write_mode;
1950 break;
1951 }
1c86e440 1952
6ffbb7ab
TJB
1953 saved_dabr_value = dabr_value;
1954
1955 ALL_LWPS (lp, ptid)
0cf6dd15
TJB
1956 if (ptrace (PTRACE_SET_DEBUGREG, TIDGET (ptid), 0,
1957 saved_dabr_value) < 0)
6ffbb7ab
TJB
1958 return -1;
1959
1960 ret = 0;
1961 }
1962
1963 return ret;
e0d24f8d
WZ
1964}
1965
2c387241 1966static int
0cf6dd15
TJB
1967ppc_linux_remove_watchpoint (CORE_ADDR addr, int len, int rw,
1968 struct expression *cond)
e0d24f8d 1969{
9f0bdab8
DJ
1970 struct lwp_info *lp;
1971 ptid_t ptid;
6ffbb7ab 1972 int ret = -1;
9f0bdab8 1973
6ffbb7ab
TJB
1974 if (have_ptrace_booke_interface ())
1975 {
1976 struct ppc_hw_breakpoint p;
0cf6dd15
TJB
1977 CORE_ADDR data_value;
1978
1979 if (cond && booke_debug_info.num_condition_regs > 0
1980 && check_condition (addr, cond, &data_value))
1981 calculate_dvc (addr, len, data_value, &p.condition_mode,
1982 &p.condition_value);
1983 else
1984 {
1985 p.condition_mode = PPC_BREAKPOINT_CONDITION_NONE;
1986 p.condition_value = 0;
1987 }
6ffbb7ab
TJB
1988
1989 p.version = PPC_DEBUG_CURRENT_VERSION;
1990 p.trigger_type = get_trigger_type (rw);
1991 p.addr_mode = PPC_BREAKPOINT_MODE_EXACT;
6ffbb7ab
TJB
1992 p.addr = (uint64_t) addr;
1993 p.addr2 = 0;
6ffbb7ab
TJB
1994
1995 ALL_LWPS (lp, ptid)
1996 booke_remove_point (&p, TIDGET (ptid));
1997
1998 ret = 0;
1999 }
2000 else
2001 {
2002 saved_dabr_value = 0;
2003 ALL_LWPS (lp, ptid)
0cf6dd15
TJB
2004 if (ptrace (PTRACE_SET_DEBUGREG, TIDGET (ptid), 0,
2005 saved_dabr_value) < 0)
6ffbb7ab
TJB
2006 return -1;
2007
2008 ret = 0;
2009 }
2010
2011 return ret;
e0d24f8d
WZ
2012}
2013
9f0bdab8
DJ
2014static void
2015ppc_linux_new_thread (ptid_t ptid)
e0d24f8d 2016{
6ffbb7ab
TJB
2017 int tid = TIDGET (ptid);
2018
2019 if (have_ptrace_booke_interface ())
2020 {
2021 int i;
2022 struct thread_points *p;
2023 struct hw_break_tuple *hw_breaks;
2024
2025 if (VEC_empty (thread_points_p, ppc_threads))
2026 return;
2027
2028 /* Get a list of breakpoints from any thread. */
2029 p = VEC_last (thread_points_p, ppc_threads);
2030 hw_breaks = p->hw_breaks;
2031
2032 /* Copy that thread's breakpoints and watchpoints to the new thread. */
2033 for (i = 0; i < max_slots_number; i++)
2034 if (hw_breaks[i].hw_break)
2035 booke_insert_point (hw_breaks[i].hw_break, tid);
2036 }
2037 else
2038 ptrace (PTRACE_SET_DEBUGREG, tid, 0, saved_dabr_value);
2039}
2040
2041static void
2042ppc_linux_thread_exit (struct thread_info *tp, int silent)
2043{
2044 int i;
2045 int tid = TIDGET (tp->ptid);
2046 struct hw_break_tuple *hw_breaks;
2047 struct thread_points *t = NULL, *p;
2048
2049 if (!have_ptrace_booke_interface ())
2050 return;
2051
2052 for (i = 0; VEC_iterate (thread_points_p, ppc_threads, i, p); i++)
2053 if (p->tid == tid)
2054 {
2055 t = p;
2056 break;
2057 }
2058
2059 if (t == NULL)
2060 return;
2061
2062 VEC_unordered_remove (thread_points_p, ppc_threads, i);
2063
2064 hw_breaks = t->hw_breaks;
2065
2066 for (i = 0; i < max_slots_number; i++)
2067 if (hw_breaks[i].hw_break)
2068 xfree (hw_breaks[i].hw_break);
2069
2070 xfree (t->hw_breaks);
2071 xfree (t);
e0d24f8d
WZ
2072}
2073
2074static int
9f0bdab8 2075ppc_linux_stopped_data_address (struct target_ops *target, CORE_ADDR *addr_p)
e0d24f8d 2076{
9f0bdab8 2077 struct siginfo *siginfo_p;
e0d24f8d 2078
9f0bdab8 2079 siginfo_p = linux_nat_get_siginfo (inferior_ptid);
e0d24f8d 2080
9f0bdab8
DJ
2081 if (siginfo_p->si_signo != SIGTRAP
2082 || (siginfo_p->si_code & 0xffff) != 0x0004 /* TRAP_HWBKPT */)
e0d24f8d
WZ
2083 return 0;
2084
6ffbb7ab
TJB
2085 if (have_ptrace_booke_interface ())
2086 {
2087 int i;
2088 struct thread_points *t;
2089 struct hw_break_tuple *hw_breaks;
2090 /* The index (or slot) of the *point is passed in the si_errno field. */
2091 int slot = siginfo_p->si_errno;
2092
2093 t = booke_find_thread_points_by_tid (TIDGET (inferior_ptid), 0);
2094
2095 /* Find out if this *point is a hardware breakpoint.
2096 If so, we should return 0. */
2097 if (t)
2098 {
2099 hw_breaks = t->hw_breaks;
2100 for (i = 0; i < max_slots_number; i++)
2101 if (hw_breaks[i].hw_break && hw_breaks[i].slot == slot
2102 && hw_breaks[i].hw_break->trigger_type
2103 == PPC_BREAKPOINT_TRIGGER_EXECUTE)
2104 return 0;
2105 }
2106 }
2107
407f1a2e 2108 *addr_p = (CORE_ADDR) (uintptr_t) siginfo_p->si_addr;
e0d24f8d
WZ
2109 return 1;
2110}
2111
9f0bdab8
DJ
2112static int
2113ppc_linux_stopped_by_watchpoint (void)
2114{
2115 CORE_ADDR addr;
2116 return ppc_linux_stopped_data_address (&current_target, &addr);
2117}
2118
5009afc5
AS
2119static int
2120ppc_linux_watchpoint_addr_within_range (struct target_ops *target,
2121 CORE_ADDR addr,
2122 CORE_ADDR start, int length)
2123{
b7622095
LM
2124 int mask;
2125
6ffbb7ab
TJB
2126 if (have_ptrace_booke_interface ()
2127 && ppc_linux_get_hwcap () & PPC_FEATURE_BOOKE)
2128 return start <= addr && start + length >= addr;
2129 else if (ppc_linux_get_hwcap () & PPC_FEATURE_BOOKE)
b7622095
LM
2130 mask = 3;
2131 else
2132 mask = 7;
2133
2134 addr &= ~mask;
2135
2136 /* Check whether [start, start+length-1] intersects [addr, addr+mask]. */
2137 return start <= addr + mask && start + length - 1 >= addr;
5009afc5
AS
2138}
2139
10d6c8cd 2140static void
28439f5e
PA
2141ppc_linux_store_inferior_registers (struct target_ops *ops,
2142 struct regcache *regcache, int regno)
45229ea4 2143{
05f13b9c
EZ
2144 /* Overload thread id onto process id */
2145 int tid = TIDGET (inferior_ptid);
2146
2147 /* No thread id, just use process id */
2148 if (tid == 0)
2149 tid = PIDGET (inferior_ptid);
2150
45229ea4 2151 if (regno >= 0)
56be3814 2152 store_register (regcache, tid, regno);
45229ea4 2153 else
56be3814 2154 store_ppc_registers (regcache, tid);
45229ea4
EZ
2155}
2156
f2db237a
AM
2157/* Functions for transferring registers between a gregset_t or fpregset_t
2158 (see sys/ucontext.h) and gdb's regcache. The word size is that used
2159 by the ptrace interface, not the current program's ABI. eg. If a
2160 powerpc64-linux gdb is being used to debug a powerpc32-linux app, we
2161 read or write 64-bit gregsets. This is to suit the host libthread_db. */
2162
50c9bd31 2163void
7f7fe91e 2164supply_gregset (struct regcache *regcache, const gdb_gregset_t *gregsetp)
c877c8e6 2165{
f2db237a 2166 const struct regset *regset = ppc_linux_gregset (sizeof (long));
f9be684a 2167
f2db237a 2168 ppc_supply_gregset (regset, regcache, -1, gregsetp, sizeof (*gregsetp));
c877c8e6
KB
2169}
2170
fdb28ac4 2171void
7f7fe91e
UW
2172fill_gregset (const struct regcache *regcache,
2173 gdb_gregset_t *gregsetp, int regno)
fdb28ac4 2174{
f2db237a 2175 const struct regset *regset = ppc_linux_gregset (sizeof (long));
f9be684a 2176
f2db237a
AM
2177 if (regno == -1)
2178 memset (gregsetp, 0, sizeof (*gregsetp));
2179 ppc_collect_gregset (regset, regcache, regno, gregsetp, sizeof (*gregsetp));
fdb28ac4
KB
2180}
2181
50c9bd31 2182void
7f7fe91e 2183supply_fpregset (struct regcache *regcache, const gdb_fpregset_t * fpregsetp)
c877c8e6 2184{
f2db237a
AM
2185 const struct regset *regset = ppc_linux_fpregset ();
2186
2187 ppc_supply_fpregset (regset, regcache, -1,
2188 fpregsetp, sizeof (*fpregsetp));
c877c8e6 2189}
fdb28ac4 2190
fdb28ac4 2191void
7f7fe91e
UW
2192fill_fpregset (const struct regcache *regcache,
2193 gdb_fpregset_t *fpregsetp, int regno)
fdb28ac4 2194{
f2db237a
AM
2195 const struct regset *regset = ppc_linux_fpregset ();
2196
2197 ppc_collect_fpregset (regset, regcache, regno,
2198 fpregsetp, sizeof (*fpregsetp));
fdb28ac4 2199}
10d6c8cd 2200
409c383c
UW
2201static int
2202ppc_linux_target_wordsize (void)
2203{
2204 int wordsize = 4;
2205
2206 /* Check for 64-bit inferior process. This is the case when the host is
2207 64-bit, and in addition the top bit of the MSR register is set. */
2208#ifdef __powerpc64__
2209 long msr;
2210
2211 int tid = TIDGET (inferior_ptid);
2212 if (tid == 0)
2213 tid = PIDGET (inferior_ptid);
2214
2215 errno = 0;
2216 msr = (long) ptrace (PTRACE_PEEKUSER, tid, PT_MSR * 8, 0);
2217 if (errno == 0 && msr < 0)
2218 wordsize = 8;
2219#endif
2220
2221 return wordsize;
2222}
2223
2224static int
2225ppc_linux_auxv_parse (struct target_ops *ops, gdb_byte **readptr,
2226 gdb_byte *endptr, CORE_ADDR *typep, CORE_ADDR *valp)
2227{
2228 int sizeof_auxv_field = ppc_linux_target_wordsize ();
e17a4113 2229 enum bfd_endian byte_order = gdbarch_byte_order (target_gdbarch);
409c383c
UW
2230 gdb_byte *ptr = *readptr;
2231
2232 if (endptr == ptr)
2233 return 0;
2234
2235 if (endptr - ptr < sizeof_auxv_field * 2)
2236 return -1;
2237
e17a4113 2238 *typep = extract_unsigned_integer (ptr, sizeof_auxv_field, byte_order);
409c383c 2239 ptr += sizeof_auxv_field;
e17a4113 2240 *valp = extract_unsigned_integer (ptr, sizeof_auxv_field, byte_order);
409c383c
UW
2241 ptr += sizeof_auxv_field;
2242
2243 *readptr = ptr;
2244 return 1;
2245}
2246
310a98e1
DJ
2247static const struct target_desc *
2248ppc_linux_read_description (struct target_ops *ops)
2249{
7284e1be 2250 int altivec = 0;
604c2f83 2251 int vsx = 0;
69abc51c 2252 int isa205 = 0;
f4d9bade 2253 int cell = 0;
7284e1be
UW
2254
2255 int tid = TIDGET (inferior_ptid);
2256 if (tid == 0)
2257 tid = PIDGET (inferior_ptid);
2258
310a98e1
DJ
2259 if (have_ptrace_getsetevrregs)
2260 {
2261 struct gdb_evrregset_t evrregset;
310a98e1
DJ
2262
2263 if (ptrace (PTRACE_GETEVRREGS, tid, 0, &evrregset) >= 0)
7284e1be
UW
2264 return tdesc_powerpc_e500l;
2265
2266 /* EIO means that the PTRACE_GETEVRREGS request isn't supported.
2267 Anything else needs to be reported. */
2268 else if (errno != EIO)
2269 perror_with_name (_("Unable to fetch SPE registers"));
2270 }
2271
604c2f83
LM
2272 if (have_ptrace_getsetvsxregs)
2273 {
2274 gdb_vsxregset_t vsxregset;
2275
2276 if (ptrace (PTRACE_GETVSXREGS, tid, 0, &vsxregset) >= 0)
2277 vsx = 1;
2278
2279 /* EIO means that the PTRACE_GETVSXREGS request isn't supported.
2280 Anything else needs to be reported. */
2281 else if (errno != EIO)
2282 perror_with_name (_("Unable to fetch VSX registers"));
2283 }
2284
7284e1be
UW
2285 if (have_ptrace_getvrregs)
2286 {
2287 gdb_vrregset_t vrregset;
2288
2289 if (ptrace (PTRACE_GETVRREGS, tid, 0, &vrregset) >= 0)
2290 altivec = 1;
2291
2292 /* EIO means that the PTRACE_GETVRREGS request isn't supported.
2293 Anything else needs to be reported. */
2294 else if (errno != EIO)
2295 perror_with_name (_("Unable to fetch AltiVec registers"));
310a98e1
DJ
2296 }
2297
f04c6d38
TJB
2298 /* Power ISA 2.05 (implemented by Power 6 and newer processors) increases
2299 the FPSCR from 32 bits to 64 bits. Even though Power 7 supports this
2300 ISA version, it doesn't have PPC_FEATURE_ARCH_2_05 set, only
2301 PPC_FEATURE_ARCH_2_06. Since for now the only bits used in the higher
2302 half of the register are for Decimal Floating Point, we check if that
2303 feature is available to decide the size of the FPSCR. */
2304 if (ppc_linux_get_hwcap () & PPC_FEATURE_HAS_DFP)
69abc51c
TJB
2305 isa205 = 1;
2306
f4d9bade
UW
2307 if (ppc_linux_get_hwcap () & PPC_FEATURE_CELL)
2308 cell = 1;
2309
409c383c
UW
2310 if (ppc_linux_target_wordsize () == 8)
2311 {
f4d9bade
UW
2312 if (cell)
2313 return tdesc_powerpc_cell64l;
2314 else if (vsx)
409c383c
UW
2315 return isa205? tdesc_powerpc_isa205_vsx64l : tdesc_powerpc_vsx64l;
2316 else if (altivec)
2317 return isa205? tdesc_powerpc_isa205_altivec64l : tdesc_powerpc_altivec64l;
2318
2319 return isa205? tdesc_powerpc_isa205_64l : tdesc_powerpc_64l;
2320 }
7284e1be 2321
f4d9bade
UW
2322 if (cell)
2323 return tdesc_powerpc_cell32l;
2324 else if (vsx)
69abc51c 2325 return isa205? tdesc_powerpc_isa205_vsx32l : tdesc_powerpc_vsx32l;
604c2f83 2326 else if (altivec)
69abc51c 2327 return isa205? tdesc_powerpc_isa205_altivec32l : tdesc_powerpc_altivec32l;
604c2f83 2328
69abc51c 2329 return isa205? tdesc_powerpc_isa205_32l : tdesc_powerpc_32l;
310a98e1
DJ
2330}
2331
10d6c8cd
DJ
2332void _initialize_ppc_linux_nat (void);
2333
2334void
2335_initialize_ppc_linux_nat (void)
2336{
2337 struct target_ops *t;
2338
2339 /* Fill in the generic GNU/Linux methods. */
2340 t = linux_target ();
2341
2342 /* Add our register access methods. */
2343 t->to_fetch_registers = ppc_linux_fetch_inferior_registers;
2344 t->to_store_registers = ppc_linux_store_inferior_registers;
2345
6ffbb7ab
TJB
2346 /* Add our breakpoint/watchpoint methods. */
2347 t->to_can_use_hw_breakpoint = ppc_linux_can_use_hw_breakpoint;
2348 t->to_insert_hw_breakpoint = ppc_linux_insert_hw_breakpoint;
2349 t->to_remove_hw_breakpoint = ppc_linux_remove_hw_breakpoint;
e0d24f8d
WZ
2350 t->to_region_ok_for_hw_watchpoint = ppc_linux_region_ok_for_hw_watchpoint;
2351 t->to_insert_watchpoint = ppc_linux_insert_watchpoint;
2352 t->to_remove_watchpoint = ppc_linux_remove_watchpoint;
2353 t->to_stopped_by_watchpoint = ppc_linux_stopped_by_watchpoint;
2354 t->to_stopped_data_address = ppc_linux_stopped_data_address;
5009afc5 2355 t->to_watchpoint_addr_within_range = ppc_linux_watchpoint_addr_within_range;
0cf6dd15 2356 t->to_can_accel_watchpoint_condition = ppc_linux_can_accel_watchpoint_condition;
e0d24f8d 2357
310a98e1 2358 t->to_read_description = ppc_linux_read_description;
409c383c 2359 t->to_auxv_parse = ppc_linux_auxv_parse;
310a98e1 2360
6ffbb7ab
TJB
2361 observer_attach_thread_exit (ppc_linux_thread_exit);
2362
10d6c8cd 2363 /* Register the target. */
f973ed9c 2364 linux_nat_add_target (t);
9f0bdab8 2365 linux_nat_set_new_thread (t, ppc_linux_new_thread);
10d6c8cd 2366}
This page took 1.112125 seconds and 4 git commands to generate.