Commit | Line | Data |
---|---|---|
06ab9219 TT |
1 | /* Target-dependent header for the RISC-V architecture, for GDB, the |
2 | GNU Debugger. | |
dbbb1059 | 3 | |
b811d2c2 | 4 | Copyright (C) 2018-2020 Free Software Foundation, Inc. |
dbbb1059 | 5 | |
dbbb1059 AB |
6 | This file is part of GDB. |
7 | ||
8 | This program is free software; you can redistribute it and/or modify | |
9 | it under the terms of the GNU General Public License as published by | |
10 | the Free Software Foundation; either version 3 of the License, or | |
11 | (at your option) any later version. | |
12 | ||
13 | This program is distributed in the hope that it will be useful, | |
14 | but WITHOUT ANY WARRANTY; without even the implied warranty of | |
15 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
16 | GNU General Public License for more details. | |
17 | ||
18 | You should have received a copy of the GNU General Public License | |
19 | along with this program. If not, see <http://www.gnu.org/licenses/>. */ | |
20 | ||
21 | #ifndef RISCV_TDEP_H | |
22 | #define RISCV_TDEP_H | |
23 | ||
b5ffee31 AB |
24 | #include "arch/riscv.h" |
25 | ||
dbbb1059 AB |
26 | /* RiscV register numbers. */ |
27 | enum | |
28 | { | |
29 | RISCV_ZERO_REGNUM = 0, /* Read-only register, always 0. */ | |
30 | RISCV_RA_REGNUM = 1, /* Return Address. */ | |
31 | RISCV_SP_REGNUM = 2, /* Stack Pointer. */ | |
32 | RISCV_GP_REGNUM = 3, /* Global Pointer. */ | |
33 | RISCV_TP_REGNUM = 4, /* Thread Pointer. */ | |
34 | RISCV_FP_REGNUM = 8, /* Frame Pointer. */ | |
35 | RISCV_A0_REGNUM = 10, /* First argument. */ | |
36 | RISCV_A1_REGNUM = 11, /* Second argument. */ | |
37 | RISCV_PC_REGNUM = 32, /* Program Counter. */ | |
38 | ||
78a3b0fa AB |
39 | RISCV_NUM_INTEGER_REGS = 32, |
40 | ||
dbbb1059 AB |
41 | RISCV_FIRST_FP_REGNUM = 33, /* First Floating Point Register */ |
42 | RISCV_FA0_REGNUM = 43, | |
43 | RISCV_FA1_REGNUM = RISCV_FA0_REGNUM + 1, | |
44 | RISCV_LAST_FP_REGNUM = 64, /* Last Floating Point Register */ | |
45 | ||
46 | RISCV_FIRST_CSR_REGNUM = 65, /* First CSR */ | |
06ab9219 TT |
47 | #define DECLARE_CSR(name, num) \ |
48 | RISCV_ ## num ## _REGNUM = RISCV_FIRST_CSR_REGNUM + num, | |
dbbb1059 AB |
49 | #include "opcode/riscv-opc.h" |
50 | #undef DECLARE_CSR | |
51 | RISCV_LAST_CSR_REGNUM = 4160, | |
ce73f310 | 52 | RISCV_CSR_LEGACY_MISA_REGNUM = 0xf10 + RISCV_FIRST_CSR_REGNUM, |
dbbb1059 AB |
53 | |
54 | RISCV_PRIV_REGNUM = 4161, | |
55 | ||
56 | RISCV_LAST_REGNUM = RISCV_PRIV_REGNUM | |
57 | }; | |
58 | ||
fb44d95a AB |
59 | /* RiscV DWARF register numbers. */ |
60 | enum | |
61 | { | |
62 | RISCV_DWARF_REGNUM_X0 = 0, | |
63 | RISCV_DWARF_REGNUM_X31 = 31, | |
64 | RISCV_DWARF_REGNUM_F0 = 32, | |
65 | RISCV_DWARF_REGNUM_F31 = 63, | |
66 | }; | |
67 | ||
dbbb1059 AB |
68 | /* RISC-V specific per-architecture information. */ |
69 | struct gdbarch_tdep | |
70 | { | |
113b7b81 AB |
71 | /* Features about the target hardware that impact how the gdbarch is |
72 | configured. Two gdbarch instances are compatible only if this field | |
73 | matches. */ | |
74 | struct riscv_gdbarch_features isa_features; | |
75 | ||
76 | /* Features about the abi that impact how the gdbarch is configured. Two | |
77 | gdbarch instances are compatible only if this field matches. */ | |
78 | struct riscv_gdbarch_features abi_features; | |
270b9329 JW |
79 | |
80 | /* ISA-specific data types. */ | |
b5ffee31 | 81 | struct type *riscv_fpreg_d_type = nullptr; |
dbbb1059 AB |
82 | }; |
83 | ||
8a613826 JW |
84 | |
85 | /* Return the width in bytes of the general purpose registers for GDBARCH. | |
86 | Possible return values are 4, 8, or 16 for RiscV variants RV32, RV64, or | |
87 | RV128. */ | |
411baa47 JW |
88 | extern int riscv_isa_xlen (struct gdbarch *gdbarch); |
89 | ||
113b7b81 AB |
90 | /* Return the width in bytes of the hardware floating point registers for |
91 | GDBARCH. If this architecture has no floating point registers, then | |
92 | return 0. Possible values are 4, 8, or 16 for depending on which of | |
93 | single, double or quad floating point support is available. */ | |
8a613826 JW |
94 | extern int riscv_isa_flen (struct gdbarch *gdbarch); |
95 | ||
113b7b81 AB |
96 | /* Return the width in bytes of the general purpose register abi for |
97 | GDBARCH. This can be equal to, or less than RISCV_ISA_XLEN and reflects | |
98 | how the binary was compiled rather than the hardware that is available. | |
99 | It is possible that a binary compiled for RV32 is being run on an RV64 | |
100 | target, in which case the isa xlen is 8-bytes, and the abi xlen is | |
101 | 4-bytes. This will impact how inferior functions are called. */ | |
102 | extern int riscv_abi_xlen (struct gdbarch *gdbarch); | |
103 | ||
104 | /* Return the width in bytes of the floating point register abi for | |
105 | GDBARCH. This reflects how the binary was compiled rather than the | |
106 | hardware that is available. It is possible that a binary is compiled | |
107 | for single precision floating point, and then run on a target with | |
108 | double precision floating point. A return value of 0 indicates that no | |
109 | floating point abi is in use (floating point arguments will be passed | |
110 | in integer registers) other possible return value are 4, 8, or 16 as | |
111 | with RISCV_ISA_FLEN. */ | |
112 | extern int riscv_abi_flen (struct gdbarch *gdbarch); | |
113 | ||
5c720ed8 | 114 | /* Single step based on where the current instruction will take us. */ |
06ab9219 TT |
115 | extern std::vector<CORE_ADDR> riscv_software_single_step |
116 | (struct regcache *regcache); | |
5c720ed8 | 117 | |
dbbb1059 | 118 | #endif /* RISCV_TDEP_H */ |