* hppa-hpux-tdep.c: New file.
[deliverable/binutils-gdb.git] / gdb / rs6000-tdep.c
CommitLineData
c906108c 1/* Target-dependent code for GDB, the GNU debugger.
b6ba6518 2 Copyright 1986, 1987, 1989, 1991, 1992, 1993, 1994, 1995, 1996, 1997,
2a873819 3 1998, 1999, 2000, 2001, 2002
c906108c
SS
4 Free Software Foundation, Inc.
5
c5aa993b 6 This file is part of GDB.
c906108c 7
c5aa993b
JM
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2 of the License, or
11 (at your option) any later version.
c906108c 12
c5aa993b
JM
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
c906108c 17
c5aa993b
JM
18 You should have received a copy of the GNU General Public License
19 along with this program; if not, write to the Free Software
20 Foundation, Inc., 59 Temple Place - Suite 330,
21 Boston, MA 02111-1307, USA. */
c906108c
SS
22
23#include "defs.h"
24#include "frame.h"
25#include "inferior.h"
26#include "symtab.h"
27#include "target.h"
28#include "gdbcore.h"
29#include "gdbcmd.h"
30#include "symfile.h"
31#include "objfiles.h"
7a78ae4e 32#include "arch-utils.h"
4e052eda 33#include "regcache.h"
d16aafd8 34#include "doublest.h"
fd0407d6 35#include "value.h"
1fcc0bb8 36#include "parser-defs.h"
7a78ae4e 37
2fccf04a 38#include "libbfd.h" /* for bfd_default_set_arch_mach */
7a78ae4e 39#include "coff/internal.h" /* for libcoff.h */
2fccf04a 40#include "libcoff.h" /* for xcoff_data */
11ed25ac
KB
41#include "coff/xcoff.h"
42#include "libxcoff.h"
7a78ae4e 43
9aa1e687 44#include "elf-bfd.h"
7a78ae4e 45
6ded7999 46#include "solib-svr4.h"
9aa1e687 47#include "ppc-tdep.h"
7a78ae4e
ND
48
49/* If the kernel has to deliver a signal, it pushes a sigcontext
50 structure on the stack and then calls the signal handler, passing
51 the address of the sigcontext in an argument register. Usually
52 the signal handler doesn't save this register, so we have to
53 access the sigcontext structure via an offset from the signal handler
54 frame.
55 The following constants were determined by experimentation on AIX 3.2. */
56#define SIG_FRAME_PC_OFFSET 96
57#define SIG_FRAME_LR_OFFSET 108
58#define SIG_FRAME_FP_OFFSET 284
59
7a78ae4e
ND
60/* To be used by skip_prologue. */
61
62struct rs6000_framedata
63 {
64 int offset; /* total size of frame --- the distance
65 by which we decrement sp to allocate
66 the frame */
67 int saved_gpr; /* smallest # of saved gpr */
68 int saved_fpr; /* smallest # of saved fpr */
6be8bc0c 69 int saved_vr; /* smallest # of saved vr */
96ff0de4 70 int saved_ev; /* smallest # of saved ev */
7a78ae4e
ND
71 int alloca_reg; /* alloca register number (frame ptr) */
72 char frameless; /* true if frameless functions. */
73 char nosavedpc; /* true if pc not saved. */
74 int gpr_offset; /* offset of saved gprs from prev sp */
75 int fpr_offset; /* offset of saved fprs from prev sp */
6be8bc0c 76 int vr_offset; /* offset of saved vrs from prev sp */
96ff0de4 77 int ev_offset; /* offset of saved evs from prev sp */
7a78ae4e
ND
78 int lr_offset; /* offset of saved lr */
79 int cr_offset; /* offset of saved cr */
6be8bc0c 80 int vrsave_offset; /* offset of saved vrsave register */
7a78ae4e
ND
81 };
82
83/* Description of a single register. */
84
85struct reg
86 {
87 char *name; /* name of register */
88 unsigned char sz32; /* size on 32-bit arch, 0 if nonextant */
89 unsigned char sz64; /* size on 64-bit arch, 0 if nonextant */
90 unsigned char fpr; /* whether register is floating-point */
489461e2 91 unsigned char pseudo; /* whether register is pseudo */
7a78ae4e
ND
92 };
93
c906108c
SS
94/* Breakpoint shadows for the single step instructions will be kept here. */
95
c5aa993b
JM
96static struct sstep_breaks
97 {
98 /* Address, or 0 if this is not in use. */
99 CORE_ADDR address;
100 /* Shadow contents. */
101 char data[4];
102 }
103stepBreaks[2];
c906108c
SS
104
105/* Hook for determining the TOC address when calling functions in the
106 inferior under AIX. The initialization code in rs6000-nat.c sets
107 this hook to point to find_toc_address. */
108
7a78ae4e
ND
109CORE_ADDR (*rs6000_find_toc_address_hook) (CORE_ADDR) = NULL;
110
111/* Hook to set the current architecture when starting a child process.
112 rs6000-nat.c sets this. */
113
114void (*rs6000_set_host_arch_hook) (int) = NULL;
c906108c
SS
115
116/* Static function prototypes */
117
a14ed312
KB
118static CORE_ADDR branch_dest (int opcode, int instr, CORE_ADDR pc,
119 CORE_ADDR safety);
077276e8
KB
120static CORE_ADDR skip_prologue (CORE_ADDR, CORE_ADDR,
121 struct rs6000_framedata *);
7a78ae4e
ND
122static void frame_get_saved_regs (struct frame_info * fi,
123 struct rs6000_framedata * fdatap);
124static CORE_ADDR frame_initial_stack_address (struct frame_info *);
c906108c 125
64b84175
KB
126/* Is REGNO an AltiVec register? Return 1 if so, 0 otherwise. */
127int
128altivec_register_p (int regno)
129{
130 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
131 if (tdep->ppc_vr0_regnum < 0 || tdep->ppc_vrsave_regnum < 0)
132 return 0;
133 else
134 return (regno >= tdep->ppc_vr0_regnum && regno <= tdep->ppc_vrsave_regnum);
135}
136
7a78ae4e 137/* Read a LEN-byte address from debugged memory address MEMADDR. */
c906108c 138
7a78ae4e
ND
139static CORE_ADDR
140read_memory_addr (CORE_ADDR memaddr, int len)
141{
142 return read_memory_unsigned_integer (memaddr, len);
143}
c906108c 144
7a78ae4e
ND
145static CORE_ADDR
146rs6000_skip_prologue (CORE_ADDR pc)
b83266a0
SS
147{
148 struct rs6000_framedata frame;
077276e8 149 pc = skip_prologue (pc, 0, &frame);
b83266a0
SS
150 return pc;
151}
152
153
c906108c
SS
154/* Fill in fi->saved_regs */
155
156struct frame_extra_info
157{
158 /* Functions calling alloca() change the value of the stack
159 pointer. We need to use initial stack pointer (which is saved in
160 r31 by gcc) in such cases. If a compiler emits traceback table,
161 then we should use the alloca register specified in traceback
162 table. FIXME. */
c5aa993b 163 CORE_ADDR initial_sp; /* initial stack pointer. */
c906108c
SS
164};
165
9aa1e687 166void
7a78ae4e 167rs6000_init_extra_frame_info (int fromleaf, struct frame_info *fi)
c906108c 168{
c5aa993b 169 fi->extra_info = (struct frame_extra_info *)
c906108c
SS
170 frame_obstack_alloc (sizeof (struct frame_extra_info));
171 fi->extra_info->initial_sp = 0;
bdd78e62
AC
172 if (get_next_frame (fi) != NULL
173 && get_frame_pc (fi) < TEXT_SEGMENT_BASE)
7a292a7a 174 /* We're in get_prev_frame */
c906108c
SS
175 /* and this is a special signal frame. */
176 /* (fi->pc will be some low address in the kernel, */
177 /* to which the signal handler returns). */
5a203e44 178 deprecated_set_frame_type (fi, SIGTRAMP_FRAME);
c906108c
SS
179}
180
7a78ae4e
ND
181/* Put here the code to store, into a struct frame_saved_regs,
182 the addresses of the saved registers of frame described by FRAME_INFO.
183 This includes special registers such as pc and fp saved in special
184 ways in the stack frame. sp is even more special:
185 the address we return for it IS the sp for the next frame. */
c906108c 186
7a78ae4e
ND
187/* In this implementation for RS/6000, we do *not* save sp. I am
188 not sure if it will be needed. The following function takes care of gpr's
189 and fpr's only. */
190
9aa1e687 191void
7a78ae4e 192rs6000_frame_init_saved_regs (struct frame_info *fi)
c906108c
SS
193{
194 frame_get_saved_regs (fi, NULL);
195}
196
7a78ae4e
ND
197static CORE_ADDR
198rs6000_frame_args_address (struct frame_info *fi)
c906108c
SS
199{
200 if (fi->extra_info->initial_sp != 0)
201 return fi->extra_info->initial_sp;
202 else
203 return frame_initial_stack_address (fi);
204}
205
7a78ae4e
ND
206/* Immediately after a function call, return the saved pc.
207 Can't go through the frames for this because on some machines
208 the new frame is not set up until the new function executes
209 some instructions. */
210
211static CORE_ADDR
212rs6000_saved_pc_after_call (struct frame_info *fi)
213{
2188cbdd 214 return read_register (gdbarch_tdep (current_gdbarch)->ppc_lr_regnum);
7a78ae4e 215}
c906108c
SS
216
217/* Calculate the destination of a branch/jump. Return -1 if not a branch. */
218
219static CORE_ADDR
7a78ae4e 220branch_dest (int opcode, int instr, CORE_ADDR pc, CORE_ADDR safety)
c906108c
SS
221{
222 CORE_ADDR dest;
223 int immediate;
224 int absolute;
225 int ext_op;
226
227 absolute = (int) ((instr >> 1) & 1);
228
c5aa993b
JM
229 switch (opcode)
230 {
231 case 18:
232 immediate = ((instr & ~3) << 6) >> 6; /* br unconditional */
233 if (absolute)
234 dest = immediate;
235 else
236 dest = pc + immediate;
237 break;
238
239 case 16:
240 immediate = ((instr & ~3) << 16) >> 16; /* br conditional */
241 if (absolute)
242 dest = immediate;
243 else
244 dest = pc + immediate;
245 break;
246
247 case 19:
248 ext_op = (instr >> 1) & 0x3ff;
249
250 if (ext_op == 16) /* br conditional register */
251 {
2188cbdd 252 dest = read_register (gdbarch_tdep (current_gdbarch)->ppc_lr_regnum) & ~3;
c5aa993b
JM
253
254 /* If we are about to return from a signal handler, dest is
255 something like 0x3c90. The current frame is a signal handler
256 caller frame, upon completion of the sigreturn system call
257 execution will return to the saved PC in the frame. */
258 if (dest < TEXT_SEGMENT_BASE)
259 {
260 struct frame_info *fi;
261
262 fi = get_current_frame ();
263 if (fi != NULL)
8b36eed8 264 dest = read_memory_addr (get_frame_base (fi) + SIG_FRAME_PC_OFFSET,
21283beb 265 gdbarch_tdep (current_gdbarch)->wordsize);
c5aa993b
JM
266 }
267 }
268
269 else if (ext_op == 528) /* br cond to count reg */
270 {
2188cbdd 271 dest = read_register (gdbarch_tdep (current_gdbarch)->ppc_ctr_regnum) & ~3;
c5aa993b
JM
272
273 /* If we are about to execute a system call, dest is something
274 like 0x22fc or 0x3b00. Upon completion the system call
275 will return to the address in the link register. */
276 if (dest < TEXT_SEGMENT_BASE)
2188cbdd 277 dest = read_register (gdbarch_tdep (current_gdbarch)->ppc_lr_regnum) & ~3;
c5aa993b
JM
278 }
279 else
280 return -1;
281 break;
c906108c 282
c5aa993b
JM
283 default:
284 return -1;
285 }
c906108c
SS
286 return (dest < TEXT_SEGMENT_BASE) ? safety : dest;
287}
288
289
290/* Sequence of bytes for breakpoint instruction. */
291
292#define BIG_BREAKPOINT { 0x7d, 0x82, 0x10, 0x08 }
293#define LITTLE_BREAKPOINT { 0x08, 0x10, 0x82, 0x7d }
294
f4f9705a 295const static unsigned char *
7a78ae4e 296rs6000_breakpoint_from_pc (CORE_ADDR *bp_addr, int *bp_size)
c906108c
SS
297{
298 static unsigned char big_breakpoint[] = BIG_BREAKPOINT;
299 static unsigned char little_breakpoint[] = LITTLE_BREAKPOINT;
300 *bp_size = 4;
d7449b42 301 if (TARGET_BYTE_ORDER == BFD_ENDIAN_BIG)
c906108c
SS
302 return big_breakpoint;
303 else
304 return little_breakpoint;
305}
306
307
308/* AIX does not support PT_STEP. Simulate it. */
309
310void
379d08a1
AC
311rs6000_software_single_step (enum target_signal signal,
312 int insert_breakpoints_p)
c906108c 313{
7c40d541
KB
314 CORE_ADDR dummy;
315 int breakp_sz;
f4f9705a 316 const char *breakp = rs6000_breakpoint_from_pc (&dummy, &breakp_sz);
c906108c
SS
317 int ii, insn;
318 CORE_ADDR loc;
319 CORE_ADDR breaks[2];
320 int opcode;
321
c5aa993b
JM
322 if (insert_breakpoints_p)
323 {
c906108c 324
c5aa993b 325 loc = read_pc ();
c906108c 326
c5aa993b 327 insn = read_memory_integer (loc, 4);
c906108c 328
7c40d541 329 breaks[0] = loc + breakp_sz;
c5aa993b
JM
330 opcode = insn >> 26;
331 breaks[1] = branch_dest (opcode, insn, loc, breaks[0]);
c906108c 332
c5aa993b
JM
333 /* Don't put two breakpoints on the same address. */
334 if (breaks[1] == breaks[0])
335 breaks[1] = -1;
c906108c 336
c5aa993b 337 stepBreaks[1].address = 0;
c906108c 338
c5aa993b
JM
339 for (ii = 0; ii < 2; ++ii)
340 {
c906108c 341
c5aa993b
JM
342 /* ignore invalid breakpoint. */
343 if (breaks[ii] == -1)
344 continue;
7c40d541 345 target_insert_breakpoint (breaks[ii], stepBreaks[ii].data);
c5aa993b
JM
346 stepBreaks[ii].address = breaks[ii];
347 }
c906108c 348
c5aa993b
JM
349 }
350 else
351 {
c906108c 352
c5aa993b
JM
353 /* remove step breakpoints. */
354 for (ii = 0; ii < 2; ++ii)
355 if (stepBreaks[ii].address != 0)
7c40d541
KB
356 target_remove_breakpoint (stepBreaks[ii].address,
357 stepBreaks[ii].data);
c5aa993b 358 }
c906108c 359 errno = 0; /* FIXME, don't ignore errors! */
c5aa993b 360 /* What errors? {read,write}_memory call error(). */
c906108c
SS
361}
362
363
364/* return pc value after skipping a function prologue and also return
365 information about a function frame.
366
367 in struct rs6000_framedata fdata:
c5aa993b
JM
368 - frameless is TRUE, if function does not have a frame.
369 - nosavedpc is TRUE, if function does not save %pc value in its frame.
370 - offset is the initial size of this stack frame --- the amount by
371 which we decrement the sp to allocate the frame.
372 - saved_gpr is the number of the first saved gpr.
373 - saved_fpr is the number of the first saved fpr.
6be8bc0c 374 - saved_vr is the number of the first saved vr.
96ff0de4 375 - saved_ev is the number of the first saved ev.
c5aa993b
JM
376 - alloca_reg is the number of the register used for alloca() handling.
377 Otherwise -1.
378 - gpr_offset is the offset of the first saved gpr from the previous frame.
379 - fpr_offset is the offset of the first saved fpr from the previous frame.
6be8bc0c 380 - vr_offset is the offset of the first saved vr from the previous frame.
96ff0de4 381 - ev_offset is the offset of the first saved ev from the previous frame.
c5aa993b
JM
382 - lr_offset is the offset of the saved lr
383 - cr_offset is the offset of the saved cr
6be8bc0c 384 - vrsave_offset is the offset of the saved vrsave register
c5aa993b 385 */
c906108c
SS
386
387#define SIGNED_SHORT(x) \
388 ((sizeof (short) == 2) \
389 ? ((int)(short)(x)) \
390 : ((int)((((x) & 0xffff) ^ 0x8000) - 0x8000)))
391
392#define GET_SRC_REG(x) (((x) >> 21) & 0x1f)
393
55d05f3b
KB
394/* Limit the number of skipped non-prologue instructions, as the examining
395 of the prologue is expensive. */
396static int max_skip_non_prologue_insns = 10;
397
398/* Given PC representing the starting address of a function, and
399 LIM_PC which is the (sloppy) limit to which to scan when looking
400 for a prologue, attempt to further refine this limit by using
401 the line data in the symbol table. If successful, a better guess
402 on where the prologue ends is returned, otherwise the previous
403 value of lim_pc is returned. */
404static CORE_ADDR
405refine_prologue_limit (CORE_ADDR pc, CORE_ADDR lim_pc)
406{
407 struct symtab_and_line prologue_sal;
408
409 prologue_sal = find_pc_line (pc, 0);
410 if (prologue_sal.line != 0)
411 {
412 int i;
413 CORE_ADDR addr = prologue_sal.end;
414
415 /* Handle the case in which compiler's optimizer/scheduler
416 has moved instructions into the prologue. We scan ahead
417 in the function looking for address ranges whose corresponding
418 line number is less than or equal to the first one that we
419 found for the function. (It can be less than when the
420 scheduler puts a body instruction before the first prologue
421 instruction.) */
422 for (i = 2 * max_skip_non_prologue_insns;
423 i > 0 && (lim_pc == 0 || addr < lim_pc);
424 i--)
425 {
426 struct symtab_and_line sal;
427
428 sal = find_pc_line (addr, 0);
429 if (sal.line == 0)
430 break;
431 if (sal.line <= prologue_sal.line
432 && sal.symtab == prologue_sal.symtab)
433 {
434 prologue_sal = sal;
435 }
436 addr = sal.end;
437 }
438
439 if (lim_pc == 0 || prologue_sal.end < lim_pc)
440 lim_pc = prologue_sal.end;
441 }
442 return lim_pc;
443}
444
445
7a78ae4e 446static CORE_ADDR
077276e8 447skip_prologue (CORE_ADDR pc, CORE_ADDR lim_pc, struct rs6000_framedata *fdata)
c906108c
SS
448{
449 CORE_ADDR orig_pc = pc;
55d05f3b 450 CORE_ADDR last_prologue_pc = pc;
6be8bc0c 451 CORE_ADDR li_found_pc = 0;
c906108c
SS
452 char buf[4];
453 unsigned long op;
454 long offset = 0;
6be8bc0c 455 long vr_saved_offset = 0;
482ca3f5
KB
456 int lr_reg = -1;
457 int cr_reg = -1;
6be8bc0c 458 int vr_reg = -1;
96ff0de4
EZ
459 int ev_reg = -1;
460 long ev_offset = 0;
6be8bc0c 461 int vrsave_reg = -1;
c906108c
SS
462 int reg;
463 int framep = 0;
464 int minimal_toc_loaded = 0;
ddb20c56 465 int prev_insn_was_prologue_insn = 1;
55d05f3b 466 int num_skip_non_prologue_insns = 0;
96ff0de4 467 const struct bfd_arch_info *arch_info = gdbarch_bfd_arch_info (current_gdbarch);
6f99cb26 468 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
96ff0de4 469
55d05f3b
KB
470 /* Attempt to find the end of the prologue when no limit is specified.
471 Note that refine_prologue_limit() has been written so that it may
472 be used to "refine" the limits of non-zero PC values too, but this
473 is only safe if we 1) trust the line information provided by the
474 compiler and 2) iterate enough to actually find the end of the
475 prologue.
476
477 It may become a good idea at some point (for both performance and
478 accuracy) to unconditionally call refine_prologue_limit(). But,
479 until we can make a clear determination that this is beneficial,
480 we'll play it safe and only use it to obtain a limit when none
481 has been specified. */
482 if (lim_pc == 0)
483 lim_pc = refine_prologue_limit (pc, lim_pc);
c906108c 484
ddb20c56 485 memset (fdata, 0, sizeof (struct rs6000_framedata));
c906108c
SS
486 fdata->saved_gpr = -1;
487 fdata->saved_fpr = -1;
6be8bc0c 488 fdata->saved_vr = -1;
96ff0de4 489 fdata->saved_ev = -1;
c906108c
SS
490 fdata->alloca_reg = -1;
491 fdata->frameless = 1;
492 fdata->nosavedpc = 1;
493
55d05f3b 494 for (;; pc += 4)
c906108c 495 {
ddb20c56
KB
496 /* Sometimes it isn't clear if an instruction is a prologue
497 instruction or not. When we encounter one of these ambiguous
498 cases, we'll set prev_insn_was_prologue_insn to 0 (false).
499 Otherwise, we'll assume that it really is a prologue instruction. */
500 if (prev_insn_was_prologue_insn)
501 last_prologue_pc = pc;
55d05f3b
KB
502
503 /* Stop scanning if we've hit the limit. */
504 if (lim_pc != 0 && pc >= lim_pc)
505 break;
506
ddb20c56
KB
507 prev_insn_was_prologue_insn = 1;
508
55d05f3b 509 /* Fetch the instruction and convert it to an integer. */
ddb20c56
KB
510 if (target_read_memory (pc, buf, 4))
511 break;
512 op = extract_signed_integer (buf, 4);
c906108c 513
c5aa993b
JM
514 if ((op & 0xfc1fffff) == 0x7c0802a6)
515 { /* mflr Rx */
516 lr_reg = (op & 0x03e00000) | 0x90010000;
517 continue;
c906108c 518
c5aa993b
JM
519 }
520 else if ((op & 0xfc1fffff) == 0x7c000026)
521 { /* mfcr Rx */
522 cr_reg = (op & 0x03e00000) | 0x90010000;
523 continue;
c906108c 524
c906108c 525 }
c5aa993b
JM
526 else if ((op & 0xfc1f0000) == 0xd8010000)
527 { /* stfd Rx,NUM(r1) */
528 reg = GET_SRC_REG (op);
529 if (fdata->saved_fpr == -1 || fdata->saved_fpr > reg)
530 {
531 fdata->saved_fpr = reg;
532 fdata->fpr_offset = SIGNED_SHORT (op) + offset;
533 }
534 continue;
c906108c 535
c5aa993b
JM
536 }
537 else if (((op & 0xfc1f0000) == 0xbc010000) || /* stm Rx, NUM(r1) */
7a78ae4e
ND
538 (((op & 0xfc1f0000) == 0x90010000 || /* st rx,NUM(r1) */
539 (op & 0xfc1f0003) == 0xf8010000) && /* std rx,NUM(r1) */
540 (op & 0x03e00000) >= 0x01a00000)) /* rx >= r13 */
c5aa993b
JM
541 {
542
543 reg = GET_SRC_REG (op);
544 if (fdata->saved_gpr == -1 || fdata->saved_gpr > reg)
545 {
546 fdata->saved_gpr = reg;
7a78ae4e
ND
547 if ((op & 0xfc1f0003) == 0xf8010000)
548 op = (op >> 1) << 1;
c5aa993b
JM
549 fdata->gpr_offset = SIGNED_SHORT (op) + offset;
550 }
551 continue;
c906108c 552
ddb20c56
KB
553 }
554 else if ((op & 0xffff0000) == 0x60000000)
555 {
96ff0de4 556 /* nop */
ddb20c56
KB
557 /* Allow nops in the prologue, but do not consider them to
558 be part of the prologue unless followed by other prologue
559 instructions. */
560 prev_insn_was_prologue_insn = 0;
561 continue;
562
c906108c 563 }
c5aa993b
JM
564 else if ((op & 0xffff0000) == 0x3c000000)
565 { /* addis 0,0,NUM, used
566 for >= 32k frames */
567 fdata->offset = (op & 0x0000ffff) << 16;
568 fdata->frameless = 0;
569 continue;
570
571 }
572 else if ((op & 0xffff0000) == 0x60000000)
573 { /* ori 0,0,NUM, 2nd ha
574 lf of >= 32k frames */
575 fdata->offset |= (op & 0x0000ffff);
576 fdata->frameless = 0;
577 continue;
578
579 }
482ca3f5 580 else if (lr_reg != -1 && (op & 0xffff0000) == lr_reg)
c5aa993b
JM
581 { /* st Rx,NUM(r1)
582 where Rx == lr */
583 fdata->lr_offset = SIGNED_SHORT (op) + offset;
584 fdata->nosavedpc = 0;
585 lr_reg = 0;
586 continue;
587
588 }
482ca3f5 589 else if (cr_reg != -1 && (op & 0xffff0000) == cr_reg)
c5aa993b
JM
590 { /* st Rx,NUM(r1)
591 where Rx == cr */
592 fdata->cr_offset = SIGNED_SHORT (op) + offset;
593 cr_reg = 0;
594 continue;
595
596 }
597 else if (op == 0x48000005)
598 { /* bl .+4 used in
599 -mrelocatable */
600 continue;
601
602 }
603 else if (op == 0x48000004)
604 { /* b .+4 (xlc) */
605 break;
606
c5aa993b 607 }
6be8bc0c
EZ
608 else if ((op & 0xffff0000) == 0x3fc00000 || /* addis 30,0,foo@ha, used
609 in V.4 -mminimal-toc */
c5aa993b
JM
610 (op & 0xffff0000) == 0x3bde0000)
611 { /* addi 30,30,foo@l */
612 continue;
c906108c 613
c5aa993b
JM
614 }
615 else if ((op & 0xfc000001) == 0x48000001)
616 { /* bl foo,
617 to save fprs??? */
c906108c 618
c5aa993b 619 fdata->frameless = 0;
6be8bc0c
EZ
620 /* Don't skip over the subroutine call if it is not within
621 the first three instructions of the prologue. */
c5aa993b
JM
622 if ((pc - orig_pc) > 8)
623 break;
624
625 op = read_memory_integer (pc + 4, 4);
626
6be8bc0c
EZ
627 /* At this point, make sure this is not a trampoline
628 function (a function that simply calls another functions,
629 and nothing else). If the next is not a nop, this branch
630 was part of the function prologue. */
c5aa993b
JM
631
632 if (op == 0x4def7b82 || op == 0) /* crorc 15, 15, 15 */
633 break; /* don't skip over
634 this branch */
635 continue;
636
637 /* update stack pointer */
638 }
7a78ae4e
ND
639 else if ((op & 0xffff0000) == 0x94210000 || /* stu r1,NUM(r1) */
640 (op & 0xffff0003) == 0xf8210001) /* stdu r1,NUM(r1) */
641 {
c5aa993b 642 fdata->frameless = 0;
7a78ae4e
ND
643 if ((op & 0xffff0003) == 0xf8210001)
644 op = (op >> 1) << 1;
c5aa993b
JM
645 fdata->offset = SIGNED_SHORT (op);
646 offset = fdata->offset;
647 continue;
648
649 }
650 else if (op == 0x7c21016e)
651 { /* stwux 1,1,0 */
652 fdata->frameless = 0;
653 offset = fdata->offset;
654 continue;
655
656 /* Load up minimal toc pointer */
657 }
658 else if ((op >> 22) == 0x20f
659 && !minimal_toc_loaded)
660 { /* l r31,... or l r30,... */
661 minimal_toc_loaded = 1;
662 continue;
663
f6077098
KB
664 /* move parameters from argument registers to local variable
665 registers */
666 }
667 else if ((op & 0xfc0007fe) == 0x7c000378 && /* mr(.) Rx,Ry */
668 (((op >> 21) & 31) >= 3) && /* R3 >= Ry >= R10 */
669 (((op >> 21) & 31) <= 10) &&
96ff0de4 670 ((long) ((op >> 16) & 31) >= fdata->saved_gpr)) /* Rx: local var reg */
f6077098
KB
671 {
672 continue;
673
c5aa993b
JM
674 /* store parameters in stack */
675 }
6be8bc0c 676 else if ((op & 0xfc1f0003) == 0xf8010000 || /* std rx,NUM(r1) */
c5aa993b 677 (op & 0xfc1f0000) == 0xd8010000 || /* stfd Rx,NUM(r1) */
7a78ae4e
ND
678 (op & 0xfc1f0000) == 0xfc010000) /* frsp, fp?,NUM(r1) */
679 {
c5aa993b 680 continue;
c906108c 681
c5aa993b
JM
682 /* store parameters in stack via frame pointer */
683 }
684 else if (framep &&
685 ((op & 0xfc1f0000) == 0x901f0000 || /* st rx,NUM(r1) */
686 (op & 0xfc1f0000) == 0xd81f0000 || /* stfd Rx,NUM(r1) */
687 (op & 0xfc1f0000) == 0xfc1f0000))
688 { /* frsp, fp?,NUM(r1) */
689 continue;
690
691 /* Set up frame pointer */
692 }
693 else if (op == 0x603f0000 /* oril r31, r1, 0x0 */
694 || op == 0x7c3f0b78)
695 { /* mr r31, r1 */
696 fdata->frameless = 0;
697 framep = 1;
6f99cb26 698 fdata->alloca_reg = (tdep->ppc_gp0_regnum + 31);
c5aa993b
JM
699 continue;
700
701 /* Another way to set up the frame pointer. */
702 }
703 else if ((op & 0xfc1fffff) == 0x38010000)
704 { /* addi rX, r1, 0x0 */
705 fdata->frameless = 0;
706 framep = 1;
6f99cb26
AC
707 fdata->alloca_reg = (tdep->ppc_gp0_regnum
708 + ((op & ~0x38010000) >> 21));
c5aa993b 709 continue;
c5aa993b 710 }
6be8bc0c
EZ
711 /* AltiVec related instructions. */
712 /* Store the vrsave register (spr 256) in another register for
713 later manipulation, or load a register into the vrsave
714 register. 2 instructions are used: mfvrsave and
715 mtvrsave. They are shorthand notation for mfspr Rn, SPR256
716 and mtspr SPR256, Rn. */
717 /* mfspr Rn SPR256 == 011111 nnnnn 0000001000 01010100110
718 mtspr SPR256 Rn == 011111 nnnnn 0000001000 01110100110 */
719 else if ((op & 0xfc1fffff) == 0x7c0042a6) /* mfvrsave Rn */
720 {
721 vrsave_reg = GET_SRC_REG (op);
722 continue;
723 }
724 else if ((op & 0xfc1fffff) == 0x7c0043a6) /* mtvrsave Rn */
725 {
726 continue;
727 }
728 /* Store the register where vrsave was saved to onto the stack:
729 rS is the register where vrsave was stored in a previous
730 instruction. */
731 /* 100100 sssss 00001 dddddddd dddddddd */
732 else if ((op & 0xfc1f0000) == 0x90010000) /* stw rS, d(r1) */
733 {
734 if (vrsave_reg == GET_SRC_REG (op))
735 {
736 fdata->vrsave_offset = SIGNED_SHORT (op) + offset;
737 vrsave_reg = -1;
738 }
739 continue;
740 }
741 /* Compute the new value of vrsave, by modifying the register
742 where vrsave was saved to. */
743 else if (((op & 0xfc000000) == 0x64000000) /* oris Ra, Rs, UIMM */
744 || ((op & 0xfc000000) == 0x60000000))/* ori Ra, Rs, UIMM */
745 {
746 continue;
747 }
748 /* li r0, SIMM (short for addi r0, 0, SIMM). This is the first
749 in a pair of insns to save the vector registers on the
750 stack. */
751 /* 001110 00000 00000 iiii iiii iiii iiii */
96ff0de4
EZ
752 /* 001110 01110 00000 iiii iiii iiii iiii */
753 else if ((op & 0xffff0000) == 0x38000000 /* li r0, SIMM */
754 || (op & 0xffff0000) == 0x39c00000) /* li r14, SIMM */
6be8bc0c
EZ
755 {
756 li_found_pc = pc;
757 vr_saved_offset = SIGNED_SHORT (op);
758 }
759 /* Store vector register S at (r31+r0) aligned to 16 bytes. */
760 /* 011111 sssss 11111 00000 00111001110 */
761 else if ((op & 0xfc1fffff) == 0x7c1f01ce) /* stvx Vs, R31, R0 */
762 {
763 if (pc == (li_found_pc + 4))
764 {
765 vr_reg = GET_SRC_REG (op);
766 /* If this is the first vector reg to be saved, or if
767 it has a lower number than others previously seen,
768 reupdate the frame info. */
769 if (fdata->saved_vr == -1 || fdata->saved_vr > vr_reg)
770 {
771 fdata->saved_vr = vr_reg;
772 fdata->vr_offset = vr_saved_offset + offset;
773 }
774 vr_saved_offset = -1;
775 vr_reg = -1;
776 li_found_pc = 0;
777 }
778 }
779 /* End AltiVec related instructions. */
96ff0de4
EZ
780
781 /* Start BookE related instructions. */
782 /* Store gen register S at (r31+uimm).
783 Any register less than r13 is volatile, so we don't care. */
784 /* 000100 sssss 11111 iiiii 01100100001 */
785 else if (arch_info->mach == bfd_mach_ppc_e500
786 && (op & 0xfc1f07ff) == 0x101f0321) /* evstdd Rs,uimm(R31) */
787 {
788 if ((op & 0x03e00000) >= 0x01a00000) /* Rs >= r13 */
789 {
790 unsigned int imm;
791 ev_reg = GET_SRC_REG (op);
792 imm = (op >> 11) & 0x1f;
793 ev_offset = imm * 8;
794 /* If this is the first vector reg to be saved, or if
795 it has a lower number than others previously seen,
796 reupdate the frame info. */
797 if (fdata->saved_ev == -1 || fdata->saved_ev > ev_reg)
798 {
799 fdata->saved_ev = ev_reg;
800 fdata->ev_offset = ev_offset + offset;
801 }
802 }
803 continue;
804 }
805 /* Store gen register rS at (r1+rB). */
806 /* 000100 sssss 00001 bbbbb 01100100000 */
807 else if (arch_info->mach == bfd_mach_ppc_e500
808 && (op & 0xffe007ff) == 0x13e00320) /* evstddx RS,R1,Rb */
809 {
810 if (pc == (li_found_pc + 4))
811 {
812 ev_reg = GET_SRC_REG (op);
813 /* If this is the first vector reg to be saved, or if
814 it has a lower number than others previously seen,
815 reupdate the frame info. */
816 /* We know the contents of rB from the previous instruction. */
817 if (fdata->saved_ev == -1 || fdata->saved_ev > ev_reg)
818 {
819 fdata->saved_ev = ev_reg;
820 fdata->ev_offset = vr_saved_offset + offset;
821 }
822 vr_saved_offset = -1;
823 ev_reg = -1;
824 li_found_pc = 0;
825 }
826 continue;
827 }
828 /* Store gen register r31 at (rA+uimm). */
829 /* 000100 11111 aaaaa iiiii 01100100001 */
830 else if (arch_info->mach == bfd_mach_ppc_e500
831 && (op & 0xffe007ff) == 0x13e00321) /* evstdd R31,Ra,UIMM */
832 {
833 /* Wwe know that the source register is 31 already, but
834 it can't hurt to compute it. */
835 ev_reg = GET_SRC_REG (op);
836 ev_offset = ((op >> 11) & 0x1f) * 8;
837 /* If this is the first vector reg to be saved, or if
838 it has a lower number than others previously seen,
839 reupdate the frame info. */
840 if (fdata->saved_ev == -1 || fdata->saved_ev > ev_reg)
841 {
842 fdata->saved_ev = ev_reg;
843 fdata->ev_offset = ev_offset + offset;
844 }
845
846 continue;
847 }
848 /* Store gen register S at (r31+r0).
849 Store param on stack when offset from SP bigger than 4 bytes. */
850 /* 000100 sssss 11111 00000 01100100000 */
851 else if (arch_info->mach == bfd_mach_ppc_e500
852 && (op & 0xfc1fffff) == 0x101f0320) /* evstddx Rs,R31,R0 */
853 {
854 if (pc == (li_found_pc + 4))
855 {
856 if ((op & 0x03e00000) >= 0x01a00000)
857 {
858 ev_reg = GET_SRC_REG (op);
859 /* If this is the first vector reg to be saved, or if
860 it has a lower number than others previously seen,
861 reupdate the frame info. */
862 /* We know the contents of r0 from the previous
863 instruction. */
864 if (fdata->saved_ev == -1 || fdata->saved_ev > ev_reg)
865 {
866 fdata->saved_ev = ev_reg;
867 fdata->ev_offset = vr_saved_offset + offset;
868 }
869 ev_reg = -1;
870 }
871 vr_saved_offset = -1;
872 li_found_pc = 0;
873 continue;
874 }
875 }
876 /* End BookE related instructions. */
877
c5aa993b
JM
878 else
879 {
55d05f3b
KB
880 /* Not a recognized prologue instruction.
881 Handle optimizer code motions into the prologue by continuing
882 the search if we have no valid frame yet or if the return
883 address is not yet saved in the frame. */
884 if (fdata->frameless == 0
885 && (lr_reg == -1 || fdata->nosavedpc == 0))
886 break;
887
888 if (op == 0x4e800020 /* blr */
889 || op == 0x4e800420) /* bctr */
890 /* Do not scan past epilogue in frameless functions or
891 trampolines. */
892 break;
893 if ((op & 0xf4000000) == 0x40000000) /* bxx */
64366f1c 894 /* Never skip branches. */
55d05f3b
KB
895 break;
896
897 if (num_skip_non_prologue_insns++ > max_skip_non_prologue_insns)
898 /* Do not scan too many insns, scanning insns is expensive with
899 remote targets. */
900 break;
901
902 /* Continue scanning. */
903 prev_insn_was_prologue_insn = 0;
904 continue;
c5aa993b 905 }
c906108c
SS
906 }
907
908#if 0
909/* I have problems with skipping over __main() that I need to address
910 * sometime. Previously, I used to use misc_function_vector which
911 * didn't work as well as I wanted to be. -MGO */
912
913 /* If the first thing after skipping a prolog is a branch to a function,
914 this might be a call to an initializer in main(), introduced by gcc2.
64366f1c 915 We'd like to skip over it as well. Fortunately, xlc does some extra
c906108c 916 work before calling a function right after a prologue, thus we can
64366f1c 917 single out such gcc2 behaviour. */
c906108c 918
c906108c 919
c5aa993b
JM
920 if ((op & 0xfc000001) == 0x48000001)
921 { /* bl foo, an initializer function? */
922 op = read_memory_integer (pc + 4, 4);
923
924 if (op == 0x4def7b82)
925 { /* cror 0xf, 0xf, 0xf (nop) */
c906108c 926
64366f1c
EZ
927 /* Check and see if we are in main. If so, skip over this
928 initializer function as well. */
c906108c 929
c5aa993b 930 tmp = find_pc_misc_function (pc);
51cc5b07 931 if (tmp >= 0 && STREQ (misc_function_vector[tmp].name, main_name ()))
c5aa993b
JM
932 return pc + 8;
933 }
c906108c 934 }
c906108c 935#endif /* 0 */
c5aa993b
JM
936
937 fdata->offset = -fdata->offset;
ddb20c56 938 return last_prologue_pc;
c906108c
SS
939}
940
941
942/*************************************************************************
f6077098 943 Support for creating pushing a dummy frame into the stack, and popping
c906108c
SS
944 frames, etc.
945*************************************************************************/
946
c906108c 947
64366f1c 948/* Pop the innermost frame, go back to the caller. */
c5aa993b 949
c906108c 950static void
7a78ae4e 951rs6000_pop_frame (void)
c906108c 952{
470d5666 953 CORE_ADDR pc, lr, sp, prev_sp, addr; /* %pc, %lr, %sp */
c906108c
SS
954 struct rs6000_framedata fdata;
955 struct frame_info *frame = get_current_frame ();
470d5666 956 int ii, wordsize;
c906108c
SS
957
958 pc = read_pc ();
c193f6ac 959 sp = get_frame_base (frame);
c906108c 960
bdd78e62 961 if (DEPRECATED_PC_IN_CALL_DUMMY (get_frame_pc (frame),
8b36eed8
AC
962 get_frame_base (frame),
963 get_frame_base (frame)))
c906108c 964 {
7a78ae4e
ND
965 generic_pop_dummy_frame ();
966 flush_cached_frames ();
967 return;
c906108c
SS
968 }
969
970 /* Make sure that all registers are valid. */
73937e03 971 deprecated_read_register_bytes (0, NULL, REGISTER_BYTES);
c906108c 972
64366f1c 973 /* Figure out previous %pc value. If the function is frameless, it is
c906108c 974 still in the link register, otherwise walk the frames and retrieve the
64366f1c 975 saved %pc value in the previous frame. */
c906108c 976
bdd78e62
AC
977 addr = get_pc_function_start (get_frame_pc (frame));
978 (void) skip_prologue (addr, get_frame_pc (frame), &fdata);
c906108c 979
21283beb 980 wordsize = gdbarch_tdep (current_gdbarch)->wordsize;
c906108c
SS
981 if (fdata.frameless)
982 prev_sp = sp;
983 else
7a78ae4e 984 prev_sp = read_memory_addr (sp, wordsize);
c906108c 985 if (fdata.lr_offset == 0)
2188cbdd 986 lr = read_register (gdbarch_tdep (current_gdbarch)->ppc_lr_regnum);
c906108c 987 else
7a78ae4e 988 lr = read_memory_addr (prev_sp + fdata.lr_offset, wordsize);
c906108c
SS
989
990 /* reset %pc value. */
991 write_register (PC_REGNUM, lr);
992
64366f1c 993 /* reset register values if any was saved earlier. */
c906108c
SS
994
995 if (fdata.saved_gpr != -1)
996 {
997 addr = prev_sp + fdata.gpr_offset;
c5aa993b
JM
998 for (ii = fdata.saved_gpr; ii <= 31; ++ii)
999 {
524d7c18
AC
1000 read_memory (addr, &deprecated_registers[REGISTER_BYTE (ii)],
1001 wordsize);
7a78ae4e 1002 addr += wordsize;
c5aa993b 1003 }
c906108c
SS
1004 }
1005
1006 if (fdata.saved_fpr != -1)
1007 {
1008 addr = prev_sp + fdata.fpr_offset;
c5aa993b
JM
1009 for (ii = fdata.saved_fpr; ii <= 31; ++ii)
1010 {
524d7c18 1011 read_memory (addr, &deprecated_registers[REGISTER_BYTE (ii + FP0_REGNUM)], 8);
c5aa993b
JM
1012 addr += 8;
1013 }
c906108c
SS
1014 }
1015
1016 write_register (SP_REGNUM, prev_sp);
1017 target_store_registers (-1);
1018 flush_cached_frames ();
1019}
1020
7a78ae4e 1021/* Fixup the call sequence of a dummy function, with the real function
64366f1c 1022 address. Its arguments will be passed by gdb. */
c906108c 1023
7a78ae4e
ND
1024static void
1025rs6000_fix_call_dummy (char *dummyname, CORE_ADDR pc, CORE_ADDR fun,
ea7c478f 1026 int nargs, struct value **args, struct type *type,
7a78ae4e 1027 int gcc_p)
c906108c 1028{
c906108c
SS
1029 int ii;
1030 CORE_ADDR target_addr;
1031
7a78ae4e 1032 if (rs6000_find_toc_address_hook != NULL)
f6077098 1033 {
7a78ae4e 1034 CORE_ADDR tocvalue = (*rs6000_find_toc_address_hook) (fun);
2188cbdd
EZ
1035 write_register (gdbarch_tdep (current_gdbarch)->ppc_toc_regnum,
1036 tocvalue);
f6077098 1037 }
c906108c
SS
1038}
1039
11269d7e
AC
1040/* All the ABI's require 16 byte alignment. */
1041static CORE_ADDR
1042rs6000_frame_align (struct gdbarch *gdbarch, CORE_ADDR addr)
1043{
1044 return (addr & -16);
1045}
1046
7a78ae4e 1047/* Pass the arguments in either registers, or in the stack. In RS/6000,
c906108c
SS
1048 the first eight words of the argument list (that might be less than
1049 eight parameters if some parameters occupy more than one word) are
7a78ae4e 1050 passed in r3..r10 registers. float and double parameters are
64366f1c
EZ
1051 passed in fpr's, in addition to that. Rest of the parameters if any
1052 are passed in user stack. There might be cases in which half of the
c906108c
SS
1053 parameter is copied into registers, the other half is pushed into
1054 stack.
1055
7a78ae4e
ND
1056 Stack must be aligned on 64-bit boundaries when synthesizing
1057 function calls.
1058
c906108c
SS
1059 If the function is returning a structure, then the return address is passed
1060 in r3, then the first 7 words of the parameters can be passed in registers,
64366f1c 1061 starting from r4. */
c906108c 1062
7a78ae4e 1063static CORE_ADDR
ea7c478f 1064rs6000_push_arguments (int nargs, struct value **args, CORE_ADDR sp,
7a78ae4e 1065 int struct_return, CORE_ADDR struct_addr)
c906108c
SS
1066{
1067 int ii;
1068 int len = 0;
c5aa993b
JM
1069 int argno; /* current argument number */
1070 int argbytes; /* current argument byte */
1071 char tmp_buffer[50];
1072 int f_argno = 0; /* current floating point argno */
21283beb 1073 int wordsize = gdbarch_tdep (current_gdbarch)->wordsize;
c906108c 1074
ea7c478f 1075 struct value *arg = 0;
c906108c
SS
1076 struct type *type;
1077
1078 CORE_ADDR saved_sp;
1079
64366f1c
EZ
1080 /* The first eight words of ther arguments are passed in registers.
1081 Copy them appropriately.
c906108c
SS
1082
1083 If the function is returning a `struct', then the first word (which
64366f1c 1084 will be passed in r3) is used for struct return address. In that
c906108c 1085 case we should advance one word and start from r4 register to copy
64366f1c 1086 parameters. */
c906108c 1087
c5aa993b 1088 ii = struct_return ? 1 : 0;
c906108c
SS
1089
1090/*
c5aa993b
JM
1091 effectively indirect call... gcc does...
1092
1093 return_val example( float, int);
1094
1095 eabi:
1096 float in fp0, int in r3
1097 offset of stack on overflow 8/16
1098 for varargs, must go by type.
1099 power open:
1100 float in r3&r4, int in r5
1101 offset of stack on overflow different
1102 both:
1103 return in r3 or f0. If no float, must study how gcc emulates floats;
1104 pay attention to arg promotion.
1105 User may have to cast\args to handle promotion correctly
1106 since gdb won't know if prototype supplied or not.
1107 */
c906108c 1108
c5aa993b
JM
1109 for (argno = 0, argbytes = 0; argno < nargs && ii < 8; ++ii)
1110 {
f6077098 1111 int reg_size = REGISTER_RAW_SIZE (ii + 3);
c5aa993b
JM
1112
1113 arg = args[argno];
1114 type = check_typedef (VALUE_TYPE (arg));
1115 len = TYPE_LENGTH (type);
1116
1117 if (TYPE_CODE (type) == TYPE_CODE_FLT)
1118 {
1119
64366f1c 1120 /* Floating point arguments are passed in fpr's, as well as gpr's.
c5aa993b 1121 There are 13 fpr's reserved for passing parameters. At this point
64366f1c 1122 there is no way we would run out of them. */
c5aa993b
JM
1123
1124 if (len > 8)
1125 printf_unfiltered (
1126 "Fatal Error: a floating point parameter #%d with a size > 8 is found!\n", argno);
1127
524d7c18 1128 memcpy (&deprecated_registers[REGISTER_BYTE (FP0_REGNUM + 1 + f_argno)],
c5aa993b
JM
1129 VALUE_CONTENTS (arg),
1130 len);
1131 ++f_argno;
1132 }
1133
f6077098 1134 if (len > reg_size)
c5aa993b
JM
1135 {
1136
64366f1c 1137 /* Argument takes more than one register. */
c5aa993b
JM
1138 while (argbytes < len)
1139 {
524d7c18
AC
1140 memset (&deprecated_registers[REGISTER_BYTE (ii + 3)], 0,
1141 reg_size);
1142 memcpy (&deprecated_registers[REGISTER_BYTE (ii + 3)],
c5aa993b 1143 ((char *) VALUE_CONTENTS (arg)) + argbytes,
f6077098
KB
1144 (len - argbytes) > reg_size
1145 ? reg_size : len - argbytes);
1146 ++ii, argbytes += reg_size;
c5aa993b
JM
1147
1148 if (ii >= 8)
1149 goto ran_out_of_registers_for_arguments;
1150 }
1151 argbytes = 0;
1152 --ii;
1153 }
1154 else
64366f1c
EZ
1155 {
1156 /* Argument can fit in one register. No problem. */
d7449b42 1157 int adj = TARGET_BYTE_ORDER == BFD_ENDIAN_BIG ? reg_size - len : 0;
524d7c18
AC
1158 memset (&deprecated_registers[REGISTER_BYTE (ii + 3)], 0, reg_size);
1159 memcpy ((char *)&deprecated_registers[REGISTER_BYTE (ii + 3)] + adj,
f6077098 1160 VALUE_CONTENTS (arg), len);
c5aa993b
JM
1161 }
1162 ++argno;
c906108c 1163 }
c906108c
SS
1164
1165ran_out_of_registers_for_arguments:
1166
7a78ae4e 1167 saved_sp = read_sp ();
cc9836a8 1168
64366f1c 1169 /* Location for 8 parameters are always reserved. */
7a78ae4e 1170 sp -= wordsize * 8;
f6077098 1171
64366f1c 1172 /* Another six words for back chain, TOC register, link register, etc. */
7a78ae4e 1173 sp -= wordsize * 6;
f6077098 1174
64366f1c 1175 /* Stack pointer must be quadword aligned. */
7a78ae4e 1176 sp &= -16;
c906108c 1177
64366f1c
EZ
1178 /* If there are more arguments, allocate space for them in
1179 the stack, then push them starting from the ninth one. */
c906108c 1180
c5aa993b
JM
1181 if ((argno < nargs) || argbytes)
1182 {
1183 int space = 0, jj;
c906108c 1184
c5aa993b
JM
1185 if (argbytes)
1186 {
1187 space += ((len - argbytes + 3) & -4);
1188 jj = argno + 1;
1189 }
1190 else
1191 jj = argno;
c906108c 1192
c5aa993b
JM
1193 for (; jj < nargs; ++jj)
1194 {
ea7c478f 1195 struct value *val = args[jj];
c5aa993b
JM
1196 space += ((TYPE_LENGTH (VALUE_TYPE (val))) + 3) & -4;
1197 }
c906108c 1198
64366f1c 1199 /* Add location required for the rest of the parameters. */
f6077098 1200 space = (space + 15) & -16;
c5aa993b 1201 sp -= space;
c906108c 1202
64366f1c
EZ
1203 /* This is another instance we need to be concerned about
1204 securing our stack space. If we write anything underneath %sp
1205 (r1), we might conflict with the kernel who thinks he is free
1206 to use this area. So, update %sp first before doing anything
1207 else. */
c906108c 1208
c5aa993b 1209 write_register (SP_REGNUM, sp);
c906108c 1210
64366f1c
EZ
1211 /* If the last argument copied into the registers didn't fit there
1212 completely, push the rest of it into stack. */
c906108c 1213
c5aa993b
JM
1214 if (argbytes)
1215 {
1216 write_memory (sp + 24 + (ii * 4),
1217 ((char *) VALUE_CONTENTS (arg)) + argbytes,
1218 len - argbytes);
1219 ++argno;
1220 ii += ((len - argbytes + 3) & -4) / 4;
1221 }
c906108c 1222
64366f1c 1223 /* Push the rest of the arguments into stack. */
c5aa993b
JM
1224 for (; argno < nargs; ++argno)
1225 {
c906108c 1226
c5aa993b
JM
1227 arg = args[argno];
1228 type = check_typedef (VALUE_TYPE (arg));
1229 len = TYPE_LENGTH (type);
c906108c
SS
1230
1231
64366f1c
EZ
1232 /* Float types should be passed in fpr's, as well as in the
1233 stack. */
c5aa993b
JM
1234 if (TYPE_CODE (type) == TYPE_CODE_FLT && f_argno < 13)
1235 {
c906108c 1236
c5aa993b
JM
1237 if (len > 8)
1238 printf_unfiltered (
1239 "Fatal Error: a floating point parameter #%d with a size > 8 is found!\n", argno);
c906108c 1240
524d7c18 1241 memcpy (&deprecated_registers[REGISTER_BYTE (FP0_REGNUM + 1 + f_argno)],
c5aa993b
JM
1242 VALUE_CONTENTS (arg),
1243 len);
1244 ++f_argno;
1245 }
c906108c 1246
c5aa993b
JM
1247 write_memory (sp + 24 + (ii * 4), (char *) VALUE_CONTENTS (arg), len);
1248 ii += ((len + 3) & -4) / 4;
1249 }
c906108c 1250 }
c906108c 1251 else
64366f1c 1252 /* Secure stack areas first, before doing anything else. */
c906108c
SS
1253 write_register (SP_REGNUM, sp);
1254
c906108c
SS
1255 /* set back chain properly */
1256 store_address (tmp_buffer, 4, saved_sp);
1257 write_memory (sp, tmp_buffer, 4);
1258
1259 target_store_registers (-1);
1260 return sp;
1261}
c906108c
SS
1262
1263/* Function: ppc_push_return_address (pc, sp)
64366f1c 1264 Set up the return address for the inferior function call. */
c906108c 1265
7a78ae4e
ND
1266static CORE_ADDR
1267ppc_push_return_address (CORE_ADDR pc, CORE_ADDR sp)
c906108c 1268{
2188cbdd
EZ
1269 write_register (gdbarch_tdep (current_gdbarch)->ppc_lr_regnum,
1270 CALL_DUMMY_ADDRESS ());
c906108c
SS
1271 return sp;
1272}
1273
7a78ae4e 1274/* Extract a function return value of type TYPE from raw register array
64366f1c 1275 REGBUF, and copy that return value into VALBUF in virtual format. */
96ff0de4 1276static void
46d79c04 1277e500_extract_return_value (struct type *valtype, struct regcache *regbuf, void *valbuf)
96ff0de4
EZ
1278{
1279 int offset = 0;
1280 int vallen = TYPE_LENGTH (valtype);
1281 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
1282
1283 if (TYPE_CODE (valtype) == TYPE_CODE_ARRAY
1284 && vallen == 8
1285 && TYPE_VECTOR (valtype))
1286 {
1287 regcache_raw_read (regbuf, tdep->ppc_ev0_regnum + 3, valbuf);
1288 }
1289 else
1290 {
1291 /* Return value is copied starting from r3. Note that r3 for us
1292 is a pseudo register. */
1293 int offset = 0;
1294 int return_regnum = tdep->ppc_gp0_regnum + 3;
1295 int reg_size = REGISTER_RAW_SIZE (return_regnum);
1296 int reg_part_size;
1297 char *val_buffer;
1298 int copied = 0;
1299 int i = 0;
1300
1301 /* Compute where we will start storing the value from. */
1302 if (TARGET_BYTE_ORDER == BFD_ENDIAN_BIG)
1303 {
1304 if (vallen <= reg_size)
1305 offset = reg_size - vallen;
1306 else
1307 offset = reg_size + (reg_size - vallen);
1308 }
1309
1310 /* How big does the local buffer need to be? */
1311 if (vallen <= reg_size)
1312 val_buffer = alloca (reg_size);
1313 else
1314 val_buffer = alloca (vallen);
1315
1316 /* Read all we need into our private buffer. We copy it in
1317 chunks that are as long as one register, never shorter, even
1318 if the value is smaller than the register. */
1319 while (copied < vallen)
1320 {
1321 reg_part_size = REGISTER_RAW_SIZE (return_regnum + i);
1322 /* It is a pseudo/cooked register. */
1323 regcache_cooked_read (regbuf, return_regnum + i,
1324 val_buffer + copied);
1325 copied += reg_part_size;
1326 i++;
1327 }
1328 /* Put the stuff in the return buffer. */
1329 memcpy (valbuf, val_buffer + offset, vallen);
1330 }
1331}
c906108c 1332
7a78ae4e
ND
1333static void
1334rs6000_extract_return_value (struct type *valtype, char *regbuf, char *valbuf)
c906108c
SS
1335{
1336 int offset = 0;
ace1378a 1337 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
c906108c 1338
c5aa993b
JM
1339 if (TYPE_CODE (valtype) == TYPE_CODE_FLT)
1340 {
c906108c 1341
c5aa993b
JM
1342 double dd;
1343 float ff;
1344 /* floats and doubles are returned in fpr1. fpr's have a size of 8 bytes.
1345 We need to truncate the return value into float size (4 byte) if
64366f1c 1346 necessary. */
c906108c 1347
c5aa993b
JM
1348 if (TYPE_LENGTH (valtype) > 4) /* this is a double */
1349 memcpy (valbuf,
1350 &regbuf[REGISTER_BYTE (FP0_REGNUM + 1)],
1351 TYPE_LENGTH (valtype));
1352 else
1353 { /* float */
1354 memcpy (&dd, &regbuf[REGISTER_BYTE (FP0_REGNUM + 1)], 8);
1355 ff = (float) dd;
1356 memcpy (valbuf, &ff, sizeof (float));
1357 }
1358 }
ace1378a
EZ
1359 else if (TYPE_CODE (valtype) == TYPE_CODE_ARRAY
1360 && TYPE_LENGTH (valtype) == 16
1361 && TYPE_VECTOR (valtype))
1362 {
1363 memcpy (valbuf, regbuf + REGISTER_BYTE (tdep->ppc_vr0_regnum + 2),
1364 TYPE_LENGTH (valtype));
1365 }
c5aa993b
JM
1366 else
1367 {
1368 /* return value is copied starting from r3. */
d7449b42 1369 if (TARGET_BYTE_ORDER == BFD_ENDIAN_BIG
c5aa993b
JM
1370 && TYPE_LENGTH (valtype) < REGISTER_RAW_SIZE (3))
1371 offset = REGISTER_RAW_SIZE (3) - TYPE_LENGTH (valtype);
1372
1373 memcpy (valbuf,
1374 regbuf + REGISTER_BYTE (3) + offset,
c906108c 1375 TYPE_LENGTH (valtype));
c906108c 1376 }
c906108c
SS
1377}
1378
977adac5
ND
1379/* Return whether handle_inferior_event() should proceed through code
1380 starting at PC in function NAME when stepping.
1381
1382 The AIX -bbigtoc linker option generates functions @FIX0, @FIX1, etc. to
1383 handle memory references that are too distant to fit in instructions
1384 generated by the compiler. For example, if 'foo' in the following
1385 instruction:
1386
1387 lwz r9,foo(r2)
1388
1389 is greater than 32767, the linker might replace the lwz with a branch to
1390 somewhere in @FIX1 that does the load in 2 instructions and then branches
1391 back to where execution should continue.
1392
1393 GDB should silently step over @FIX code, just like AIX dbx does.
1394 Unfortunately, the linker uses the "b" instruction for the branches,
1395 meaning that the link register doesn't get set. Therefore, GDB's usual
1396 step_over_function() mechanism won't work.
1397
1398 Instead, use the IN_SOLIB_RETURN_TRAMPOLINE and SKIP_TRAMPOLINE_CODE hooks
1399 in handle_inferior_event() to skip past @FIX code. */
1400
1401int
1402rs6000_in_solib_return_trampoline (CORE_ADDR pc, char *name)
1403{
1404 return name && !strncmp (name, "@FIX", 4);
1405}
1406
1407/* Skip code that the user doesn't want to see when stepping:
1408
1409 1. Indirect function calls use a piece of trampoline code to do context
1410 switching, i.e. to set the new TOC table. Skip such code if we are on
1411 its first instruction (as when we have single-stepped to here).
1412
1413 2. Skip shared library trampoline code (which is different from
c906108c 1414 indirect function call trampolines).
977adac5
ND
1415
1416 3. Skip bigtoc fixup code.
1417
c906108c 1418 Result is desired PC to step until, or NULL if we are not in
977adac5 1419 code that should be skipped. */
c906108c
SS
1420
1421CORE_ADDR
7a78ae4e 1422rs6000_skip_trampoline_code (CORE_ADDR pc)
c906108c
SS
1423{
1424 register unsigned int ii, op;
977adac5 1425 int rel;
c906108c 1426 CORE_ADDR solib_target_pc;
977adac5 1427 struct minimal_symbol *msymbol;
c906108c 1428
c5aa993b
JM
1429 static unsigned trampoline_code[] =
1430 {
1431 0x800b0000, /* l r0,0x0(r11) */
1432 0x90410014, /* st r2,0x14(r1) */
1433 0x7c0903a6, /* mtctr r0 */
1434 0x804b0004, /* l r2,0x4(r11) */
1435 0x816b0008, /* l r11,0x8(r11) */
1436 0x4e800420, /* bctr */
1437 0x4e800020, /* br */
1438 0
c906108c
SS
1439 };
1440
977adac5
ND
1441 /* Check for bigtoc fixup code. */
1442 msymbol = lookup_minimal_symbol_by_pc (pc);
1443 if (msymbol && rs6000_in_solib_return_trampoline (pc, SYMBOL_NAME (msymbol)))
1444 {
1445 /* Double-check that the third instruction from PC is relative "b". */
1446 op = read_memory_integer (pc + 8, 4);
1447 if ((op & 0xfc000003) == 0x48000000)
1448 {
1449 /* Extract bits 6-29 as a signed 24-bit relative word address and
1450 add it to the containing PC. */
1451 rel = ((int)(op << 6) >> 6);
1452 return pc + 8 + rel;
1453 }
1454 }
1455
c906108c
SS
1456 /* If pc is in a shared library trampoline, return its target. */
1457 solib_target_pc = find_solib_trampoline_target (pc);
1458 if (solib_target_pc)
1459 return solib_target_pc;
1460
c5aa993b
JM
1461 for (ii = 0; trampoline_code[ii]; ++ii)
1462 {
1463 op = read_memory_integer (pc + (ii * 4), 4);
1464 if (op != trampoline_code[ii])
1465 return 0;
1466 }
1467 ii = read_register (11); /* r11 holds destination addr */
21283beb 1468 pc = read_memory_addr (ii, gdbarch_tdep (current_gdbarch)->wordsize); /* (r11) value */
c906108c
SS
1469 return pc;
1470}
1471
1472/* Determines whether the function FI has a frame on the stack or not. */
1473
9aa1e687 1474int
c877c8e6 1475rs6000_frameless_function_invocation (struct frame_info *fi)
c906108c
SS
1476{
1477 CORE_ADDR func_start;
1478 struct rs6000_framedata fdata;
1479
1480 /* Don't even think about framelessness except on the innermost frame
1481 or if the function was interrupted by a signal. */
75e3c1f9
AC
1482 if (get_next_frame (fi) != NULL
1483 && !(get_frame_type (get_next_frame (fi)) == SIGTRAMP_FRAME))
c906108c 1484 return 0;
c5aa993b 1485
bdd78e62 1486 func_start = get_pc_function_start (get_frame_pc (fi));
c906108c
SS
1487
1488 /* If we failed to find the start of the function, it is a mistake
64366f1c 1489 to inspect the instructions. */
c906108c
SS
1490
1491 if (!func_start)
1492 {
1493 /* A frame with a zero PC is usually created by dereferencing a NULL
c5aa993b 1494 function pointer, normally causing an immediate core dump of the
64366f1c 1495 inferior. Mark function as frameless, as the inferior has no chance
c5aa993b 1496 of setting up a stack frame. */
bdd78e62 1497 if (get_frame_pc (fi) == 0)
c906108c
SS
1498 return 1;
1499 else
1500 return 0;
1501 }
1502
bdd78e62 1503 (void) skip_prologue (func_start, get_frame_pc (fi), &fdata);
c906108c
SS
1504 return fdata.frameless;
1505}
1506
64366f1c 1507/* Return the PC saved in a frame. */
c906108c 1508
9aa1e687 1509CORE_ADDR
c877c8e6 1510rs6000_frame_saved_pc (struct frame_info *fi)
c906108c
SS
1511{
1512 CORE_ADDR func_start;
1513 struct rs6000_framedata fdata;
21283beb 1514 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
a88376a3 1515 int wordsize = tdep->wordsize;
c906108c 1516
5a203e44 1517 if ((get_frame_type (fi) == SIGTRAMP_FRAME))
8b36eed8
AC
1518 return read_memory_addr (get_frame_base (fi) + SIG_FRAME_PC_OFFSET,
1519 wordsize);
c906108c 1520
bdd78e62 1521 if (DEPRECATED_PC_IN_CALL_DUMMY (get_frame_pc (fi),
8b36eed8
AC
1522 get_frame_base (fi),
1523 get_frame_base (fi)))
bdd78e62 1524 return deprecated_read_register_dummy (get_frame_pc (fi),
8b36eed8 1525 get_frame_base (fi), PC_REGNUM);
c906108c 1526
bdd78e62 1527 func_start = get_pc_function_start (get_frame_pc (fi));
c906108c
SS
1528
1529 /* If we failed to find the start of the function, it is a mistake
64366f1c 1530 to inspect the instructions. */
c906108c
SS
1531 if (!func_start)
1532 return 0;
1533
bdd78e62 1534 (void) skip_prologue (func_start, get_frame_pc (fi), &fdata);
c906108c 1535
75e3c1f9 1536 if (fdata.lr_offset == 0 && get_next_frame (fi) != NULL)
c906108c 1537 {
75e3c1f9 1538 if ((get_frame_type (get_next_frame (fi)) == SIGTRAMP_FRAME))
8b36eed8
AC
1539 return read_memory_addr ((get_frame_base (get_next_frame (fi))
1540 + SIG_FRAME_LR_OFFSET),
7a78ae4e 1541 wordsize);
bdd78e62 1542 else if (DEPRECATED_PC_IN_CALL_DUMMY (get_frame_pc (get_next_frame (fi)), 0, 0))
8b69000d
AC
1543 /* The link register wasn't saved by this frame and the next
1544 (inner, newer) frame is a dummy. Get the link register
1545 value by unwinding it from that [dummy] frame. */
1546 {
1547 ULONGEST lr;
1548 frame_unwind_unsigned_register (get_next_frame (fi),
1549 tdep->ppc_lr_regnum, &lr);
1550 return lr;
1551 }
c906108c 1552 else
a88376a3 1553 return read_memory_addr (FRAME_CHAIN (fi) + tdep->lr_frame_offset,
7a78ae4e 1554 wordsize);
c906108c
SS
1555 }
1556
1557 if (fdata.lr_offset == 0)
2188cbdd 1558 return read_register (gdbarch_tdep (current_gdbarch)->ppc_lr_regnum);
c906108c 1559
7a78ae4e 1560 return read_memory_addr (FRAME_CHAIN (fi) + fdata.lr_offset, wordsize);
c906108c
SS
1561}
1562
1563/* If saved registers of frame FI are not known yet, read and cache them.
1564 &FDATAP contains rs6000_framedata; TDATAP can be NULL,
1565 in which case the framedata are read. */
1566
1567static void
7a78ae4e 1568frame_get_saved_regs (struct frame_info *fi, struct rs6000_framedata *fdatap)
c906108c 1569{
c5aa993b 1570 CORE_ADDR frame_addr;
c906108c 1571 struct rs6000_framedata work_fdata;
6be8bc0c
EZ
1572 struct gdbarch_tdep * tdep = gdbarch_tdep (current_gdbarch);
1573 int wordsize = tdep->wordsize;
c906108c
SS
1574
1575 if (fi->saved_regs)
1576 return;
c5aa993b 1577
c906108c
SS
1578 if (fdatap == NULL)
1579 {
1580 fdatap = &work_fdata;
bdd78e62
AC
1581 (void) skip_prologue (get_pc_function_start (get_frame_pc (fi)),
1582 get_frame_pc (fi), fdatap);
c906108c
SS
1583 }
1584
1585 frame_saved_regs_zalloc (fi);
1586
1587 /* If there were any saved registers, figure out parent's stack
64366f1c 1588 pointer. */
c906108c 1589 /* The following is true only if the frame doesn't have a call to
64366f1c 1590 alloca(), FIXME. */
c906108c 1591
6be8bc0c
EZ
1592 if (fdatap->saved_fpr == 0
1593 && fdatap->saved_gpr == 0
1594 && fdatap->saved_vr == 0
96ff0de4 1595 && fdatap->saved_ev == 0
6be8bc0c
EZ
1596 && fdatap->lr_offset == 0
1597 && fdatap->cr_offset == 0
96ff0de4
EZ
1598 && fdatap->vr_offset == 0
1599 && fdatap->ev_offset == 0)
c906108c 1600 frame_addr = 0;
c906108c 1601 else
bf75c8c1
AC
1602 /* NOTE: cagney/2002-04-14: The ->frame points to the inner-most
1603 address of the current frame. Things might be easier if the
1604 ->frame pointed to the outer-most address of the frame. In the
1605 mean time, the address of the prev frame is used as the base
1606 address of this frame. */
1607 frame_addr = FRAME_CHAIN (fi);
c5aa993b 1608
c906108c
SS
1609 /* if != -1, fdatap->saved_fpr is the smallest number of saved_fpr.
1610 All fpr's from saved_fpr to fp31 are saved. */
1611
1612 if (fdatap->saved_fpr >= 0)
1613 {
1614 int i;
7a78ae4e 1615 CORE_ADDR fpr_addr = frame_addr + fdatap->fpr_offset;
c906108c
SS
1616 for (i = fdatap->saved_fpr; i < 32; i++)
1617 {
7a78ae4e
ND
1618 fi->saved_regs[FP0_REGNUM + i] = fpr_addr;
1619 fpr_addr += 8;
c906108c
SS
1620 }
1621 }
1622
1623 /* if != -1, fdatap->saved_gpr is the smallest number of saved_gpr.
1624 All gpr's from saved_gpr to gpr31 are saved. */
1625
1626 if (fdatap->saved_gpr >= 0)
1627 {
1628 int i;
7a78ae4e 1629 CORE_ADDR gpr_addr = frame_addr + fdatap->gpr_offset;
c906108c
SS
1630 for (i = fdatap->saved_gpr; i < 32; i++)
1631 {
7a78ae4e
ND
1632 fi->saved_regs[i] = gpr_addr;
1633 gpr_addr += wordsize;
c906108c
SS
1634 }
1635 }
1636
6be8bc0c
EZ
1637 /* if != -1, fdatap->saved_vr is the smallest number of saved_vr.
1638 All vr's from saved_vr to vr31 are saved. */
1639 if (tdep->ppc_vr0_regnum != -1 && tdep->ppc_vrsave_regnum != -1)
1640 {
1641 if (fdatap->saved_vr >= 0)
1642 {
1643 int i;
1644 CORE_ADDR vr_addr = frame_addr + fdatap->vr_offset;
1645 for (i = fdatap->saved_vr; i < 32; i++)
1646 {
1647 fi->saved_regs[tdep->ppc_vr0_regnum + i] = vr_addr;
1648 vr_addr += REGISTER_RAW_SIZE (tdep->ppc_vr0_regnum);
1649 }
1650 }
1651 }
1652
96ff0de4
EZ
1653 /* if != -1, fdatap->saved_ev is the smallest number of saved_ev.
1654 All vr's from saved_ev to ev31 are saved. ????? */
1655 if (tdep->ppc_ev0_regnum != -1 && tdep->ppc_ev31_regnum != -1)
1656 {
1657 if (fdatap->saved_ev >= 0)
1658 {
1659 int i;
1660 CORE_ADDR ev_addr = frame_addr + fdatap->ev_offset;
1661 for (i = fdatap->saved_ev; i < 32; i++)
1662 {
1663 fi->saved_regs[tdep->ppc_ev0_regnum + i] = ev_addr;
1664 fi->saved_regs[tdep->ppc_gp0_regnum + i] = ev_addr + 4;
1665 ev_addr += REGISTER_RAW_SIZE (tdep->ppc_ev0_regnum);
1666 }
1667 }
1668 }
1669
c906108c
SS
1670 /* If != 0, fdatap->cr_offset is the offset from the frame that holds
1671 the CR. */
1672 if (fdatap->cr_offset != 0)
6be8bc0c 1673 fi->saved_regs[tdep->ppc_cr_regnum] = frame_addr + fdatap->cr_offset;
c906108c
SS
1674
1675 /* If != 0, fdatap->lr_offset is the offset from the frame that holds
1676 the LR. */
1677 if (fdatap->lr_offset != 0)
6be8bc0c
EZ
1678 fi->saved_regs[tdep->ppc_lr_regnum] = frame_addr + fdatap->lr_offset;
1679
1680 /* If != 0, fdatap->vrsave_offset is the offset from the frame that holds
1681 the VRSAVE. */
1682 if (fdatap->vrsave_offset != 0)
1683 fi->saved_regs[tdep->ppc_vrsave_regnum] = frame_addr + fdatap->vrsave_offset;
c906108c
SS
1684}
1685
1686/* Return the address of a frame. This is the inital %sp value when the frame
64366f1c
EZ
1687 was first allocated. For functions calling alloca(), it might be saved in
1688 an alloca register. */
c906108c
SS
1689
1690static CORE_ADDR
7a78ae4e 1691frame_initial_stack_address (struct frame_info *fi)
c906108c
SS
1692{
1693 CORE_ADDR tmpaddr;
1694 struct rs6000_framedata fdata;
1695 struct frame_info *callee_fi;
1696
64366f1c
EZ
1697 /* If the initial stack pointer (frame address) of this frame is known,
1698 just return it. */
c906108c
SS
1699
1700 if (fi->extra_info->initial_sp)
1701 return fi->extra_info->initial_sp;
1702
64366f1c 1703 /* Find out if this function is using an alloca register. */
c906108c 1704
bdd78e62
AC
1705 (void) skip_prologue (get_pc_function_start (get_frame_pc (fi)),
1706 get_frame_pc (fi), &fdata);
c906108c 1707
64366f1c
EZ
1708 /* If saved registers of this frame are not known yet, read and
1709 cache them. */
c906108c
SS
1710
1711 if (!fi->saved_regs)
1712 frame_get_saved_regs (fi, &fdata);
1713
1714 /* If no alloca register used, then fi->frame is the value of the %sp for
64366f1c 1715 this frame, and it is good enough. */
c906108c
SS
1716
1717 if (fdata.alloca_reg < 0)
1718 {
8b36eed8 1719 fi->extra_info->initial_sp = get_frame_base (fi);
c906108c
SS
1720 return fi->extra_info->initial_sp;
1721 }
1722
953836b2
AC
1723 /* There is an alloca register, use its value, in the current frame,
1724 as the initial stack pointer. */
1725 {
1726 char *tmpbuf = alloca (MAX_REGISTER_RAW_SIZE);
1727 if (frame_register_read (fi, fdata.alloca_reg, tmpbuf))
1728 {
1729 fi->extra_info->initial_sp
1730 = extract_unsigned_integer (tmpbuf,
1731 REGISTER_RAW_SIZE (fdata.alloca_reg));
1732 }
1733 else
1734 /* NOTE: cagney/2002-04-17: At present the only time
1735 frame_register_read will fail is when the register isn't
1736 available. If that does happen, use the frame. */
8b36eed8 1737 fi->extra_info->initial_sp = get_frame_base (fi);
953836b2 1738 }
c906108c
SS
1739 return fi->extra_info->initial_sp;
1740}
1741
7a78ae4e
ND
1742/* Describe the pointer in each stack frame to the previous stack frame
1743 (its caller). */
1744
1745/* FRAME_CHAIN takes a frame's nominal address
64366f1c 1746 and produces the frame's chain-pointer. */
7a78ae4e
ND
1747
1748/* In the case of the RS/6000, the frame's nominal address
1749 is the address of a 4-byte word containing the calling frame's address. */
1750
9aa1e687 1751CORE_ADDR
7a78ae4e 1752rs6000_frame_chain (struct frame_info *thisframe)
c906108c 1753{
7a78ae4e 1754 CORE_ADDR fp, fpp, lr;
21283beb 1755 int wordsize = gdbarch_tdep (current_gdbarch)->wordsize;
c906108c 1756
bdd78e62 1757 if (DEPRECATED_PC_IN_CALL_DUMMY (get_frame_pc (thisframe),
8b36eed8
AC
1758 get_frame_base (thisframe),
1759 get_frame_base (thisframe)))
9f3b7f07
AC
1760 /* A dummy frame always correctly chains back to the previous
1761 frame. */
8b36eed8 1762 return read_memory_addr (get_frame_base (thisframe), wordsize);
c906108c 1763
bdd78e62
AC
1764 if (inside_entry_file (get_frame_pc (thisframe))
1765 || get_frame_pc (thisframe) == entry_point_address ())
c906108c
SS
1766 return 0;
1767
5a203e44 1768 if ((get_frame_type (thisframe) == SIGTRAMP_FRAME))
8b36eed8
AC
1769 fp = read_memory_addr (get_frame_base (thisframe) + SIG_FRAME_FP_OFFSET,
1770 wordsize);
75e3c1f9
AC
1771 else if (get_next_frame (thisframe) != NULL
1772 && (get_frame_type (get_next_frame (thisframe)) == SIGTRAMP_FRAME)
c877c8e6 1773 && FRAMELESS_FUNCTION_INVOCATION (thisframe))
c906108c
SS
1774 /* A frameless function interrupted by a signal did not change the
1775 frame pointer. */
c193f6ac 1776 fp = get_frame_base (thisframe);
c906108c 1777 else
8b36eed8 1778 fp = read_memory_addr (get_frame_base (thisframe), wordsize);
7a78ae4e
ND
1779 return fp;
1780}
1781
1782/* Return the size of register REG when words are WORDSIZE bytes long. If REG
64366f1c 1783 isn't available with that word size, return 0. */
7a78ae4e
ND
1784
1785static int
1786regsize (const struct reg *reg, int wordsize)
1787{
1788 return wordsize == 8 ? reg->sz64 : reg->sz32;
1789}
1790
1791/* Return the name of register number N, or null if no such register exists
64366f1c 1792 in the current architecture. */
7a78ae4e 1793
fa88f677 1794static const char *
7a78ae4e
ND
1795rs6000_register_name (int n)
1796{
21283beb 1797 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
7a78ae4e
ND
1798 const struct reg *reg = tdep->regs + n;
1799
1800 if (!regsize (reg, tdep->wordsize))
1801 return NULL;
1802 return reg->name;
1803}
1804
1805/* Index within `registers' of the first byte of the space for
1806 register N. */
1807
1808static int
1809rs6000_register_byte (int n)
1810{
21283beb 1811 return gdbarch_tdep (current_gdbarch)->regoff[n];
7a78ae4e
ND
1812}
1813
1814/* Return the number of bytes of storage in the actual machine representation
64366f1c 1815 for register N if that register is available, else return 0. */
7a78ae4e
ND
1816
1817static int
1818rs6000_register_raw_size (int n)
1819{
21283beb 1820 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
7a78ae4e
ND
1821 const struct reg *reg = tdep->regs + n;
1822 return regsize (reg, tdep->wordsize);
1823}
1824
7a78ae4e
ND
1825/* Return the GDB type object for the "standard" data type
1826 of data in register N. */
1827
1828static struct type *
fba45db2 1829rs6000_register_virtual_type (int n)
7a78ae4e 1830{
21283beb 1831 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
7a78ae4e
ND
1832 const struct reg *reg = tdep->regs + n;
1833
1fcc0bb8
EZ
1834 if (reg->fpr)
1835 return builtin_type_double;
1836 else
1837 {
1838 int size = regsize (reg, tdep->wordsize);
1839 switch (size)
1840 {
1841 case 8:
c8001721
EZ
1842 if (tdep->ppc_ev0_regnum <= n && n <= tdep->ppc_ev31_regnum)
1843 return builtin_type_vec64;
1844 else
1845 return builtin_type_int64;
1fcc0bb8
EZ
1846 break;
1847 case 16:
08cf96df 1848 return builtin_type_vec128;
1fcc0bb8
EZ
1849 break;
1850 default:
1851 return builtin_type_int32;
1852 break;
1853 }
1854 }
7a78ae4e
ND
1855}
1856
1857/* For the PowerPC, it appears that the debug info marks float parameters as
1858 floats regardless of whether the function is prototyped, but the actual
1859 values are always passed in as doubles. Tell gdb to always assume that
64366f1c 1860 floats are passed as doubles and then converted in the callee. */
7a78ae4e
ND
1861
1862static int
1863rs6000_coerce_float_to_double (struct type *formal, struct type *actual)
1864{
1865 return 1;
1866}
1867
1868/* Return whether register N requires conversion when moving from raw format
1869 to virtual format.
1870
1871 The register format for RS/6000 floating point registers is always
64366f1c 1872 double, we need a conversion if the memory format is float. */
7a78ae4e
ND
1873
1874static int
1875rs6000_register_convertible (int n)
1876{
21283beb 1877 const struct reg *reg = gdbarch_tdep (current_gdbarch)->regs + n;
7a78ae4e
ND
1878 return reg->fpr;
1879}
1880
1881/* Convert data from raw format for register N in buffer FROM
64366f1c 1882 to virtual format with type TYPE in buffer TO. */
7a78ae4e
ND
1883
1884static void
1885rs6000_register_convert_to_virtual (int n, struct type *type,
1886 char *from, char *to)
1887{
1888 if (TYPE_LENGTH (type) != REGISTER_RAW_SIZE (n))
7a292a7a 1889 {
7a78ae4e
ND
1890 double val = extract_floating (from, REGISTER_RAW_SIZE (n));
1891 store_floating (to, TYPE_LENGTH (type), val);
1892 }
1893 else
1894 memcpy (to, from, REGISTER_RAW_SIZE (n));
1895}
1896
1897/* Convert data from virtual format with type TYPE in buffer FROM
64366f1c 1898 to raw format for register N in buffer TO. */
7a292a7a 1899
7a78ae4e
ND
1900static void
1901rs6000_register_convert_to_raw (struct type *type, int n,
1902 char *from, char *to)
1903{
1904 if (TYPE_LENGTH (type) != REGISTER_RAW_SIZE (n))
1905 {
1906 double val = extract_floating (from, TYPE_LENGTH (type));
1907 store_floating (to, REGISTER_RAW_SIZE (n), val);
7a292a7a 1908 }
7a78ae4e
ND
1909 else
1910 memcpy (to, from, REGISTER_RAW_SIZE (n));
1911}
c906108c 1912
c8001721
EZ
1913static void
1914e500_pseudo_register_read (struct gdbarch *gdbarch, struct regcache *regcache,
1915 int reg_nr, void *buffer)
1916{
1917 int base_regnum;
1918 int offset = 0;
1919 char *temp_buffer = (char*) alloca (MAX_REGISTER_RAW_SIZE);
1920 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
1921
1922 if (reg_nr >= tdep->ppc_gp0_regnum
1923 && reg_nr <= tdep->ppc_gplast_regnum)
1924 {
1925 base_regnum = reg_nr - tdep->ppc_gp0_regnum + tdep->ppc_ev0_regnum;
1926
1927 /* Build the value in the provided buffer. */
1928 /* Read the raw register of which this one is the lower portion. */
1929 regcache_raw_read (regcache, base_regnum, temp_buffer);
1930 if (TARGET_BYTE_ORDER == BFD_ENDIAN_BIG)
1931 offset = 4;
1932 memcpy ((char *) buffer, temp_buffer + offset, 4);
1933 }
1934}
1935
1936static void
1937e500_pseudo_register_write (struct gdbarch *gdbarch, struct regcache *regcache,
1938 int reg_nr, const void *buffer)
1939{
1940 int base_regnum;
1941 int offset = 0;
1942 char *temp_buffer = (char*) alloca (MAX_REGISTER_RAW_SIZE);
1943 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
1944
1945 if (reg_nr >= tdep->ppc_gp0_regnum
1946 && reg_nr <= tdep->ppc_gplast_regnum)
1947 {
1948 base_regnum = reg_nr - tdep->ppc_gp0_regnum + tdep->ppc_ev0_regnum;
1949 /* reg_nr is 32 bit here, and base_regnum is 64 bits. */
1950 if (TARGET_BYTE_ORDER == BFD_ENDIAN_BIG)
1951 offset = 4;
1952
1953 /* Let's read the value of the base register into a temporary
1954 buffer, so that overwriting the last four bytes with the new
1955 value of the pseudo will leave the upper 4 bytes unchanged. */
1956 regcache_raw_read (regcache, base_regnum, temp_buffer);
1957
1958 /* Write as an 8 byte quantity. */
1959 memcpy (temp_buffer + offset, (char *) buffer, 4);
1960 regcache_raw_write (regcache, base_regnum, temp_buffer);
1961 }
1962}
1963
1964/* Convert a dwarf2 register number to a gdb REGNUM. */
1965static int
1966e500_dwarf2_reg_to_regnum (int num)
1967{
1968 int regnum;
1969 if (0 <= num && num <= 31)
1970 return num + gdbarch_tdep (current_gdbarch)->ppc_gp0_regnum;
1971 else
1972 return num;
1973}
1974
2188cbdd 1975/* Convert a dbx stab register number (from `r' declaration) to a gdb
64366f1c 1976 REGNUM. */
2188cbdd
EZ
1977static int
1978rs6000_stab_reg_to_regnum (int num)
1979{
1980 int regnum;
1981 switch (num)
1982 {
1983 case 64:
1984 regnum = gdbarch_tdep (current_gdbarch)->ppc_mq_regnum;
1985 break;
1986 case 65:
1987 regnum = gdbarch_tdep (current_gdbarch)->ppc_lr_regnum;
1988 break;
1989 case 66:
1990 regnum = gdbarch_tdep (current_gdbarch)->ppc_ctr_regnum;
1991 break;
1992 case 76:
1993 regnum = gdbarch_tdep (current_gdbarch)->ppc_xer_regnum;
1994 break;
1995 default:
1996 regnum = num;
1997 break;
1998 }
1999 return regnum;
2000}
2001
7a78ae4e 2002/* Store the address of the place in which to copy the structure the
11269d7e 2003 subroutine will return. */
7a78ae4e
ND
2004
2005static void
2006rs6000_store_struct_return (CORE_ADDR addr, CORE_ADDR sp)
2007{
da3eff49
AC
2008 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
2009 write_register (tdep->ppc_gp0_regnum + 3, addr);
7a78ae4e
ND
2010}
2011
2012/* Write into appropriate registers a function return value
2013 of type TYPE, given in virtual format. */
96ff0de4
EZ
2014static void
2015e500_store_return_value (struct type *type, char *valbuf)
2016{
2017 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
2018
2019 /* Everything is returned in GPR3 and up. */
2020 int copied = 0;
2021 int i = 0;
2022 int len = TYPE_LENGTH (type);
2023 while (copied < len)
2024 {
2025 int regnum = gdbarch_tdep (current_gdbarch)->ppc_gp0_regnum + 3 + i;
2026 int reg_size = REGISTER_RAW_SIZE (regnum);
2027 char *reg_val_buf = alloca (reg_size);
2028
2029 memcpy (reg_val_buf, valbuf + copied, reg_size);
2030 copied += reg_size;
4caf0990 2031 deprecated_write_register_gen (regnum, reg_val_buf);
96ff0de4
EZ
2032 i++;
2033 }
2034}
7a78ae4e
ND
2035
2036static void
2037rs6000_store_return_value (struct type *type, char *valbuf)
2038{
ace1378a
EZ
2039 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
2040
7a78ae4e
ND
2041 if (TYPE_CODE (type) == TYPE_CODE_FLT)
2042
2043 /* Floating point values are returned starting from FPR1 and up.
2044 Say a double_double_double type could be returned in
64366f1c 2045 FPR1/FPR2/FPR3 triple. */
7a78ae4e 2046
73937e03
AC
2047 deprecated_write_register_bytes (REGISTER_BYTE (FP0_REGNUM + 1), valbuf,
2048 TYPE_LENGTH (type));
ace1378a
EZ
2049 else if (TYPE_CODE (type) == TYPE_CODE_ARRAY)
2050 {
2051 if (TYPE_LENGTH (type) == 16
2052 && TYPE_VECTOR (type))
73937e03
AC
2053 deprecated_write_register_bytes (REGISTER_BYTE (tdep->ppc_vr0_regnum + 2),
2054 valbuf, TYPE_LENGTH (type));
ace1378a 2055 }
7a78ae4e 2056 else
64366f1c 2057 /* Everything else is returned in GPR3 and up. */
73937e03
AC
2058 deprecated_write_register_bytes (REGISTER_BYTE (gdbarch_tdep (current_gdbarch)->ppc_gp0_regnum + 3),
2059 valbuf, TYPE_LENGTH (type));
7a78ae4e
ND
2060}
2061
2062/* Extract from an array REGBUF containing the (raw) register state
2063 the address in which a function should return its structure value,
2064 as a CORE_ADDR (or an expression that can be used as one). */
2065
2066static CORE_ADDR
11269d7e
AC
2067rs6000_extract_struct_value_address (struct regcache *regcache)
2068{
2069 /* FIXME: cagney/2002-09-26: PR gdb/724: When making an inferior
2070 function call GDB knows the address of the struct return value
2071 and hence, should not need to call this function. Unfortunately,
2072 the current hand_function_call() code only saves the most recent
2073 struct address leading to occasional calls. The code should
2074 instead maintain a stack of such addresses (in the dummy frame
2075 object). */
2076 /* NOTE: cagney/2002-09-26: Return 0 which indicates that we've
2077 really got no idea where the return value is being stored. While
2078 r3, on function entry, contained the address it will have since
2079 been reused (scratch) and hence wouldn't be valid */
2080 return 0;
7a78ae4e
ND
2081}
2082
2083/* Return whether PC is in a dummy function call.
2084
2085 FIXME: This just checks for the end of the stack, which is broken
64366f1c 2086 for things like stepping through gcc nested function stubs. */
7a78ae4e
ND
2087
2088static int
2089rs6000_pc_in_call_dummy (CORE_ADDR pc, CORE_ADDR sp, CORE_ADDR fp)
2090{
2091 return sp < pc && pc < fp;
2092}
2093
64366f1c 2094/* Hook called when a new child process is started. */
7a78ae4e
ND
2095
2096void
2097rs6000_create_inferior (int pid)
2098{
2099 if (rs6000_set_host_arch_hook)
2100 rs6000_set_host_arch_hook (pid);
c906108c
SS
2101}
2102\f
7a78ae4e
ND
2103/* Support for CONVERT_FROM_FUNC_PTR_ADDR(ADDR).
2104
2105 Usually a function pointer's representation is simply the address
2106 of the function. On the RS/6000 however, a function pointer is
2107 represented by a pointer to a TOC entry. This TOC entry contains
2108 three words, the first word is the address of the function, the
2109 second word is the TOC pointer (r2), and the third word is the
2110 static chain value. Throughout GDB it is currently assumed that a
2111 function pointer contains the address of the function, which is not
2112 easy to fix. In addition, the conversion of a function address to
2113 a function pointer would require allocation of a TOC entry in the
2114 inferior's memory space, with all its drawbacks. To be able to
2115 call C++ virtual methods in the inferior (which are called via
f517ea4e 2116 function pointers), find_function_addr uses this function to get the
7a78ae4e
ND
2117 function address from a function pointer. */
2118
f517ea4e
PS
2119/* Return real function address if ADDR (a function pointer) is in the data
2120 space and is therefore a special function pointer. */
c906108c 2121
7a78ae4e
ND
2122CORE_ADDR
2123rs6000_convert_from_func_ptr_addr (CORE_ADDR addr)
c906108c
SS
2124{
2125 struct obj_section *s;
2126
2127 s = find_pc_section (addr);
2128 if (s && s->the_bfd_section->flags & SEC_CODE)
7a78ae4e 2129 return addr;
c906108c 2130
7a78ae4e 2131 /* ADDR is in the data space, so it's a special function pointer. */
21283beb 2132 return read_memory_addr (addr, gdbarch_tdep (current_gdbarch)->wordsize);
c906108c 2133}
c906108c 2134\f
c5aa993b 2135
7a78ae4e 2136/* Handling the various POWER/PowerPC variants. */
c906108c
SS
2137
2138
7a78ae4e
ND
2139/* The arrays here called registers_MUMBLE hold information about available
2140 registers.
c906108c
SS
2141
2142 For each family of PPC variants, I've tried to isolate out the
2143 common registers and put them up front, so that as long as you get
2144 the general family right, GDB will correctly identify the registers
2145 common to that family. The common register sets are:
2146
2147 For the 60x family: hid0 hid1 iabr dabr pir
2148
2149 For the 505 and 860 family: eie eid nri
2150
2151 For the 403 and 403GC: icdbdr esr dear evpr cdbcr tsr tcr pit tbhi
c5aa993b
JM
2152 tblo srr2 srr3 dbsr dbcr iac1 iac2 dac1 dac2 dccr iccr pbl1
2153 pbu1 pbl2 pbu2
c906108c
SS
2154
2155 Most of these register groups aren't anything formal. I arrived at
2156 them by looking at the registers that occurred in more than one
6f5987a6
KB
2157 processor.
2158
2159 Note: kevinb/2002-04-30: Support for the fpscr register was added
2160 during April, 2002. Slot 70 is being used for PowerPC and slot 71
2161 for Power. For PowerPC, slot 70 was unused and was already in the
2162 PPC_UISA_SPRS which is ideally where fpscr should go. For Power,
2163 slot 70 was being used for "mq", so the next available slot (71)
2164 was chosen. It would have been nice to be able to make the
2165 register numbers the same across processor cores, but this wasn't
2166 possible without either 1) renumbering some registers for some
2167 processors or 2) assigning fpscr to a really high slot that's
2168 larger than any current register number. Doing (1) is bad because
2169 existing stubs would break. Doing (2) is undesirable because it
2170 would introduce a really large gap between fpscr and the rest of
2171 the registers for most processors. */
7a78ae4e 2172
64366f1c 2173/* Convenience macros for populating register arrays. */
7a78ae4e 2174
64366f1c 2175/* Within another macro, convert S to a string. */
7a78ae4e
ND
2176
2177#define STR(s) #s
2178
2179/* Return a struct reg defining register NAME that's 32 bits on 32-bit systems
64366f1c 2180 and 64 bits on 64-bit systems. */
489461e2 2181#define R(name) { STR(name), 4, 8, 0, 0 }
7a78ae4e
ND
2182
2183/* Return a struct reg defining register NAME that's 32 bits on all
64366f1c 2184 systems. */
489461e2 2185#define R4(name) { STR(name), 4, 4, 0, 0 }
7a78ae4e
ND
2186
2187/* Return a struct reg defining register NAME that's 64 bits on all
64366f1c 2188 systems. */
489461e2 2189#define R8(name) { STR(name), 8, 8, 0, 0 }
7a78ae4e 2190
1fcc0bb8 2191/* Return a struct reg defining register NAME that's 128 bits on all
64366f1c 2192 systems. */
489461e2 2193#define R16(name) { STR(name), 16, 16, 0, 0 }
1fcc0bb8 2194
64366f1c 2195/* Return a struct reg defining floating-point register NAME. */
489461e2
EZ
2196#define F(name) { STR(name), 8, 8, 1, 0 }
2197
64366f1c 2198/* Return a struct reg defining a pseudo register NAME. */
489461e2 2199#define P(name) { STR(name), 4, 8, 0, 1}
7a78ae4e
ND
2200
2201/* Return a struct reg defining register NAME that's 32 bits on 32-bit
64366f1c 2202 systems and that doesn't exist on 64-bit systems. */
489461e2 2203#define R32(name) { STR(name), 4, 0, 0, 0 }
7a78ae4e
ND
2204
2205/* Return a struct reg defining register NAME that's 64 bits on 64-bit
64366f1c 2206 systems and that doesn't exist on 32-bit systems. */
489461e2 2207#define R64(name) { STR(name), 0, 8, 0, 0 }
7a78ae4e 2208
64366f1c 2209/* Return a struct reg placeholder for a register that doesn't exist. */
489461e2 2210#define R0 { 0, 0, 0, 0, 0 }
7a78ae4e
ND
2211
2212/* UISA registers common across all architectures, including POWER. */
2213
2214#define COMMON_UISA_REGS \
2215 /* 0 */ R(r0), R(r1), R(r2), R(r3), R(r4), R(r5), R(r6), R(r7), \
2216 /* 8 */ R(r8), R(r9), R(r10),R(r11),R(r12),R(r13),R(r14),R(r15), \
2217 /* 16 */ R(r16),R(r17),R(r18),R(r19),R(r20),R(r21),R(r22),R(r23), \
2218 /* 24 */ R(r24),R(r25),R(r26),R(r27),R(r28),R(r29),R(r30),R(r31), \
2219 /* 32 */ F(f0), F(f1), F(f2), F(f3), F(f4), F(f5), F(f6), F(f7), \
2220 /* 40 */ F(f8), F(f9), F(f10),F(f11),F(f12),F(f13),F(f14),F(f15), \
2221 /* 48 */ F(f16),F(f17),F(f18),F(f19),F(f20),F(f21),F(f22),F(f23), \
2222 /* 56 */ F(f24),F(f25),F(f26),F(f27),F(f28),F(f29),F(f30),F(f31), \
2223 /* 64 */ R(pc), R(ps)
2224
ebeac11a
EZ
2225#define COMMON_UISA_NOFP_REGS \
2226 /* 0 */ R(r0), R(r1), R(r2), R(r3), R(r4), R(r5), R(r6), R(r7), \
2227 /* 8 */ R(r8), R(r9), R(r10),R(r11),R(r12),R(r13),R(r14),R(r15), \
2228 /* 16 */ R(r16),R(r17),R(r18),R(r19),R(r20),R(r21),R(r22),R(r23), \
2229 /* 24 */ R(r24),R(r25),R(r26),R(r27),R(r28),R(r29),R(r30),R(r31), \
2230 /* 32 */ R0, R0, R0, R0, R0, R0, R0, R0, \
2231 /* 40 */ R0, R0, R0, R0, R0, R0, R0, R0, \
2232 /* 48 */ R0, R0, R0, R0, R0, R0, R0, R0, \
2233 /* 56 */ R0, R0, R0, R0, R0, R0, R0, R0, \
2234 /* 64 */ R(pc), R(ps)
2235
7a78ae4e
ND
2236/* UISA-level SPRs for PowerPC. */
2237#define PPC_UISA_SPRS \
e3f36dbd 2238 /* 66 */ R4(cr), R(lr), R(ctr), R4(xer), R4(fpscr)
7a78ae4e 2239
c8001721
EZ
2240/* UISA-level SPRs for PowerPC without floating point support. */
2241#define PPC_UISA_NOFP_SPRS \
2242 /* 66 */ R4(cr), R(lr), R(ctr), R4(xer), R0
2243
7a78ae4e
ND
2244/* Segment registers, for PowerPC. */
2245#define PPC_SEGMENT_REGS \
2246 /* 71 */ R32(sr0), R32(sr1), R32(sr2), R32(sr3), \
2247 /* 75 */ R32(sr4), R32(sr5), R32(sr6), R32(sr7), \
2248 /* 79 */ R32(sr8), R32(sr9), R32(sr10), R32(sr11), \
2249 /* 83 */ R32(sr12), R32(sr13), R32(sr14), R32(sr15)
2250
2251/* OEA SPRs for PowerPC. */
2252#define PPC_OEA_SPRS \
2253 /* 87 */ R4(pvr), \
2254 /* 88 */ R(ibat0u), R(ibat0l), R(ibat1u), R(ibat1l), \
2255 /* 92 */ R(ibat2u), R(ibat2l), R(ibat3u), R(ibat3l), \
2256 /* 96 */ R(dbat0u), R(dbat0l), R(dbat1u), R(dbat1l), \
2257 /* 100 */ R(dbat2u), R(dbat2l), R(dbat3u), R(dbat3l), \
2258 /* 104 */ R(sdr1), R64(asr), R(dar), R4(dsisr), \
2259 /* 108 */ R(sprg0), R(sprg1), R(sprg2), R(sprg3), \
2260 /* 112 */ R(srr0), R(srr1), R(tbl), R(tbu), \
2261 /* 116 */ R4(dec), R(dabr), R4(ear)
2262
64366f1c 2263/* AltiVec registers. */
1fcc0bb8
EZ
2264#define PPC_ALTIVEC_REGS \
2265 /*119*/R16(vr0), R16(vr1), R16(vr2), R16(vr3), R16(vr4), R16(vr5), R16(vr6), R16(vr7), \
2266 /*127*/R16(vr8), R16(vr9), R16(vr10),R16(vr11),R16(vr12),R16(vr13),R16(vr14),R16(vr15), \
2267 /*135*/R16(vr16),R16(vr17),R16(vr18),R16(vr19),R16(vr20),R16(vr21),R16(vr22),R16(vr23), \
2268 /*143*/R16(vr24),R16(vr25),R16(vr26),R16(vr27),R16(vr28),R16(vr29),R16(vr30),R16(vr31), \
2269 /*151*/R4(vscr), R4(vrsave)
2270
c8001721
EZ
2271/* Vectors of hi-lo general purpose registers. */
2272#define PPC_EV_REGS \
2273 /* 0*/R8(ev0), R8(ev1), R8(ev2), R8(ev3), R8(ev4), R8(ev5), R8(ev6), R8(ev7), \
2274 /* 8*/R8(ev8), R8(ev9), R8(ev10),R8(ev11),R8(ev12),R8(ev13),R8(ev14),R8(ev15), \
2275 /*16*/R8(ev16),R8(ev17),R8(ev18),R8(ev19),R8(ev20),R8(ev21),R8(ev22),R8(ev23), \
2276 /*24*/R8(ev24),R8(ev25),R8(ev26),R8(ev27),R8(ev28),R8(ev29),R8(ev30),R8(ev31)
2277
2278/* Lower half of the EV registers. */
2279#define PPC_GPRS_PSEUDO_REGS \
2280 /* 0 */ P(r0), P(r1), P(r2), P(r3), P(r4), P(r5), P(r6), P(r7), \
2281 /* 8 */ P(r8), P(r9), P(r10),P(r11),P(r12),P(r13),P(r14),P(r15), \
2282 /* 16 */ P(r16),P(r17),P(r18),P(r19),P(r20),P(r21),P(r22),P(r23), \
2283 /* 24 */ P(r24),P(r25),P(r26),P(r27),P(r28),P(r29),P(r30),P(r31), \
2284
7a78ae4e 2285/* IBM POWER (pre-PowerPC) architecture, user-level view. We only cover
64366f1c 2286 user-level SPR's. */
7a78ae4e 2287static const struct reg registers_power[] =
c906108c 2288{
7a78ae4e 2289 COMMON_UISA_REGS,
e3f36dbd
KB
2290 /* 66 */ R4(cnd), R(lr), R(cnt), R4(xer), R4(mq),
2291 /* 71 */ R4(fpscr)
c906108c
SS
2292};
2293
7a78ae4e 2294/* PowerPC UISA - a PPC processor as viewed by user-level code. A UISA-only
64366f1c 2295 view of the PowerPC. */
7a78ae4e 2296static const struct reg registers_powerpc[] =
c906108c 2297{
7a78ae4e 2298 COMMON_UISA_REGS,
1fcc0bb8
EZ
2299 PPC_UISA_SPRS,
2300 PPC_ALTIVEC_REGS
c906108c
SS
2301};
2302
ebeac11a
EZ
2303/* PowerPC UISA - a PPC processor as viewed by user-level
2304 code, but without floating point registers. */
2305static const struct reg registers_powerpc_nofp[] =
2306{
2307 COMMON_UISA_NOFP_REGS,
2308 PPC_UISA_SPRS
2309};
2310
64366f1c 2311/* IBM PowerPC 403. */
7a78ae4e 2312static const struct reg registers_403[] =
c5aa993b 2313{
7a78ae4e
ND
2314 COMMON_UISA_REGS,
2315 PPC_UISA_SPRS,
2316 PPC_SEGMENT_REGS,
2317 PPC_OEA_SPRS,
2318 /* 119 */ R(icdbdr), R(esr), R(dear), R(evpr),
2319 /* 123 */ R(cdbcr), R(tsr), R(tcr), R(pit),
2320 /* 127 */ R(tbhi), R(tblo), R(srr2), R(srr3),
2321 /* 131 */ R(dbsr), R(dbcr), R(iac1), R(iac2),
2322 /* 135 */ R(dac1), R(dac2), R(dccr), R(iccr),
2323 /* 139 */ R(pbl1), R(pbu1), R(pbl2), R(pbu2)
c906108c
SS
2324};
2325
64366f1c 2326/* IBM PowerPC 403GC. */
7a78ae4e 2327static const struct reg registers_403GC[] =
c5aa993b 2328{
7a78ae4e
ND
2329 COMMON_UISA_REGS,
2330 PPC_UISA_SPRS,
2331 PPC_SEGMENT_REGS,
2332 PPC_OEA_SPRS,
2333 /* 119 */ R(icdbdr), R(esr), R(dear), R(evpr),
2334 /* 123 */ R(cdbcr), R(tsr), R(tcr), R(pit),
2335 /* 127 */ R(tbhi), R(tblo), R(srr2), R(srr3),
2336 /* 131 */ R(dbsr), R(dbcr), R(iac1), R(iac2),
2337 /* 135 */ R(dac1), R(dac2), R(dccr), R(iccr),
2338 /* 139 */ R(pbl1), R(pbu1), R(pbl2), R(pbu2),
2339 /* 143 */ R(zpr), R(pid), R(sgr), R(dcwr),
2340 /* 147 */ R(tbhu), R(tblu)
c906108c
SS
2341};
2342
64366f1c 2343/* Motorola PowerPC 505. */
7a78ae4e 2344static const struct reg registers_505[] =
c5aa993b 2345{
7a78ae4e
ND
2346 COMMON_UISA_REGS,
2347 PPC_UISA_SPRS,
2348 PPC_SEGMENT_REGS,
2349 PPC_OEA_SPRS,
2350 /* 119 */ R(eie), R(eid), R(nri)
c906108c
SS
2351};
2352
64366f1c 2353/* Motorola PowerPC 860 or 850. */
7a78ae4e 2354static const struct reg registers_860[] =
c5aa993b 2355{
7a78ae4e
ND
2356 COMMON_UISA_REGS,
2357 PPC_UISA_SPRS,
2358 PPC_SEGMENT_REGS,
2359 PPC_OEA_SPRS,
2360 /* 119 */ R(eie), R(eid), R(nri), R(cmpa),
2361 /* 123 */ R(cmpb), R(cmpc), R(cmpd), R(icr),
2362 /* 127 */ R(der), R(counta), R(countb), R(cmpe),
2363 /* 131 */ R(cmpf), R(cmpg), R(cmph), R(lctrl1),
2364 /* 135 */ R(lctrl2), R(ictrl), R(bar), R(ic_cst),
2365 /* 139 */ R(ic_adr), R(ic_dat), R(dc_cst), R(dc_adr),
2366 /* 143 */ R(dc_dat), R(dpdr), R(dpir), R(immr),
2367 /* 147 */ R(mi_ctr), R(mi_ap), R(mi_epn), R(mi_twc),
2368 /* 151 */ R(mi_rpn), R(md_ctr), R(m_casid), R(md_ap),
2369 /* 155 */ R(md_epn), R(md_twb), R(md_twc), R(md_rpn),
2370 /* 159 */ R(m_tw), R(mi_dbcam), R(mi_dbram0), R(mi_dbram1),
2371 /* 163 */ R(md_dbcam), R(md_dbram0), R(md_dbram1)
c906108c
SS
2372};
2373
7a78ae4e
ND
2374/* Motorola PowerPC 601. Note that the 601 has different register numbers
2375 for reading and writing RTCU and RTCL. However, how one reads and writes a
c906108c 2376 register is the stub's problem. */
7a78ae4e 2377static const struct reg registers_601[] =
c5aa993b 2378{
7a78ae4e
ND
2379 COMMON_UISA_REGS,
2380 PPC_UISA_SPRS,
2381 PPC_SEGMENT_REGS,
2382 PPC_OEA_SPRS,
2383 /* 119 */ R(hid0), R(hid1), R(iabr), R(dabr),
2384 /* 123 */ R(pir), R(mq), R(rtcu), R(rtcl)
c906108c
SS
2385};
2386
64366f1c 2387/* Motorola PowerPC 602. */
7a78ae4e 2388static const struct reg registers_602[] =
c5aa993b 2389{
7a78ae4e
ND
2390 COMMON_UISA_REGS,
2391 PPC_UISA_SPRS,
2392 PPC_SEGMENT_REGS,
2393 PPC_OEA_SPRS,
2394 /* 119 */ R(hid0), R(hid1), R(iabr), R0,
2395 /* 123 */ R0, R(tcr), R(ibr), R(esassr),
2396 /* 127 */ R(sebr), R(ser), R(sp), R(lt)
c906108c
SS
2397};
2398
64366f1c 2399/* Motorola/IBM PowerPC 603 or 603e. */
7a78ae4e 2400static const struct reg registers_603[] =
c5aa993b 2401{
7a78ae4e
ND
2402 COMMON_UISA_REGS,
2403 PPC_UISA_SPRS,
2404 PPC_SEGMENT_REGS,
2405 PPC_OEA_SPRS,
2406 /* 119 */ R(hid0), R(hid1), R(iabr), R0,
2407 /* 123 */ R0, R(dmiss), R(dcmp), R(hash1),
2408 /* 127 */ R(hash2), R(imiss), R(icmp), R(rpa)
c906108c
SS
2409};
2410
64366f1c 2411/* Motorola PowerPC 604 or 604e. */
7a78ae4e 2412static const struct reg registers_604[] =
c5aa993b 2413{
7a78ae4e
ND
2414 COMMON_UISA_REGS,
2415 PPC_UISA_SPRS,
2416 PPC_SEGMENT_REGS,
2417 PPC_OEA_SPRS,
2418 /* 119 */ R(hid0), R(hid1), R(iabr), R(dabr),
2419 /* 123 */ R(pir), R(mmcr0), R(pmc1), R(pmc2),
2420 /* 127 */ R(sia), R(sda)
c906108c
SS
2421};
2422
64366f1c 2423/* Motorola/IBM PowerPC 750 or 740. */
7a78ae4e 2424static const struct reg registers_750[] =
c5aa993b 2425{
7a78ae4e
ND
2426 COMMON_UISA_REGS,
2427 PPC_UISA_SPRS,
2428 PPC_SEGMENT_REGS,
2429 PPC_OEA_SPRS,
2430 /* 119 */ R(hid0), R(hid1), R(iabr), R(dabr),
2431 /* 123 */ R0, R(ummcr0), R(upmc1), R(upmc2),
2432 /* 127 */ R(usia), R(ummcr1), R(upmc3), R(upmc4),
2433 /* 131 */ R(mmcr0), R(pmc1), R(pmc2), R(sia),
2434 /* 135 */ R(mmcr1), R(pmc3), R(pmc4), R(l2cr),
2435 /* 139 */ R(ictc), R(thrm1), R(thrm2), R(thrm3)
c906108c
SS
2436};
2437
2438
64366f1c 2439/* Motorola PowerPC 7400. */
1fcc0bb8
EZ
2440static const struct reg registers_7400[] =
2441{
2442 /* gpr0-gpr31, fpr0-fpr31 */
2443 COMMON_UISA_REGS,
2444 /* ctr, xre, lr, cr */
2445 PPC_UISA_SPRS,
2446 /* sr0-sr15 */
2447 PPC_SEGMENT_REGS,
2448 PPC_OEA_SPRS,
2449 /* vr0-vr31, vrsave, vscr */
2450 PPC_ALTIVEC_REGS
2451 /* FIXME? Add more registers? */
2452};
2453
c8001721
EZ
2454/* Motorola e500. */
2455static const struct reg registers_e500[] =
2456{
2457 R(pc), R(ps),
2458 /* cr, lr, ctr, xer, "" */
2459 PPC_UISA_NOFP_SPRS,
2460 /* 7...38 */
2461 PPC_EV_REGS,
2462 /* 39...70 */
2463 PPC_GPRS_PSEUDO_REGS
2464};
2465
c906108c 2466/* Information about a particular processor variant. */
7a78ae4e 2467
c906108c 2468struct variant
c5aa993b
JM
2469 {
2470 /* Name of this variant. */
2471 char *name;
c906108c 2472
c5aa993b
JM
2473 /* English description of the variant. */
2474 char *description;
c906108c 2475
64366f1c 2476 /* bfd_arch_info.arch corresponding to variant. */
7a78ae4e
ND
2477 enum bfd_architecture arch;
2478
64366f1c 2479 /* bfd_arch_info.mach corresponding to variant. */
7a78ae4e
ND
2480 unsigned long mach;
2481
489461e2
EZ
2482 /* Number of real registers. */
2483 int nregs;
2484
2485 /* Number of pseudo registers. */
2486 int npregs;
2487
2488 /* Number of total registers (the sum of nregs and npregs). */
2489 int num_tot_regs;
2490
c5aa993b
JM
2491 /* Table of register names; registers[R] is the name of the register
2492 number R. */
7a78ae4e 2493 const struct reg *regs;
c5aa993b 2494 };
c906108c 2495
489461e2
EZ
2496#define tot_num_registers(list) (sizeof (list) / sizeof((list)[0]))
2497
2498static int
2499num_registers (const struct reg *reg_list, int num_tot_regs)
2500{
2501 int i;
2502 int nregs = 0;
2503
2504 for (i = 0; i < num_tot_regs; i++)
2505 if (!reg_list[i].pseudo)
2506 nregs++;
2507
2508 return nregs;
2509}
2510
2511static int
2512num_pseudo_registers (const struct reg *reg_list, int num_tot_regs)
2513{
2514 int i;
2515 int npregs = 0;
2516
2517 for (i = 0; i < num_tot_regs; i++)
2518 if (reg_list[i].pseudo)
2519 npregs ++;
2520
2521 return npregs;
2522}
c906108c 2523
c906108c
SS
2524/* Information in this table comes from the following web sites:
2525 IBM: http://www.chips.ibm.com:80/products/embedded/
2526 Motorola: http://www.mot.com/SPS/PowerPC/
2527
2528 I'm sure I've got some of the variant descriptions not quite right.
2529 Please report any inaccuracies you find to GDB's maintainer.
2530
2531 If you add entries to this table, please be sure to allow the new
2532 value as an argument to the --with-cpu flag, in configure.in. */
2533
489461e2 2534static struct variant variants[] =
c906108c 2535{
489461e2 2536
7a78ae4e 2537 {"powerpc", "PowerPC user-level", bfd_arch_powerpc,
489461e2
EZ
2538 bfd_mach_ppc, -1, -1, tot_num_registers (registers_powerpc),
2539 registers_powerpc},
7a78ae4e 2540 {"power", "POWER user-level", bfd_arch_rs6000,
489461e2
EZ
2541 bfd_mach_rs6k, -1, -1, tot_num_registers (registers_power),
2542 registers_power},
7a78ae4e 2543 {"403", "IBM PowerPC 403", bfd_arch_powerpc,
489461e2
EZ
2544 bfd_mach_ppc_403, -1, -1, tot_num_registers (registers_403),
2545 registers_403},
7a78ae4e 2546 {"601", "Motorola PowerPC 601", bfd_arch_powerpc,
489461e2
EZ
2547 bfd_mach_ppc_601, -1, -1, tot_num_registers (registers_601),
2548 registers_601},
7a78ae4e 2549 {"602", "Motorola PowerPC 602", bfd_arch_powerpc,
489461e2
EZ
2550 bfd_mach_ppc_602, -1, -1, tot_num_registers (registers_602),
2551 registers_602},
7a78ae4e 2552 {"603", "Motorola/IBM PowerPC 603 or 603e", bfd_arch_powerpc,
489461e2
EZ
2553 bfd_mach_ppc_603, -1, -1, tot_num_registers (registers_603),
2554 registers_603},
7a78ae4e 2555 {"604", "Motorola PowerPC 604 or 604e", bfd_arch_powerpc,
489461e2
EZ
2556 604, -1, -1, tot_num_registers (registers_604),
2557 registers_604},
7a78ae4e 2558 {"403GC", "IBM PowerPC 403GC", bfd_arch_powerpc,
489461e2
EZ
2559 bfd_mach_ppc_403gc, -1, -1, tot_num_registers (registers_403GC),
2560 registers_403GC},
7a78ae4e 2561 {"505", "Motorola PowerPC 505", bfd_arch_powerpc,
489461e2
EZ
2562 bfd_mach_ppc_505, -1, -1, tot_num_registers (registers_505),
2563 registers_505},
7a78ae4e 2564 {"860", "Motorola PowerPC 860 or 850", bfd_arch_powerpc,
489461e2
EZ
2565 bfd_mach_ppc_860, -1, -1, tot_num_registers (registers_860),
2566 registers_860},
7a78ae4e 2567 {"750", "Motorola/IBM PowerPC 750 or 740", bfd_arch_powerpc,
489461e2
EZ
2568 bfd_mach_ppc_750, -1, -1, tot_num_registers (registers_750),
2569 registers_750},
1fcc0bb8 2570 {"7400", "Motorola/IBM PowerPC 7400 (G4)", bfd_arch_powerpc,
489461e2
EZ
2571 bfd_mach_ppc_7400, -1, -1, tot_num_registers (registers_7400),
2572 registers_7400},
c8001721
EZ
2573 {"e500", "Motorola PowerPC e500", bfd_arch_powerpc,
2574 bfd_mach_ppc_e500, -1, -1, tot_num_registers (registers_e500),
2575 registers_e500},
7a78ae4e 2576
5d57ee30
KB
2577 /* 64-bit */
2578 {"powerpc64", "PowerPC 64-bit user-level", bfd_arch_powerpc,
489461e2
EZ
2579 bfd_mach_ppc64, -1, -1, tot_num_registers (registers_powerpc),
2580 registers_powerpc},
7a78ae4e 2581 {"620", "Motorola PowerPC 620", bfd_arch_powerpc,
489461e2
EZ
2582 bfd_mach_ppc_620, -1, -1, tot_num_registers (registers_powerpc),
2583 registers_powerpc},
5d57ee30 2584 {"630", "Motorola PowerPC 630", bfd_arch_powerpc,
489461e2
EZ
2585 bfd_mach_ppc_630, -1, -1, tot_num_registers (registers_powerpc),
2586 registers_powerpc},
7a78ae4e 2587 {"a35", "PowerPC A35", bfd_arch_powerpc,
489461e2
EZ
2588 bfd_mach_ppc_a35, -1, -1, tot_num_registers (registers_powerpc),
2589 registers_powerpc},
5d57ee30 2590 {"rs64ii", "PowerPC rs64ii", bfd_arch_powerpc,
489461e2
EZ
2591 bfd_mach_ppc_rs64ii, -1, -1, tot_num_registers (registers_powerpc),
2592 registers_powerpc},
5d57ee30 2593 {"rs64iii", "PowerPC rs64iii", bfd_arch_powerpc,
489461e2
EZ
2594 bfd_mach_ppc_rs64iii, -1, -1, tot_num_registers (registers_powerpc),
2595 registers_powerpc},
5d57ee30 2596
64366f1c 2597 /* FIXME: I haven't checked the register sets of the following. */
7a78ae4e 2598 {"rs1", "IBM POWER RS1", bfd_arch_rs6000,
489461e2
EZ
2599 bfd_mach_rs6k_rs1, -1, -1, tot_num_registers (registers_power),
2600 registers_power},
7a78ae4e 2601 {"rsc", "IBM POWER RSC", bfd_arch_rs6000,
489461e2
EZ
2602 bfd_mach_rs6k_rsc, -1, -1, tot_num_registers (registers_power),
2603 registers_power},
7a78ae4e 2604 {"rs2", "IBM POWER RS2", bfd_arch_rs6000,
489461e2
EZ
2605 bfd_mach_rs6k_rs2, -1, -1, tot_num_registers (registers_power),
2606 registers_power},
7a78ae4e 2607
489461e2 2608 {0, 0, 0, 0, 0, 0, 0, 0}
c906108c
SS
2609};
2610
64366f1c 2611/* Initialize the number of registers and pseudo registers in each variant. */
489461e2
EZ
2612
2613static void
2614init_variants (void)
2615{
2616 struct variant *v;
2617
2618 for (v = variants; v->name; v++)
2619 {
2620 if (v->nregs == -1)
2621 v->nregs = num_registers (v->regs, v->num_tot_regs);
2622 if (v->npregs == -1)
2623 v->npregs = num_pseudo_registers (v->regs, v->num_tot_regs);
2624 }
2625}
c906108c 2626
7a78ae4e 2627/* Return the variant corresponding to architecture ARCH and machine number
64366f1c 2628 MACH. If no such variant exists, return null. */
c906108c 2629
7a78ae4e
ND
2630static const struct variant *
2631find_variant_by_arch (enum bfd_architecture arch, unsigned long mach)
c906108c 2632{
7a78ae4e 2633 const struct variant *v;
c5aa993b 2634
7a78ae4e
ND
2635 for (v = variants; v->name; v++)
2636 if (arch == v->arch && mach == v->mach)
2637 return v;
c906108c 2638
7a78ae4e 2639 return NULL;
c906108c 2640}
9364a0ef
EZ
2641
2642static int
2643gdb_print_insn_powerpc (bfd_vma memaddr, disassemble_info *info)
2644{
2645 if (TARGET_BYTE_ORDER == BFD_ENDIAN_BIG)
2646 return print_insn_big_powerpc (memaddr, info);
2647 else
2648 return print_insn_little_powerpc (memaddr, info);
2649}
7a78ae4e 2650\f
7a78ae4e
ND
2651/* Initialize the current architecture based on INFO. If possible, re-use an
2652 architecture from ARCHES, which is a list of architectures already created
2653 during this debugging session.
c906108c 2654
7a78ae4e 2655 Called e.g. at program startup, when reading a core file, and when reading
64366f1c 2656 a binary file. */
c906108c 2657
7a78ae4e
ND
2658static struct gdbarch *
2659rs6000_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
2660{
2661 struct gdbarch *gdbarch;
2662 struct gdbarch_tdep *tdep;
9aa1e687 2663 int wordsize, from_xcoff_exec, from_elf_exec, power, i, off;
7a78ae4e
ND
2664 struct reg *regs;
2665 const struct variant *v;
2666 enum bfd_architecture arch;
2667 unsigned long mach;
2668 bfd abfd;
7b112f9c
JT
2669 int sysv_abi;
2670 enum gdb_osabi osabi = GDB_OSABI_UNKNOWN;
5bf1c677 2671 asection *sect;
7a78ae4e 2672
9aa1e687 2673 from_xcoff_exec = info.abfd && info.abfd->format == bfd_object &&
7a78ae4e
ND
2674 bfd_get_flavour (info.abfd) == bfd_target_xcoff_flavour;
2675
9aa1e687
KB
2676 from_elf_exec = info.abfd && info.abfd->format == bfd_object &&
2677 bfd_get_flavour (info.abfd) == bfd_target_elf_flavour;
2678
2679 sysv_abi = info.abfd && bfd_get_flavour (info.abfd) == bfd_target_elf_flavour;
2680
7b112f9c
JT
2681 if (info.abfd)
2682 osabi = gdbarch_lookup_osabi (info.abfd);
9aa1e687 2683
e712c1cf 2684 /* Check word size. If INFO is from a binary file, infer it from
64366f1c 2685 that, else choose a likely default. */
9aa1e687 2686 if (from_xcoff_exec)
c906108c 2687 {
11ed25ac 2688 if (bfd_xcoff_is_xcoff64 (info.abfd))
7a78ae4e
ND
2689 wordsize = 8;
2690 else
2691 wordsize = 4;
c906108c 2692 }
9aa1e687
KB
2693 else if (from_elf_exec)
2694 {
2695 if (elf_elfheader (info.abfd)->e_ident[EI_CLASS] == ELFCLASS64)
2696 wordsize = 8;
2697 else
2698 wordsize = 4;
2699 }
c906108c 2700 else
7a78ae4e 2701 {
27b15785
KB
2702 if (info.bfd_arch_info != NULL && info.bfd_arch_info->bits_per_word != 0)
2703 wordsize = info.bfd_arch_info->bits_per_word /
2704 info.bfd_arch_info->bits_per_byte;
2705 else
2706 wordsize = 4;
7a78ae4e 2707 }
c906108c 2708
64366f1c 2709 /* Find a candidate among extant architectures. */
7a78ae4e
ND
2710 for (arches = gdbarch_list_lookup_by_info (arches, &info);
2711 arches != NULL;
2712 arches = gdbarch_list_lookup_by_info (arches->next, &info))
2713 {
2714 /* Word size in the various PowerPC bfd_arch_info structs isn't
2715 meaningful, because 64-bit CPUs can run in 32-bit mode. So, perform
64366f1c 2716 separate word size check. */
7a78ae4e 2717 tdep = gdbarch_tdep (arches->gdbarch);
9aa1e687 2718 if (tdep && tdep->wordsize == wordsize && tdep->osabi == osabi)
7a78ae4e
ND
2719 return arches->gdbarch;
2720 }
c906108c 2721
7a78ae4e
ND
2722 /* None found, create a new architecture from INFO, whose bfd_arch_info
2723 validity depends on the source:
2724 - executable useless
2725 - rs6000_host_arch() good
2726 - core file good
2727 - "set arch" trust blindly
2728 - GDB startup useless but harmless */
c906108c 2729
9aa1e687 2730 if (!from_xcoff_exec)
c906108c 2731 {
b732d07d 2732 arch = info.bfd_arch_info->arch;
7a78ae4e 2733 mach = info.bfd_arch_info->mach;
c906108c 2734 }
7a78ae4e 2735 else
c906108c 2736 {
7a78ae4e
ND
2737 arch = bfd_arch_powerpc;
2738 mach = 0;
2739 bfd_default_set_arch_mach (&abfd, arch, mach);
2740 info.bfd_arch_info = bfd_get_arch_info (&abfd);
2741 }
2742 tdep = xmalloc (sizeof (struct gdbarch_tdep));
2743 tdep->wordsize = wordsize;
9aa1e687 2744 tdep->osabi = osabi;
5bf1c677
EZ
2745
2746 /* For e500 executables, the apuinfo section is of help here. Such
2747 section contains the identifier and revision number of each
2748 Application-specific Processing Unit that is present on the
2749 chip. The content of the section is determined by the assembler
2750 which looks at each instruction and determines which unit (and
2751 which version of it) can execute it. In our case we just look for
2752 the existance of the section. */
2753
2754 if (info.abfd)
2755 {
2756 sect = bfd_get_section_by_name (info.abfd, ".PPC.EMB.apuinfo");
2757 if (sect)
2758 {
2759 arch = info.bfd_arch_info->arch;
2760 mach = bfd_mach_ppc_e500;
2761 bfd_default_set_arch_mach (&abfd, arch, mach);
2762 info.bfd_arch_info = bfd_get_arch_info (&abfd);
2763 }
2764 }
2765
7a78ae4e
ND
2766 gdbarch = gdbarch_alloc (&info, tdep);
2767 power = arch == bfd_arch_rs6000;
2768
489461e2
EZ
2769 /* Initialize the number of real and pseudo registers in each variant. */
2770 init_variants ();
2771
64366f1c 2772 /* Choose variant. */
7a78ae4e
ND
2773 v = find_variant_by_arch (arch, mach);
2774 if (!v)
dd47e6fd
EZ
2775 return NULL;
2776
7a78ae4e
ND
2777 tdep->regs = v->regs;
2778
2188cbdd
EZ
2779 tdep->ppc_gp0_regnum = 0;
2780 tdep->ppc_gplast_regnum = 31;
2781 tdep->ppc_toc_regnum = 2;
2782 tdep->ppc_ps_regnum = 65;
2783 tdep->ppc_cr_regnum = 66;
2784 tdep->ppc_lr_regnum = 67;
2785 tdep->ppc_ctr_regnum = 68;
2786 tdep->ppc_xer_regnum = 69;
2787 if (v->mach == bfd_mach_ppc_601)
2788 tdep->ppc_mq_regnum = 124;
e3f36dbd 2789 else if (power)
2188cbdd 2790 tdep->ppc_mq_regnum = 70;
e3f36dbd
KB
2791 else
2792 tdep->ppc_mq_regnum = -1;
2793 tdep->ppc_fpscr_regnum = power ? 71 : 70;
2188cbdd 2794
c8001721
EZ
2795 set_gdbarch_pc_regnum (gdbarch, 64);
2796 set_gdbarch_sp_regnum (gdbarch, 1);
2797 set_gdbarch_fp_regnum (gdbarch, 1);
96ff0de4
EZ
2798 set_gdbarch_deprecated_extract_return_value (gdbarch,
2799 rs6000_extract_return_value);
46d79c04 2800 set_gdbarch_deprecated_store_return_value (gdbarch, rs6000_store_return_value);
c8001721 2801
1fcc0bb8
EZ
2802 if (v->arch == bfd_arch_powerpc)
2803 switch (v->mach)
2804 {
2805 case bfd_mach_ppc:
2806 tdep->ppc_vr0_regnum = 71;
2807 tdep->ppc_vrsave_regnum = 104;
c8001721
EZ
2808 tdep->ppc_ev0_regnum = -1;
2809 tdep->ppc_ev31_regnum = -1;
1fcc0bb8
EZ
2810 break;
2811 case bfd_mach_ppc_7400:
2812 tdep->ppc_vr0_regnum = 119;
54c2a1e6 2813 tdep->ppc_vrsave_regnum = 152;
c8001721
EZ
2814 tdep->ppc_ev0_regnum = -1;
2815 tdep->ppc_ev31_regnum = -1;
2816 break;
2817 case bfd_mach_ppc_e500:
2818 tdep->ppc_gp0_regnum = 39;
2819 tdep->ppc_gplast_regnum = 70;
2820 tdep->ppc_toc_regnum = -1;
2821 tdep->ppc_ps_regnum = 1;
2822 tdep->ppc_cr_regnum = 2;
2823 tdep->ppc_lr_regnum = 3;
2824 tdep->ppc_ctr_regnum = 4;
2825 tdep->ppc_xer_regnum = 5;
2826 tdep->ppc_ev0_regnum = 7;
2827 tdep->ppc_ev31_regnum = 38;
2828 set_gdbarch_pc_regnum (gdbarch, 0);
2829 set_gdbarch_sp_regnum (gdbarch, 40);
2830 set_gdbarch_fp_regnum (gdbarch, 40);
2831 set_gdbarch_dwarf2_reg_to_regnum (gdbarch, e500_dwarf2_reg_to_regnum);
2832 set_gdbarch_pseudo_register_read (gdbarch, e500_pseudo_register_read);
2833 set_gdbarch_pseudo_register_write (gdbarch, e500_pseudo_register_write);
96ff0de4 2834 set_gdbarch_extract_return_value (gdbarch, e500_extract_return_value);
46d79c04 2835 set_gdbarch_deprecated_store_return_value (gdbarch, e500_store_return_value);
1fcc0bb8
EZ
2836 break;
2837 default:
2838 tdep->ppc_vr0_regnum = -1;
2839 tdep->ppc_vrsave_regnum = -1;
c8001721
EZ
2840 tdep->ppc_ev0_regnum = -1;
2841 tdep->ppc_ev31_regnum = -1;
1fcc0bb8
EZ
2842 break;
2843 }
2844
a88376a3
KB
2845 /* Set lr_frame_offset. */
2846 if (wordsize == 8)
2847 tdep->lr_frame_offset = 16;
2848 else if (sysv_abi)
2849 tdep->lr_frame_offset = 4;
2850 else
2851 tdep->lr_frame_offset = 8;
2852
2853 /* Calculate byte offsets in raw register array. */
489461e2
EZ
2854 tdep->regoff = xmalloc (v->num_tot_regs * sizeof (int));
2855 for (i = off = 0; i < v->num_tot_regs; i++)
7a78ae4e
ND
2856 {
2857 tdep->regoff[i] = off;
2858 off += regsize (v->regs + i, wordsize);
c906108c
SS
2859 }
2860
56a6dfb9
KB
2861 /* Select instruction printer. */
2862 if (arch == power)
9364a0ef 2863 set_gdbarch_print_insn (gdbarch, print_insn_rs6000);
56a6dfb9 2864 else
9364a0ef 2865 set_gdbarch_print_insn (gdbarch, gdb_print_insn_powerpc);
7495d1dc 2866
7a78ae4e
ND
2867 set_gdbarch_read_pc (gdbarch, generic_target_read_pc);
2868 set_gdbarch_write_pc (gdbarch, generic_target_write_pc);
2869 set_gdbarch_read_fp (gdbarch, generic_target_read_fp);
7a78ae4e
ND
2870 set_gdbarch_read_sp (gdbarch, generic_target_read_sp);
2871 set_gdbarch_write_sp (gdbarch, generic_target_write_sp);
2872
2873 set_gdbarch_num_regs (gdbarch, v->nregs);
c8001721 2874 set_gdbarch_num_pseudo_regs (gdbarch, v->npregs);
7a78ae4e
ND
2875 set_gdbarch_register_name (gdbarch, rs6000_register_name);
2876 set_gdbarch_register_size (gdbarch, wordsize);
2877 set_gdbarch_register_bytes (gdbarch, off);
2878 set_gdbarch_register_byte (gdbarch, rs6000_register_byte);
2879 set_gdbarch_register_raw_size (gdbarch, rs6000_register_raw_size);
2a873819 2880 set_gdbarch_max_register_raw_size (gdbarch, 16);
b2e75d78 2881 set_gdbarch_register_virtual_size (gdbarch, generic_register_size);
2a873819 2882 set_gdbarch_max_register_virtual_size (gdbarch, 16);
7a78ae4e
ND
2883 set_gdbarch_register_virtual_type (gdbarch, rs6000_register_virtual_type);
2884
2885 set_gdbarch_ptr_bit (gdbarch, wordsize * TARGET_CHAR_BIT);
2886 set_gdbarch_short_bit (gdbarch, 2 * TARGET_CHAR_BIT);
2887 set_gdbarch_int_bit (gdbarch, 4 * TARGET_CHAR_BIT);
2888 set_gdbarch_long_bit (gdbarch, wordsize * TARGET_CHAR_BIT);
2889 set_gdbarch_long_long_bit (gdbarch, 8 * TARGET_CHAR_BIT);
2890 set_gdbarch_float_bit (gdbarch, 4 * TARGET_CHAR_BIT);
2891 set_gdbarch_double_bit (gdbarch, 8 * TARGET_CHAR_BIT);
2892 set_gdbarch_long_double_bit (gdbarch, 8 * TARGET_CHAR_BIT);
4e409299 2893 set_gdbarch_char_signed (gdbarch, 0);
7a78ae4e 2894
7a78ae4e 2895 set_gdbarch_call_dummy_length (gdbarch, 0);
7a78ae4e
ND
2896 set_gdbarch_call_dummy_address (gdbarch, entry_point_address);
2897 set_gdbarch_call_dummy_breakpoint_offset_p (gdbarch, 1);
2898 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 0);
2899 set_gdbarch_call_dummy_start_offset (gdbarch, 0);
7a78ae4e
ND
2900 set_gdbarch_call_dummy_p (gdbarch, 1);
2901 set_gdbarch_call_dummy_stack_adjust_p (gdbarch, 0);
7a78ae4e 2902 set_gdbarch_fix_call_dummy (gdbarch, rs6000_fix_call_dummy);
11269d7e 2903 set_gdbarch_frame_align (gdbarch, rs6000_frame_align);
7a78ae4e 2904 set_gdbarch_push_dummy_frame (gdbarch, generic_push_dummy_frame);
58223630 2905 set_gdbarch_save_dummy_frame_tos (gdbarch, generic_save_dummy_frame_tos);
7a78ae4e
ND
2906 set_gdbarch_push_return_address (gdbarch, ppc_push_return_address);
2907 set_gdbarch_believe_pcc_promotion (gdbarch, 1);
2908 set_gdbarch_coerce_float_to_double (gdbarch, rs6000_coerce_float_to_double);
2909
2910 set_gdbarch_register_convertible (gdbarch, rs6000_register_convertible);
2911 set_gdbarch_register_convert_to_virtual (gdbarch, rs6000_register_convert_to_virtual);
2912 set_gdbarch_register_convert_to_raw (gdbarch, rs6000_register_convert_to_raw);
2188cbdd 2913 set_gdbarch_stab_reg_to_regnum (gdbarch, rs6000_stab_reg_to_regnum);
2ea5f656
KB
2914 /* Note: kevinb/2002-04-12: I'm not convinced that rs6000_push_arguments()
2915 is correct for the SysV ABI when the wordsize is 8, but I'm also
2916 fairly certain that ppc_sysv_abi_push_arguments() will give even
2917 worse results since it only works for 32-bit code. So, for the moment,
2918 we're better off calling rs6000_push_arguments() since it works for
2919 64-bit code. At some point in the future, this matter needs to be
2920 revisited. */
2921 if (sysv_abi && wordsize == 4)
9aa1e687
KB
2922 set_gdbarch_push_arguments (gdbarch, ppc_sysv_abi_push_arguments);
2923 else
2924 set_gdbarch_push_arguments (gdbarch, rs6000_push_arguments);
7a78ae4e 2925
d0403e00 2926 set_gdbarch_store_struct_return (gdbarch, rs6000_store_struct_return);
11269d7e 2927 set_gdbarch_extract_struct_value_address (gdbarch, rs6000_extract_struct_value_address);
7a78ae4e
ND
2928 set_gdbarch_pop_frame (gdbarch, rs6000_pop_frame);
2929
2930 set_gdbarch_skip_prologue (gdbarch, rs6000_skip_prologue);
2931 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
2932 set_gdbarch_decr_pc_after_break (gdbarch, 0);
2933 set_gdbarch_function_start_offset (gdbarch, 0);
2934 set_gdbarch_breakpoint_from_pc (gdbarch, rs6000_breakpoint_from_pc);
2935
2936 /* Not sure on this. FIXMEmgo */
2937 set_gdbarch_frame_args_skip (gdbarch, 8);
2938
8e0662df 2939 if (sysv_abi)
7b112f9c
JT
2940 set_gdbarch_use_struct_convention (gdbarch,
2941 ppc_sysv_abi_use_struct_convention);
8e0662df 2942 else
7b112f9c
JT
2943 set_gdbarch_use_struct_convention (gdbarch,
2944 generic_use_struct_convention);
8e0662df 2945
7a78ae4e 2946 set_gdbarch_frame_chain_valid (gdbarch, file_frame_chain_valid);
9aa1e687 2947
7b112f9c
JT
2948 set_gdbarch_frameless_function_invocation (gdbarch,
2949 rs6000_frameless_function_invocation);
2950 set_gdbarch_frame_chain (gdbarch, rs6000_frame_chain);
2951 set_gdbarch_frame_saved_pc (gdbarch, rs6000_frame_saved_pc);
2952
2953 set_gdbarch_frame_init_saved_regs (gdbarch, rs6000_frame_init_saved_regs);
2954 set_gdbarch_init_extra_frame_info (gdbarch, rs6000_init_extra_frame_info);
2955
15813d3f
AC
2956 if (!sysv_abi)
2957 {
2958 /* Handle RS/6000 function pointers (which are really function
2959 descriptors). */
f517ea4e
PS
2960 set_gdbarch_convert_from_func_ptr_addr (gdbarch,
2961 rs6000_convert_from_func_ptr_addr);
9aa1e687 2962 }
7a78ae4e
ND
2963 set_gdbarch_frame_args_address (gdbarch, rs6000_frame_args_address);
2964 set_gdbarch_frame_locals_address (gdbarch, rs6000_frame_args_address);
2965 set_gdbarch_saved_pc_after_call (gdbarch, rs6000_saved_pc_after_call);
2966
2967 /* We can't tell how many args there are
2968 now that the C compiler delays popping them. */
2969 set_gdbarch_frame_num_args (gdbarch, frame_num_args_unknown);
2970
7b112f9c
JT
2971 /* Hook in ABI-specific overrides, if they have been registered. */
2972 gdbarch_init_osabi (info, gdbarch, osabi);
2973
7a78ae4e 2974 return gdbarch;
c906108c
SS
2975}
2976
7b112f9c
JT
2977static void
2978rs6000_dump_tdep (struct gdbarch *current_gdbarch, struct ui_file *file)
2979{
2980 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
2981
2982 if (tdep == NULL)
2983 return;
2984
2985 fprintf_unfiltered (file, "rs6000_dump_tdep: OS ABI = %s\n",
2986 gdbarch_osabi_name (tdep->osabi));
2987}
2988
1fcc0bb8
EZ
2989static struct cmd_list_element *info_powerpc_cmdlist = NULL;
2990
2991static void
2992rs6000_info_powerpc_command (char *args, int from_tty)
2993{
2994 help_list (info_powerpc_cmdlist, "info powerpc ", class_info, gdb_stdout);
2995}
2996
c906108c
SS
2997/* Initialization code. */
2998
2999void
fba45db2 3000_initialize_rs6000_tdep (void)
c906108c 3001{
7b112f9c
JT
3002 gdbarch_register (bfd_arch_rs6000, rs6000_gdbarch_init, rs6000_dump_tdep);
3003 gdbarch_register (bfd_arch_powerpc, rs6000_gdbarch_init, rs6000_dump_tdep);
1fcc0bb8
EZ
3004
3005 /* Add root prefix command for "info powerpc" commands */
3006 add_prefix_cmd ("powerpc", class_info, rs6000_info_powerpc_command,
3007 "Various POWERPC info specific commands.",
3008 &info_powerpc_cmdlist, "info powerpc ", 0, &infolist);
c906108c 3009}
This page took 0.492785 seconds and 4 git commands to generate.