Add __FILE__ and __LINE__ parameter to internal_error() /
[deliverable/binutils-gdb.git] / gdb / sparc-tdep.c
CommitLineData
c906108c 1/* Target-dependent code for the SPARC for GDB, the GNU debugger.
72e22353
MS
2 Copyright 1986, 1987, 1989, 1991, 1992, 1993, 1994, 1995, 1996, 1997,
3 1998, 1999, 2000, 2001 Free Software Foundation, Inc.
c906108c 4
c5aa993b 5 This file is part of GDB.
c906108c 6
c5aa993b
JM
7 This program is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 2 of the License, or
10 (at your option) any later version.
c906108c 11
c5aa993b
JM
12 This program is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
c906108c 16
c5aa993b
JM
17 You should have received a copy of the GNU General Public License
18 along with this program; if not, write to the Free Software
19 Foundation, Inc., 59 Temple Place - Suite 330,
20 Boston, MA 02111-1307, USA. */
c906108c
SS
21
22/* ??? Support for calling functions from gdb in sparc64 is unfinished. */
23
24#include "defs.h"
5af923b0 25#include "arch-utils.h"
c906108c
SS
26#include "frame.h"
27#include "inferior.h"
28#include "obstack.h"
29#include "target.h"
30#include "value.h"
31#include "bfd.h"
32#include "gdb_string.h"
33
34#ifdef USE_PROC_FS
35#include <sys/procfs.h>
13437d4b
KB
36/* Prototypes for supply_gregset etc. */
37#include "gregset.h"
c906108c
SS
38#endif
39
40#include "gdbcore.h"
41
5af923b0
MS
42#include "symfile.h" /* for 'entry_point_address' */
43
44/*
45 * Some local macros that have multi-arch and non-multi-arch versions:
46 */
47
48#if (GDB_MULTI_ARCH > 0)
49
50/* Does the target have Floating Point registers? */
51#define SPARC_HAS_FPU (gdbarch_tdep (current_gdbarch)->has_fpu)
52/* Number of bytes devoted to Floating Point registers: */
53#define FP_REGISTER_BYTES (gdbarch_tdep (current_gdbarch)->fp_register_bytes)
54/* Highest numbered Floating Point register. */
55#define FP_MAX_REGNUM (gdbarch_tdep (current_gdbarch)->fp_max_regnum)
56/* Size of a general (integer) register: */
57#define SPARC_INTREG_SIZE (gdbarch_tdep (current_gdbarch)->intreg_size)
58/* Offset within the call dummy stack of the saved registers. */
59#define DUMMY_REG_SAVE_OFFSET (gdbarch_tdep (current_gdbarch)->reg_save_offset)
60
61#else /* non-multi-arch */
62
63
64/* Does the target have Floating Point registers? */
c906108c
SS
65#if defined(TARGET_SPARCLET) || defined(TARGET_SPARCLITE)
66#define SPARC_HAS_FPU 0
67#else
68#define SPARC_HAS_FPU 1
69#endif
70
5af923b0
MS
71/* Number of bytes devoted to Floating Point registers: */
72#if (GDB_TARGET_IS_SPARC64)
c906108c 73#define FP_REGISTER_BYTES (64 * 4)
5af923b0 74#else
60054393 75#if (SPARC_HAS_FPU)
c906108c 76#define FP_REGISTER_BYTES (32 * 4)
60054393
MS
77#else
78#define FP_REGISTER_BYTES 0
79#endif
c906108c
SS
80#endif
81
5af923b0
MS
82/* Highest numbered Floating Point register. */
83#if (GDB_TARGET_IS_SPARC64)
84#define FP_MAX_REGNUM (FP0_REGNUM + 48)
85#else
c906108c
SS
86#define FP_MAX_REGNUM (FP0_REGNUM + 32)
87#endif
88
5af923b0 89/* Size of a general (integer) register: */
c906108c
SS
90#define SPARC_INTREG_SIZE (REGISTER_RAW_SIZE (G0_REGNUM))
91
5af923b0
MS
92/* Offset within the call dummy stack of the saved registers. */
93#if (GDB_TARGET_IS_SPARC64)
94#define DUMMY_REG_SAVE_OFFSET (128 + 16)
95#else
96#define DUMMY_REG_SAVE_OFFSET 0x60
97#endif
98
99#endif /* GDB_MULTI_ARCH */
100
101struct gdbarch_tdep
102 {
103 int has_fpu;
104 int fp_register_bytes;
105 int y_regnum;
106 int fp_max_regnum;
107 int intreg_size;
108 int reg_save_offset;
109 int call_dummy_call_offset;
110 int print_insn_mach;
111 };
112
113/* Now make GDB_TARGET_IS_SPARC64 a runtime test. */
114/* FIXME MVS: or try testing bfd_arch_info.arch and bfd_arch_info.mach ...
115 * define GDB_TARGET_IS_SPARC64 \
116 * (TARGET_ARCHITECTURE->arch == bfd_arch_sparc && \
117 * (TARGET_ARCHITECTURE->mach == bfd_mach_sparc_v9 || \
118 * TARGET_ARCHITECTURE->mach == bfd_mach_sparc_v9a))
119 */
120
c906108c
SS
121/* From infrun.c */
122extern int stop_after_trap;
123
124/* We don't store all registers immediately when requested, since they
125 get sent over in large chunks anyway. Instead, we accumulate most
126 of the changes and send them over once. "deferred_stores" keeps
127 track of which sets of registers we have locally-changed copies of,
128 so we only need send the groups that have changed. */
129
5af923b0 130int deferred_stores = 0; /* Accumulated stores we want to do eventually. */
c906108c
SS
131
132
133/* Some machines, such as Fujitsu SPARClite 86x, have a bi-endian mode
134 where instructions are big-endian and data are little-endian.
135 This flag is set when we detect that the target is of this type. */
136
137int bi_endian = 0;
138
139
140/* Fetch a single instruction. Even on bi-endian machines
141 such as sparc86x, instructions are always big-endian. */
142
143static unsigned long
fba45db2 144fetch_instruction (CORE_ADDR pc)
c906108c
SS
145{
146 unsigned long retval;
147 int i;
148 unsigned char buf[4];
149
150 read_memory (pc, buf, sizeof (buf));
151
152 /* Start at the most significant end of the integer, and work towards
153 the least significant. */
154 retval = 0;
155 for (i = 0; i < sizeof (buf); ++i)
156 retval = (retval << 8) | buf[i];
157 return retval;
158}
159
160
161/* Branches with prediction are treated like their non-predicting cousins. */
162/* FIXME: What about floating point branches? */
163
164/* Macros to extract fields from sparc instructions. */
165#define X_OP(i) (((i) >> 30) & 0x3)
166#define X_RD(i) (((i) >> 25) & 0x1f)
167#define X_A(i) (((i) >> 29) & 1)
168#define X_COND(i) (((i) >> 25) & 0xf)
169#define X_OP2(i) (((i) >> 22) & 0x7)
170#define X_IMM22(i) ((i) & 0x3fffff)
171#define X_OP3(i) (((i) >> 19) & 0x3f)
172#define X_RS1(i) (((i) >> 14) & 0x1f)
173#define X_I(i) (((i) >> 13) & 1)
174#define X_IMM13(i) ((i) & 0x1fff)
175/* Sign extension macros. */
176#define X_SIMM13(i) ((X_IMM13 (i) ^ 0x1000) - 0x1000)
177#define X_DISP22(i) ((X_IMM22 (i) ^ 0x200000) - 0x200000)
178#define X_CC(i) (((i) >> 20) & 3)
179#define X_P(i) (((i) >> 19) & 1)
180#define X_DISP19(i) ((((i) & 0x7ffff) ^ 0x40000) - 0x40000)
181#define X_RCOND(i) (((i) >> 25) & 7)
182#define X_DISP16(i) ((((((i) >> 6) && 0xc000) | ((i) & 0x3fff)) ^ 0x8000) - 0x8000)
183#define X_FCN(i) (((i) >> 25) & 31)
184
185typedef enum
186{
5af923b0
MS
187 Error, not_branch, bicc, bicca, ba, baa, ticc, ta, done_retry
188} branch_type;
c906108c
SS
189
190/* Simulate single-step ptrace call for sun4. Code written by Gary
191 Beihl (beihl@mcc.com). */
192
193/* npc4 and next_pc describe the situation at the time that the
194 step-breakpoint was set, not necessary the current value of NPC_REGNUM. */
195static CORE_ADDR next_pc, npc4, target;
196static int brknpc4, brktrg;
197typedef char binsn_quantum[BREAKPOINT_MAX];
198static binsn_quantum break_mem[3];
199
5af923b0 200static branch_type isbranch (long, CORE_ADDR, CORE_ADDR *);
c906108c
SS
201
202/* single_step() is called just before we want to resume the inferior,
203 if we want to single-step it but there is no hardware or kernel single-step
204 support (as on all SPARCs). We find all the possible targets of the
205 coming instruction and breakpoint them.
206
207 single_step is also called just after the inferior stops. If we had
208 set up a simulated single-step, we undo our damage. */
209
210void
fba45db2
KB
211sparc_software_single_step (enum target_signal ignore, /* pid, but we don't need it */
212 int insert_breakpoints_p)
c906108c
SS
213{
214 branch_type br;
215 CORE_ADDR pc;
216 long pc_instruction;
217
218 if (insert_breakpoints_p)
219 {
220 /* Always set breakpoint for NPC. */
221 next_pc = read_register (NPC_REGNUM);
c5aa993b 222 npc4 = next_pc + 4; /* branch not taken */
c906108c
SS
223
224 target_insert_breakpoint (next_pc, break_mem[0]);
225 /* printf_unfiltered ("set break at %x\n",next_pc); */
226
227 pc = read_register (PC_REGNUM);
228 pc_instruction = fetch_instruction (pc);
229 br = isbranch (pc_instruction, pc, &target);
230 brknpc4 = brktrg = 0;
231
232 if (br == bicca)
233 {
234 /* Conditional annulled branch will either end up at
235 npc (if taken) or at npc+4 (if not taken).
236 Trap npc+4. */
237 brknpc4 = 1;
238 target_insert_breakpoint (npc4, break_mem[1]);
239 }
240 else if (br == baa && target != next_pc)
241 {
242 /* Unconditional annulled branch will always end up at
243 the target. */
244 brktrg = 1;
245 target_insert_breakpoint (target, break_mem[2]);
246 }
5af923b0 247 else if (GDB_TARGET_IS_SPARC64 && br == done_retry)
c906108c
SS
248 {
249 brktrg = 1;
250 target_insert_breakpoint (target, break_mem[2]);
251 }
c906108c
SS
252 }
253 else
254 {
255 /* Remove breakpoints */
256 target_remove_breakpoint (next_pc, break_mem[0]);
257
258 if (brknpc4)
259 target_remove_breakpoint (npc4, break_mem[1]);
260
261 if (brktrg)
262 target_remove_breakpoint (target, break_mem[2]);
263 }
264}
265\f
5af923b0
MS
266struct frame_extra_info
267{
268 CORE_ADDR bottom;
269 int in_prologue;
270 int flat;
271 /* Following fields only relevant for flat frames. */
272 CORE_ADDR pc_addr;
273 CORE_ADDR fp_addr;
274 /* Add this to ->frame to get the value of the stack pointer at the
275 time of the register saves. */
276 int sp_offset;
277};
278
279/* Call this for each newly created frame. For SPARC, we need to
280 calculate the bottom of the frame, and do some extra work if the
281 prologue has been generated via the -mflat option to GCC. In
282 particular, we need to know where the previous fp and the pc have
283 been stashed, since their exact position within the frame may vary. */
c906108c
SS
284
285void
fba45db2 286sparc_init_extra_frame_info (int fromleaf, struct frame_info *fi)
c906108c
SS
287{
288 char *name;
289 CORE_ADDR prologue_start, prologue_end;
290 int insn;
291
5af923b0
MS
292 fi->extra_info = (struct frame_extra_info *)
293 frame_obstack_alloc (sizeof (struct frame_extra_info));
294 frame_saved_regs_zalloc (fi);
295
296 fi->extra_info->bottom =
c906108c 297 (fi->next ?
5af923b0
MS
298 (fi->frame == fi->next->frame ? fi->next->extra_info->bottom :
299 fi->next->frame) : read_sp ());
c906108c
SS
300
301 /* If fi->next is NULL, then we already set ->frame by passing read_fp()
302 to create_new_frame. */
303 if (fi->next)
304 {
5af923b0
MS
305 char *buf;
306
307 buf = alloca (MAX_REGISTER_RAW_SIZE);
c906108c
SS
308
309 /* Compute ->frame as if not flat. If it is flat, we'll change
c5aa993b 310 it later. */
c906108c
SS
311 if (fi->next->next != NULL
312 && (fi->next->next->signal_handler_caller
313 || frame_in_dummy (fi->next->next))
314 && frameless_look_for_prologue (fi->next))
315 {
316 /* A frameless function interrupted by a signal did not change
317 the frame pointer, fix up frame pointer accordingly. */
318 fi->frame = FRAME_FP (fi->next);
5af923b0 319 fi->extra_info->bottom = fi->next->extra_info->bottom;
c906108c
SS
320 }
321 else
322 {
323 /* Should we adjust for stack bias here? */
324 get_saved_register (buf, 0, 0, fi, FP_REGNUM, 0);
325 fi->frame = extract_address (buf, REGISTER_RAW_SIZE (FP_REGNUM));
c5aa993b 326
5af923b0
MS
327 if (GDB_TARGET_IS_SPARC64 && (fi->frame & 1))
328 fi->frame += 2047;
c906108c
SS
329 }
330 }
331
332 /* Decide whether this is a function with a ``flat register window''
333 frame. For such functions, the frame pointer is actually in %i7. */
5af923b0
MS
334 fi->extra_info->flat = 0;
335 fi->extra_info->in_prologue = 0;
c906108c
SS
336 if (find_pc_partial_function (fi->pc, &name, &prologue_start, &prologue_end))
337 {
338 /* See if the function starts with an add (which will be of a
c5aa993b
JM
339 negative number if a flat frame) to the sp. FIXME: Does not
340 handle large frames which will need more than one instruction
341 to adjust the sp. */
d0901120 342 insn = fetch_instruction (prologue_start);
c906108c
SS
343 if (X_OP (insn) == 2 && X_RD (insn) == 14 && X_OP3 (insn) == 0
344 && X_I (insn) && X_SIMM13 (insn) < 0)
345 {
346 int offset = X_SIMM13 (insn);
347
348 /* Then look for a save of %i7 into the frame. */
349 insn = fetch_instruction (prologue_start + 4);
350 if (X_OP (insn) == 3
351 && X_RD (insn) == 31
352 && X_OP3 (insn) == 4
353 && X_RS1 (insn) == 14)
354 {
5af923b0
MS
355 char *buf;
356
357 buf = alloca (MAX_REGISTER_RAW_SIZE);
c906108c
SS
358
359 /* We definitely have a flat frame now. */
5af923b0 360 fi->extra_info->flat = 1;
c906108c 361
5af923b0 362 fi->extra_info->sp_offset = offset;
c906108c
SS
363
364 /* Overwrite the frame's address with the value in %i7. */
365 get_saved_register (buf, 0, 0, fi, I7_REGNUM, 0);
366 fi->frame = extract_address (buf, REGISTER_RAW_SIZE (I7_REGNUM));
5af923b0
MS
367
368 if (GDB_TARGET_IS_SPARC64 && (fi->frame & 1))
c906108c 369 fi->frame += 2047;
5af923b0 370
c906108c 371 /* Record where the fp got saved. */
5af923b0
MS
372 fi->extra_info->fp_addr =
373 fi->frame + fi->extra_info->sp_offset + X_SIMM13 (insn);
c906108c
SS
374
375 /* Also try to collect where the pc got saved to. */
5af923b0 376 fi->extra_info->pc_addr = 0;
c906108c
SS
377 insn = fetch_instruction (prologue_start + 12);
378 if (X_OP (insn) == 3
379 && X_RD (insn) == 15
380 && X_OP3 (insn) == 4
381 && X_RS1 (insn) == 14)
5af923b0
MS
382 fi->extra_info->pc_addr =
383 fi->frame + fi->extra_info->sp_offset + X_SIMM13 (insn);
c906108c
SS
384 }
385 }
c5aa993b
JM
386 else
387 {
388 /* Check if the PC is in the function prologue before a SAVE
389 instruction has been executed yet. If so, set the frame
390 to the current value of the stack pointer and set
391 the in_prologue flag. */
392 CORE_ADDR addr;
393 struct symtab_and_line sal;
394
395 sal = find_pc_line (prologue_start, 0);
396 if (sal.line == 0) /* no line info, use PC */
397 prologue_end = fi->pc;
398 else if (sal.end < prologue_end)
399 prologue_end = sal.end;
400 if (fi->pc < prologue_end)
401 {
402 for (addr = prologue_start; addr < fi->pc; addr += 4)
403 {
404 insn = read_memory_integer (addr, 4);
405 if (X_OP (insn) == 2 && X_OP3 (insn) == 0x3c)
406 break; /* SAVE seen, stop searching */
407 }
408 if (addr >= fi->pc)
409 {
5af923b0 410 fi->extra_info->in_prologue = 1;
c5aa993b
JM
411 fi->frame = read_register (SP_REGNUM);
412 }
413 }
414 }
c906108c
SS
415 }
416 if (fi->next && fi->frame == 0)
417 {
418 /* Kludge to cause init_prev_frame_info to destroy the new frame. */
419 fi->frame = fi->next->frame;
420 fi->pc = fi->next->pc;
421 }
422}
423
424CORE_ADDR
fba45db2 425sparc_frame_chain (struct frame_info *frame)
c906108c
SS
426{
427 /* Value that will cause FRAME_CHAIN_VALID to not worry about the chain
8140e7ac 428 value. If it really is zero, we detect it later in
c906108c 429 sparc_init_prev_frame. */
c5aa993b 430 return (CORE_ADDR) 1;
c906108c
SS
431}
432
433CORE_ADDR
fba45db2 434sparc_extract_struct_value_address (char *regbuf)
c906108c
SS
435{
436 return extract_address (regbuf + REGISTER_BYTE (O0_REGNUM),
437 REGISTER_RAW_SIZE (O0_REGNUM));
438}
439
440/* Find the pc saved in frame FRAME. */
441
442CORE_ADDR
fba45db2 443sparc_frame_saved_pc (struct frame_info *frame)
c906108c 444{
5af923b0 445 char *buf;
c906108c
SS
446 CORE_ADDR addr;
447
5af923b0 448 buf = alloca (MAX_REGISTER_RAW_SIZE);
c906108c
SS
449 if (frame->signal_handler_caller)
450 {
451 /* This is the signal trampoline frame.
c5aa993b 452 Get the saved PC from the sigcontext structure. */
c906108c
SS
453
454#ifndef SIGCONTEXT_PC_OFFSET
455#define SIGCONTEXT_PC_OFFSET 12
456#endif
457
458 CORE_ADDR sigcontext_addr;
5af923b0 459 char *scbuf;
c906108c
SS
460 int saved_pc_offset = SIGCONTEXT_PC_OFFSET;
461 char *name = NULL;
462
5af923b0
MS
463 scbuf = alloca (TARGET_PTR_BIT / HOST_CHAR_BIT);
464
c906108c 465 /* Solaris2 ucbsigvechandler passes a pointer to a sigcontext
c5aa993b 466 as the third parameter. The offset to the saved pc is 12. */
c906108c 467 find_pc_partial_function (frame->pc, &name,
c5aa993b 468 (CORE_ADDR *) NULL, (CORE_ADDR *) NULL);
c906108c
SS
469 if (name && STREQ (name, "ucbsigvechandler"))
470 saved_pc_offset = 12;
471
472 /* The sigcontext address is contained in register O2. */
c5aa993b
JM
473 get_saved_register (buf, (int *) NULL, (CORE_ADDR *) NULL,
474 frame, O0_REGNUM + 2, (enum lval_type *) NULL);
c906108c
SS
475 sigcontext_addr = extract_address (buf, REGISTER_RAW_SIZE (O0_REGNUM + 2));
476
477 /* Don't cause a memory_error when accessing sigcontext in case the
c5aa993b 478 stack layout has changed or the stack is corrupt. */
c906108c
SS
479 target_read_memory (sigcontext_addr + saved_pc_offset,
480 scbuf, sizeof (scbuf));
481 return extract_address (scbuf, sizeof (scbuf));
482 }
5af923b0
MS
483 else if (frame->extra_info->in_prologue ||
484 (frame->next != NULL &&
485 (frame->next->signal_handler_caller ||
486 frame_in_dummy (frame->next)) &&
487 frameless_look_for_prologue (frame)))
c906108c
SS
488 {
489 /* A frameless function interrupted by a signal did not save
c5aa993b
JM
490 the PC, it is still in %o7. */
491 get_saved_register (buf, (int *) NULL, (CORE_ADDR *) NULL,
492 frame, O7_REGNUM, (enum lval_type *) NULL);
c906108c
SS
493 return PC_ADJUST (extract_address (buf, SPARC_INTREG_SIZE));
494 }
5af923b0
MS
495 if (frame->extra_info->flat)
496 addr = frame->extra_info->pc_addr;
c906108c 497 else
5af923b0 498 addr = frame->extra_info->bottom + FRAME_SAVED_I0 +
c906108c
SS
499 SPARC_INTREG_SIZE * (I7_REGNUM - I0_REGNUM);
500
501 if (addr == 0)
502 /* A flat frame leaf function might not save the PC anywhere,
503 just leave it in %o7. */
504 return PC_ADJUST (read_register (O7_REGNUM));
505
506 read_memory (addr, buf, SPARC_INTREG_SIZE);
507 return PC_ADJUST (extract_address (buf, SPARC_INTREG_SIZE));
508}
509
510/* Since an individual frame in the frame cache is defined by two
511 arguments (a frame pointer and a stack pointer), we need two
512 arguments to get info for an arbitrary stack frame. This routine
513 takes two arguments and makes the cached frames look as if these
514 two arguments defined a frame on the cache. This allows the rest
515 of info frame to extract the important arguments without
516 difficulty. */
517
518struct frame_info *
fba45db2 519setup_arbitrary_frame (int argc, CORE_ADDR *argv)
c906108c
SS
520{
521 struct frame_info *frame;
522
523 if (argc != 2)
524 error ("Sparc frame specifications require two arguments: fp and sp");
525
526 frame = create_new_frame (argv[0], 0);
527
528 if (!frame)
8e65ff28
AC
529 internal_error (__FILE__, __LINE__,
530 "create_new_frame returned invalid frame");
c5aa993b 531
5af923b0 532 frame->extra_info->bottom = argv[1];
c906108c
SS
533 frame->pc = FRAME_SAVED_PC (frame);
534 return frame;
535}
536
537/* Given a pc value, skip it forward past the function prologue by
538 disassembling instructions that appear to be a prologue.
539
540 If FRAMELESS_P is set, we are only testing to see if the function
541 is frameless. This allows a quicker answer.
542
543 This routine should be more specific in its actions; making sure
544 that it uses the same register in the initial prologue section. */
545
5af923b0
MS
546static CORE_ADDR examine_prologue (CORE_ADDR, int, struct frame_info *,
547 CORE_ADDR *);
c906108c 548
c5aa993b 549static CORE_ADDR
fba45db2
KB
550examine_prologue (CORE_ADDR start_pc, int frameless_p, struct frame_info *fi,
551 CORE_ADDR *saved_regs)
c906108c
SS
552{
553 int insn;
554 int dest = -1;
555 CORE_ADDR pc = start_pc;
556 int is_flat = 0;
557
558 insn = fetch_instruction (pc);
559
560 /* Recognize the `sethi' insn and record its destination. */
561 if (X_OP (insn) == 0 && X_OP2 (insn) == 4)
562 {
563 dest = X_RD (insn);
564 pc += 4;
565 insn = fetch_instruction (pc);
566 }
567
568 /* Recognize an add immediate value to register to either %g1 or
569 the destination register recorded above. Actually, this might
570 well recognize several different arithmetic operations.
571 It doesn't check that rs1 == rd because in theory "sub %g0, 5, %g1"
572 followed by "save %sp, %g1, %sp" is a valid prologue (Not that
573 I imagine any compiler really does that, however). */
574 if (X_OP (insn) == 2
575 && X_I (insn)
576 && (X_RD (insn) == 1 || X_RD (insn) == dest))
577 {
578 pc += 4;
579 insn = fetch_instruction (pc);
580 }
581
582 /* Recognize any SAVE insn. */
583 if (X_OP (insn) == 2 && X_OP3 (insn) == 60)
584 {
585 pc += 4;
c5aa993b
JM
586 if (frameless_p) /* If the save is all we care about, */
587 return pc; /* return before doing more work */
c906108c
SS
588 insn = fetch_instruction (pc);
589 }
590 /* Recognize add to %sp. */
591 else if (X_OP (insn) == 2 && X_RD (insn) == 14 && X_OP3 (insn) == 0)
592 {
593 pc += 4;
c5aa993b
JM
594 if (frameless_p) /* If the add is all we care about, */
595 return pc; /* return before doing more work */
c906108c
SS
596 is_flat = 1;
597 insn = fetch_instruction (pc);
598 /* Recognize store of frame pointer (i7). */
599 if (X_OP (insn) == 3
600 && X_RD (insn) == 31
601 && X_OP3 (insn) == 4
602 && X_RS1 (insn) == 14)
603 {
604 pc += 4;
605 insn = fetch_instruction (pc);
606
607 /* Recognize sub %sp, <anything>, %i7. */
c5aa993b 608 if (X_OP (insn) == 2
c906108c
SS
609 && X_OP3 (insn) == 4
610 && X_RS1 (insn) == 14
611 && X_RD (insn) == 31)
612 {
613 pc += 4;
614 insn = fetch_instruction (pc);
615 }
616 else
617 return pc;
618 }
619 else
620 return pc;
621 }
622 else
623 /* Without a save or add instruction, it's not a prologue. */
624 return start_pc;
625
626 while (1)
627 {
628 /* Recognize stores into the frame from the input registers.
5af923b0
MS
629 This recognizes all non alternate stores of an input register,
630 into a location offset from the frame pointer between
631 +68 and +92. */
632
633 /* The above will fail for arguments that are promoted
634 (eg. shorts to ints or floats to doubles), because the compiler
635 will pass them in positive-offset frame space, but the prologue
636 will save them (after conversion) in negative frame space at an
637 unpredictable offset. Therefore I am going to remove the
638 restriction on the target-address of the save, on the theory
639 that any unbroken sequence of saves from input registers must
640 be part of the prologue. In un-optimized code (at least), I'm
641 fairly sure that the compiler would emit SOME other instruction
642 (eg. a move or add) before emitting another save that is actually
643 a part of the function body.
644
645 Besides, the reserved stack space is different for SPARC64 anyway.
646
647 MVS 4/23/2000 */
648
649 if (X_OP (insn) == 3
650 && (X_OP3 (insn) & 0x3c) == 4 /* Store, non-alternate. */
651 && (X_RD (insn) & 0x18) == 0x18 /* Input register. */
652 && X_I (insn) /* Immediate mode. */
653 && X_RS1 (insn) == 30) /* Off of frame pointer. */
654 ; /* empty statement -- fall thru to end of loop */
655 else if (GDB_TARGET_IS_SPARC64
656 && X_OP (insn) == 3
657 && (X_OP3 (insn) & 0x3c) == 12 /* store, extended (64-bit) */
658 && (X_RD (insn) & 0x18) == 0x18 /* input register */
659 && X_I (insn) /* immediate mode */
660 && X_RS1 (insn) == 30) /* off of frame pointer */
661 ; /* empty statement -- fall thru to end of loop */
662 else if (X_OP (insn) == 3
663 && (X_OP3 (insn) & 0x3c) == 36 /* store, floating-point */
664 && X_I (insn) /* immediate mode */
665 && X_RS1 (insn) == 30) /* off of frame pointer */
666 ; /* empty statement -- fall thru to end of loop */
c906108c
SS
667 else if (is_flat
668 && X_OP (insn) == 3
5af923b0
MS
669 && X_OP3 (insn) == 4 /* store? */
670 && X_RS1 (insn) == 14) /* off of frame pointer */
c906108c
SS
671 {
672 if (saved_regs && X_I (insn))
5af923b0
MS
673 saved_regs[X_RD (insn)] =
674 fi->frame + fi->extra_info->sp_offset + X_SIMM13 (insn);
c906108c
SS
675 }
676 else
677 break;
678 pc += 4;
679 insn = fetch_instruction (pc);
680 }
681
682 return pc;
683}
684
c5aa993b 685CORE_ADDR
fba45db2 686sparc_skip_prologue (CORE_ADDR start_pc, int frameless_p)
c906108c
SS
687{
688 return examine_prologue (start_pc, frameless_p, NULL, NULL);
689}
690
691/* Check instruction at ADDR to see if it is a branch.
692 All non-annulled instructions will go to NPC or will trap.
693 Set *TARGET if we find a candidate branch; set to zero if not.
694
695 This isn't static as it's used by remote-sa.sparc.c. */
696
697static branch_type
fba45db2 698isbranch (long instruction, CORE_ADDR addr, CORE_ADDR *target)
c906108c
SS
699{
700 branch_type val = not_branch;
701 long int offset = 0; /* Must be signed for sign-extend. */
702
703 *target = 0;
704
705 if (X_OP (instruction) == 0
706 && (X_OP2 (instruction) == 2
707 || X_OP2 (instruction) == 6
708 || X_OP2 (instruction) == 1
709 || X_OP2 (instruction) == 3
710 || X_OP2 (instruction) == 5
5af923b0 711 || (GDB_TARGET_IS_SPARC64 && X_OP2 (instruction) == 7)))
c906108c
SS
712 {
713 if (X_COND (instruction) == 8)
714 val = X_A (instruction) ? baa : ba;
715 else
716 val = X_A (instruction) ? bicca : bicc;
717 switch (X_OP2 (instruction))
718 {
5af923b0
MS
719 case 7:
720 if (!GDB_TARGET_IS_SPARC64)
721 break;
722 /* else fall thru */
c906108c
SS
723 case 2:
724 case 6:
c906108c
SS
725 offset = 4 * X_DISP22 (instruction);
726 break;
727 case 1:
728 case 5:
729 offset = 4 * X_DISP19 (instruction);
730 break;
731 case 3:
732 offset = 4 * X_DISP16 (instruction);
733 break;
734 }
735 *target = addr + offset;
736 }
5af923b0
MS
737 else if (GDB_TARGET_IS_SPARC64
738 && X_OP (instruction) == 2
c906108c
SS
739 && X_OP3 (instruction) == 62)
740 {
741 if (X_FCN (instruction) == 0)
742 {
743 /* done */
744 *target = read_register (TNPC_REGNUM);
745 val = done_retry;
746 }
747 else if (X_FCN (instruction) == 1)
748 {
749 /* retry */
750 *target = read_register (TPC_REGNUM);
751 val = done_retry;
752 }
753 }
c906108c
SS
754
755 return val;
756}
757\f
758/* Find register number REGNUM relative to FRAME and put its
759 (raw) contents in *RAW_BUFFER. Set *OPTIMIZED if the variable
760 was optimized out (and thus can't be fetched). If the variable
761 was fetched from memory, set *ADDRP to where it was fetched from,
762 otherwise it was fetched from a register.
763
764 The argument RAW_BUFFER must point to aligned memory. */
765
766void
fba45db2
KB
767sparc_get_saved_register (char *raw_buffer, int *optimized, CORE_ADDR *addrp,
768 struct frame_info *frame, int regnum,
769 enum lval_type *lval)
c906108c
SS
770{
771 struct frame_info *frame1;
772 CORE_ADDR addr;
773
774 if (!target_has_registers)
775 error ("No registers.");
776
777 if (optimized)
778 *optimized = 0;
779
780 addr = 0;
781
782 /* FIXME This code extracted from infcmd.c; should put elsewhere! */
783 if (frame == NULL)
784 {
785 /* error ("No selected frame."); */
786 if (!target_has_registers)
c5aa993b
JM
787 error ("The program has no registers now.");
788 if (selected_frame == NULL)
789 error ("No selected frame.");
c906108c 790 /* Try to use selected frame */
c5aa993b 791 frame = get_prev_frame (selected_frame);
c906108c 792 if (frame == 0)
c5aa993b 793 error ("Cmd not meaningful in the outermost frame.");
c906108c
SS
794 }
795
796
797 frame1 = frame->next;
798
799 /* Get saved PC from the frame info if not in innermost frame. */
800 if (regnum == PC_REGNUM && frame1 != NULL)
801 {
802 if (lval != NULL)
803 *lval = not_lval;
804 if (raw_buffer != NULL)
805 {
806 /* Put it back in target format. */
807 store_address (raw_buffer, REGISTER_RAW_SIZE (regnum), frame->pc);
808 }
809 if (addrp != NULL)
810 *addrp = 0;
811 return;
812 }
813
814 while (frame1 != NULL)
815 {
5af923b0
MS
816 /* FIXME MVS: wrong test for dummy frame at entry. */
817
818 if (frame1->pc >= (frame1->extra_info->bottom ?
819 frame1->extra_info->bottom : read_sp ())
c906108c
SS
820 && frame1->pc <= FRAME_FP (frame1))
821 {
822 /* Dummy frame. All but the window regs are in there somewhere.
823 The window registers are saved on the stack, just like in a
824 normal frame. */
825 if (regnum >= G1_REGNUM && regnum < G1_REGNUM + 7)
826 addr = frame1->frame + (regnum - G0_REGNUM) * SPARC_INTREG_SIZE
827 - (FP_REGISTER_BYTES + 8 * SPARC_INTREG_SIZE);
828 else if (regnum >= I0_REGNUM && regnum < I0_REGNUM + 8)
5af923b0 829 addr = (frame1->prev->extra_info->bottom
c906108c
SS
830 + (regnum - I0_REGNUM) * SPARC_INTREG_SIZE
831 + FRAME_SAVED_I0);
832 else if (regnum >= L0_REGNUM && regnum < L0_REGNUM + 8)
5af923b0 833 addr = (frame1->prev->extra_info->bottom
c906108c
SS
834 + (regnum - L0_REGNUM) * SPARC_INTREG_SIZE
835 + FRAME_SAVED_L0);
836 else if (regnum >= O0_REGNUM && regnum < O0_REGNUM + 8)
837 addr = frame1->frame + (regnum - O0_REGNUM) * SPARC_INTREG_SIZE
838 - (FP_REGISTER_BYTES + 16 * SPARC_INTREG_SIZE);
5af923b0 839 else if (SPARC_HAS_FPU &&
60054393 840 regnum >= FP0_REGNUM && regnum < FP0_REGNUM + 32)
c906108c
SS
841 addr = frame1->frame + (regnum - FP0_REGNUM) * 4
842 - (FP_REGISTER_BYTES);
5af923b0 843 else if (GDB_TARGET_IS_SPARC64 && SPARC_HAS_FPU &&
60054393 844 regnum >= FP0_REGNUM + 32 && regnum < FP_MAX_REGNUM)
c906108c
SS
845 addr = frame1->frame + 32 * 4 + (regnum - FP0_REGNUM - 32) * 8
846 - (FP_REGISTER_BYTES);
c906108c
SS
847 else if (regnum >= Y_REGNUM && regnum < NUM_REGS)
848 addr = frame1->frame + (regnum - Y_REGNUM) * SPARC_INTREG_SIZE
849 - (FP_REGISTER_BYTES + 24 * SPARC_INTREG_SIZE);
850 }
5af923b0 851 else if (frame1->extra_info->flat)
c906108c
SS
852 {
853
854 if (regnum == RP_REGNUM)
5af923b0 855 addr = frame1->extra_info->pc_addr;
c906108c 856 else if (regnum == I7_REGNUM)
5af923b0 857 addr = frame1->extra_info->fp_addr;
c906108c
SS
858 else
859 {
860 CORE_ADDR func_start;
5af923b0
MS
861 CORE_ADDR *regs;
862
863 regs = alloca (NUM_REGS * sizeof (CORE_ADDR));
864 memset (regs, 0, NUM_REGS * sizeof (CORE_ADDR));
c906108c
SS
865
866 find_pc_partial_function (frame1->pc, NULL, &func_start, NULL);
5af923b0
MS
867 examine_prologue (func_start, 0, frame1, regs);
868 addr = regs[regnum];
c906108c
SS
869 }
870 }
871 else
872 {
873 /* Normal frame. Local and In registers are saved on stack. */
874 if (regnum >= I0_REGNUM && regnum < I0_REGNUM + 8)
5af923b0 875 addr = (frame1->prev->extra_info->bottom
c906108c
SS
876 + (regnum - I0_REGNUM) * SPARC_INTREG_SIZE
877 + FRAME_SAVED_I0);
878 else if (regnum >= L0_REGNUM && regnum < L0_REGNUM + 8)
5af923b0 879 addr = (frame1->prev->extra_info->bottom
c906108c
SS
880 + (regnum - L0_REGNUM) * SPARC_INTREG_SIZE
881 + FRAME_SAVED_L0);
882 else if (regnum >= O0_REGNUM && regnum < O0_REGNUM + 8)
883 {
884 /* Outs become ins. */
885 get_saved_register (raw_buffer, optimized, addrp, frame1,
886 (regnum - O0_REGNUM + I0_REGNUM), lval);
887 return;
888 }
889 }
890 if (addr != 0)
891 break;
892 frame1 = frame1->next;
893 }
894 if (addr != 0)
895 {
896 if (lval != NULL)
897 *lval = lval_memory;
898 if (regnum == SP_REGNUM)
899 {
900 if (raw_buffer != NULL)
901 {
902 /* Put it back in target format. */
903 store_address (raw_buffer, REGISTER_RAW_SIZE (regnum), addr);
904 }
905 if (addrp != NULL)
906 *addrp = 0;
907 return;
908 }
909 if (raw_buffer != NULL)
910 read_memory (addr, raw_buffer, REGISTER_RAW_SIZE (regnum));
911 }
912 else
913 {
914 if (lval != NULL)
915 *lval = lval_register;
916 addr = REGISTER_BYTE (regnum);
917 if (raw_buffer != NULL)
918 read_register_gen (regnum, raw_buffer);
919 }
920 if (addrp != NULL)
921 *addrp = addr;
922}
923
924/* Push an empty stack frame, and record in it the current PC, regs, etc.
925
926 We save the non-windowed registers and the ins. The locals and outs
927 are new; they don't need to be saved. The i's and l's of
928 the last frame were already saved on the stack. */
929
930/* Definitely see tm-sparc.h for more doc of the frame format here. */
931
c906108c 932/* See tm-sparc.h for how this is calculated. */
5af923b0 933
c906108c 934#define DUMMY_STACK_REG_BUF_SIZE \
60054393 935 (((8+8+8) * SPARC_INTREG_SIZE) + FP_REGISTER_BYTES)
5af923b0
MS
936#define DUMMY_STACK_SIZE \
937 (DUMMY_STACK_REG_BUF_SIZE + DUMMY_REG_SAVE_OFFSET)
c906108c
SS
938
939void
fba45db2 940sparc_push_dummy_frame (void)
c906108c
SS
941{
942 CORE_ADDR sp, old_sp;
5af923b0
MS
943 char *register_temp;
944
945 register_temp = alloca (DUMMY_STACK_SIZE);
c906108c
SS
946
947 old_sp = sp = read_sp ();
948
5af923b0
MS
949 if (GDB_TARGET_IS_SPARC64)
950 {
951 /* PC, NPC, CCR, FSR, FPRS, Y, ASI */
952 read_register_bytes (REGISTER_BYTE (PC_REGNUM), &register_temp[0],
953 REGISTER_RAW_SIZE (PC_REGNUM) * 7);
954 read_register_bytes (REGISTER_BYTE (PSTATE_REGNUM),
955 &register_temp[7 * SPARC_INTREG_SIZE],
956 REGISTER_RAW_SIZE (PSTATE_REGNUM));
957 /* FIXME: not sure what needs to be saved here. */
958 }
959 else
960 {
961 /* Y, PS, WIM, TBR, PC, NPC, FPS, CPS regs */
962 read_register_bytes (REGISTER_BYTE (Y_REGNUM), &register_temp[0],
963 REGISTER_RAW_SIZE (Y_REGNUM) * 8);
964 }
c906108c
SS
965
966 read_register_bytes (REGISTER_BYTE (O0_REGNUM),
967 &register_temp[8 * SPARC_INTREG_SIZE],
968 SPARC_INTREG_SIZE * 8);
969
970 read_register_bytes (REGISTER_BYTE (G0_REGNUM),
971 &register_temp[16 * SPARC_INTREG_SIZE],
972 SPARC_INTREG_SIZE * 8);
973
5af923b0 974 if (SPARC_HAS_FPU)
60054393
MS
975 read_register_bytes (REGISTER_BYTE (FP0_REGNUM),
976 &register_temp[24 * SPARC_INTREG_SIZE],
977 FP_REGISTER_BYTES);
c906108c
SS
978
979 sp -= DUMMY_STACK_SIZE;
980
981 write_sp (sp);
982
983 write_memory (sp + DUMMY_REG_SAVE_OFFSET, &register_temp[0],
984 DUMMY_STACK_REG_BUF_SIZE);
985
986 if (strcmp (target_shortname, "sim") != 0)
987 {
988 write_fp (old_sp);
989
990 /* Set return address register for the call dummy to the current PC. */
c5aa993b 991 write_register (I7_REGNUM, read_pc () - 8);
c906108c
SS
992 }
993 else
994 {
995 /* The call dummy will write this value to FP before executing
996 the 'save'. This ensures that register window flushes work
c5aa993b
JM
997 correctly in the simulator. */
998 write_register (G0_REGNUM + 1, read_register (FP_REGNUM));
999
c906108c
SS
1000 /* The call dummy will write this value to FP after executing
1001 the 'save'. */
c5aa993b
JM
1002 write_register (G0_REGNUM + 2, old_sp);
1003
c906108c 1004 /* The call dummy will write this value to the return address (%i7) after
c5aa993b
JM
1005 executing the 'save'. */
1006 write_register (G0_REGNUM + 3, read_pc () - 8);
1007
c906108c 1008 /* Set the FP that the call dummy will be using after the 'save'.
c5aa993b 1009 This makes backtraces from an inferior function call work properly. */
c906108c
SS
1010 write_register (FP_REGNUM, old_sp);
1011 }
1012}
1013
1014/* sparc_frame_find_saved_regs (). This function is here only because
1015 pop_frame uses it. Note there is an interesting corner case which
1016 I think few ports of GDB get right--if you are popping a frame
1017 which does not save some register that *is* saved by a more inner
1018 frame (such a frame will never be a dummy frame because dummy
1019 frames save all registers). Rewriting pop_frame to use
1020 get_saved_register would solve this problem and also get rid of the
1021 ugly duplication between sparc_frame_find_saved_regs and
1022 get_saved_register.
1023
5af923b0 1024 Stores, into an array of CORE_ADDR,
c906108c
SS
1025 the addresses of the saved registers of frame described by FRAME_INFO.
1026 This includes special registers such as pc and fp saved in special
1027 ways in the stack frame. sp is even more special:
1028 the address we return for it IS the sp for the next frame.
1029
1030 Note that on register window machines, we are currently making the
1031 assumption that window registers are being saved somewhere in the
1032 frame in which they are being used. If they are stored in an
1033 inferior frame, find_saved_register will break.
1034
1035 On the Sun 4, the only time all registers are saved is when
1036 a dummy frame is involved. Otherwise, the only saved registers
1037 are the LOCAL and IN registers which are saved as a result
1038 of the "save/restore" opcodes. This condition is determined
1039 by address rather than by value.
1040
1041 The "pc" is not stored in a frame on the SPARC. (What is stored
1042 is a return address minus 8.) sparc_pop_frame knows how to
1043 deal with that. Other routines might or might not.
1044
1045 See tm-sparc.h (PUSH_DUMMY_FRAME and friends) for CRITICAL information
1046 about how this works. */
1047
5af923b0 1048static void sparc_frame_find_saved_regs (struct frame_info *, CORE_ADDR *);
c906108c
SS
1049
1050static void
fba45db2 1051sparc_frame_find_saved_regs (struct frame_info *fi, CORE_ADDR *saved_regs_addr)
c906108c
SS
1052{
1053 register int regnum;
1054 CORE_ADDR frame_addr = FRAME_FP (fi);
1055
1056 if (!fi)
8e65ff28
AC
1057 internal_error (__FILE__, __LINE__,
1058 "Bad frame info struct in FRAME_FIND_SAVED_REGS");
c906108c 1059
5af923b0 1060 memset (saved_regs_addr, 0, NUM_REGS * sizeof (CORE_ADDR));
c906108c 1061
5af923b0
MS
1062 if (fi->pc >= (fi->extra_info->bottom ?
1063 fi->extra_info->bottom : read_sp ())
c5aa993b 1064 && fi->pc <= FRAME_FP (fi))
c906108c
SS
1065 {
1066 /* Dummy frame. All but the window regs are in there somewhere. */
c5aa993b 1067 for (regnum = G1_REGNUM; regnum < G1_REGNUM + 7; regnum++)
5af923b0 1068 saved_regs_addr[regnum] =
c906108c 1069 frame_addr + (regnum - G0_REGNUM) * SPARC_INTREG_SIZE
c5aa993b 1070 - DUMMY_STACK_REG_BUF_SIZE + 16 * SPARC_INTREG_SIZE;
5af923b0 1071
c5aa993b 1072 for (regnum = I0_REGNUM; regnum < I0_REGNUM + 8; regnum++)
5af923b0 1073 saved_regs_addr[regnum] =
c906108c 1074 frame_addr + (regnum - I0_REGNUM) * SPARC_INTREG_SIZE
c5aa993b 1075 - DUMMY_STACK_REG_BUF_SIZE + 8 * SPARC_INTREG_SIZE;
60054393 1076
5af923b0
MS
1077 if (SPARC_HAS_FPU)
1078 for (regnum = FP0_REGNUM; regnum < FP_MAX_REGNUM; regnum++)
1079 saved_regs_addr[regnum] = frame_addr + (regnum - FP0_REGNUM) * 4
1080 - DUMMY_STACK_REG_BUF_SIZE + 24 * SPARC_INTREG_SIZE;
1081
1082 if (GDB_TARGET_IS_SPARC64)
c906108c 1083 {
5af923b0
MS
1084 for (regnum = PC_REGNUM; regnum < PC_REGNUM + 7; regnum++)
1085 {
1086 saved_regs_addr[regnum] =
1087 frame_addr + (regnum - PC_REGNUM) * SPARC_INTREG_SIZE
1088 - DUMMY_STACK_REG_BUF_SIZE;
1089 }
1090 saved_regs_addr[PSTATE_REGNUM] =
1091 frame_addr + 8 * SPARC_INTREG_SIZE - DUMMY_STACK_REG_BUF_SIZE;
c906108c 1092 }
5af923b0
MS
1093 else
1094 for (regnum = Y_REGNUM; regnum < NUM_REGS; regnum++)
1095 saved_regs_addr[regnum] =
1096 frame_addr + (regnum - Y_REGNUM) * SPARC_INTREG_SIZE
1097 - DUMMY_STACK_REG_BUF_SIZE;
1098
1099 frame_addr = fi->extra_info->bottom ?
1100 fi->extra_info->bottom : read_sp ();
c906108c 1101 }
5af923b0 1102 else if (fi->extra_info->flat)
c906108c
SS
1103 {
1104 CORE_ADDR func_start;
1105 find_pc_partial_function (fi->pc, NULL, &func_start, NULL);
1106 examine_prologue (func_start, 0, fi, saved_regs_addr);
1107
1108 /* Flat register window frame. */
5af923b0
MS
1109 saved_regs_addr[RP_REGNUM] = fi->extra_info->pc_addr;
1110 saved_regs_addr[I7_REGNUM] = fi->extra_info->fp_addr;
c906108c
SS
1111 }
1112 else
1113 {
1114 /* Normal frame. Just Local and In registers */
5af923b0
MS
1115 frame_addr = fi->extra_info->bottom ?
1116 fi->extra_info->bottom : read_sp ();
c5aa993b 1117 for (regnum = L0_REGNUM; regnum < L0_REGNUM + 8; regnum++)
5af923b0 1118 saved_regs_addr[regnum] =
c906108c
SS
1119 (frame_addr + (regnum - L0_REGNUM) * SPARC_INTREG_SIZE
1120 + FRAME_SAVED_L0);
c5aa993b 1121 for (regnum = I0_REGNUM; regnum < I0_REGNUM + 8; regnum++)
5af923b0 1122 saved_regs_addr[regnum] =
c906108c
SS
1123 (frame_addr + (regnum - I0_REGNUM) * SPARC_INTREG_SIZE
1124 + FRAME_SAVED_I0);
1125 }
1126 if (fi->next)
1127 {
5af923b0 1128 if (fi->extra_info->flat)
c906108c 1129 {
5af923b0 1130 saved_regs_addr[O7_REGNUM] = fi->extra_info->pc_addr;
c906108c
SS
1131 }
1132 else
1133 {
1134 /* Pull off either the next frame pointer or the stack pointer */
1135 CORE_ADDR next_next_frame_addr =
5af923b0
MS
1136 (fi->next->extra_info->bottom ?
1137 fi->next->extra_info->bottom : read_sp ());
c5aa993b 1138 for (regnum = O0_REGNUM; regnum < O0_REGNUM + 8; regnum++)
5af923b0 1139 saved_regs_addr[regnum] =
c906108c
SS
1140 (next_next_frame_addr
1141 + (regnum - O0_REGNUM) * SPARC_INTREG_SIZE
1142 + FRAME_SAVED_I0);
1143 }
1144 }
1145 /* Otherwise, whatever we would get from ptrace(GETREGS) is accurate */
1146 /* FIXME -- should this adjust for the sparc64 offset? */
5af923b0 1147 saved_regs_addr[SP_REGNUM] = FRAME_FP (fi);
c906108c
SS
1148}
1149
1150/* Discard from the stack the innermost frame, restoring all saved registers.
1151
1152 Note that the values stored in fsr by get_frame_saved_regs are *in
1153 the context of the called frame*. What this means is that the i
1154 regs of fsr must be restored into the o regs of the (calling) frame that
1155 we pop into. We don't care about the output regs of the calling frame,
1156 since unless it's a dummy frame, it won't have any output regs in it.
1157
1158 We never have to bother with %l (local) regs, since the called routine's
1159 locals get tossed, and the calling routine's locals are already saved
1160 on its stack. */
1161
1162/* Definitely see tm-sparc.h for more doc of the frame format here. */
1163
1164void
fba45db2 1165sparc_pop_frame (void)
c906108c
SS
1166{
1167 register struct frame_info *frame = get_current_frame ();
1168 register CORE_ADDR pc;
5af923b0
MS
1169 CORE_ADDR *fsr;
1170 char *raw_buffer;
c906108c
SS
1171 int regnum;
1172
5af923b0
MS
1173 fsr = alloca (NUM_REGS * sizeof (CORE_ADDR));
1174 raw_buffer = alloca (REGISTER_BYTES);
1175 sparc_frame_find_saved_regs (frame, &fsr[0]);
1176 if (SPARC_HAS_FPU)
c906108c 1177 {
5af923b0 1178 if (fsr[FP0_REGNUM])
60054393 1179 {
5af923b0 1180 read_memory (fsr[FP0_REGNUM], raw_buffer, FP_REGISTER_BYTES);
60054393
MS
1181 write_register_bytes (REGISTER_BYTE (FP0_REGNUM),
1182 raw_buffer, FP_REGISTER_BYTES);
1183 }
5af923b0 1184 if (!(GDB_TARGET_IS_SPARC64))
60054393 1185 {
5af923b0
MS
1186 if (fsr[FPS_REGNUM])
1187 {
1188 read_memory (fsr[FPS_REGNUM], raw_buffer, SPARC_INTREG_SIZE);
1189 write_register_gen (FPS_REGNUM, raw_buffer);
1190 }
1191 if (fsr[CPS_REGNUM])
1192 {
1193 read_memory (fsr[CPS_REGNUM], raw_buffer, SPARC_INTREG_SIZE);
1194 write_register_gen (CPS_REGNUM, raw_buffer);
1195 }
60054393 1196 }
60054393 1197 }
5af923b0 1198 if (fsr[G1_REGNUM])
c906108c 1199 {
5af923b0 1200 read_memory (fsr[G1_REGNUM], raw_buffer, 7 * SPARC_INTREG_SIZE);
c906108c
SS
1201 write_register_bytes (REGISTER_BYTE (G1_REGNUM), raw_buffer,
1202 7 * SPARC_INTREG_SIZE);
1203 }
1204
5af923b0 1205 if (frame->extra_info->flat)
c906108c
SS
1206 {
1207 /* Each register might or might not have been saved, need to test
c5aa993b 1208 individually. */
c906108c 1209 for (regnum = L0_REGNUM; regnum < L0_REGNUM + 8; ++regnum)
5af923b0
MS
1210 if (fsr[regnum])
1211 write_register (regnum, read_memory_integer (fsr[regnum],
c906108c
SS
1212 SPARC_INTREG_SIZE));
1213 for (regnum = I0_REGNUM; regnum < I0_REGNUM + 8; ++regnum)
5af923b0
MS
1214 if (fsr[regnum])
1215 write_register (regnum, read_memory_integer (fsr[regnum],
c906108c
SS
1216 SPARC_INTREG_SIZE));
1217
1218 /* Handle all outs except stack pointer (o0-o5; o7). */
1219 for (regnum = O0_REGNUM; regnum < O0_REGNUM + 6; ++regnum)
5af923b0
MS
1220 if (fsr[regnum])
1221 write_register (regnum, read_memory_integer (fsr[regnum],
c906108c 1222 SPARC_INTREG_SIZE));
5af923b0 1223 if (fsr[O0_REGNUM + 7])
c906108c 1224 write_register (O0_REGNUM + 7,
5af923b0 1225 read_memory_integer (fsr[O0_REGNUM + 7],
c906108c
SS
1226 SPARC_INTREG_SIZE));
1227
1228 write_sp (frame->frame);
1229 }
5af923b0 1230 else if (fsr[I0_REGNUM])
c906108c
SS
1231 {
1232 CORE_ADDR sp;
1233
5af923b0
MS
1234 char *reg_temp;
1235
1236 reg_temp = alloca (REGISTER_BYTES);
c906108c 1237
5af923b0 1238 read_memory (fsr[I0_REGNUM], raw_buffer, 8 * SPARC_INTREG_SIZE);
c906108c
SS
1239
1240 /* Get the ins and locals which we are about to restore. Just
c5aa993b
JM
1241 moving the stack pointer is all that is really needed, except
1242 store_inferior_registers is then going to write the ins and
1243 locals from the registers array, so we need to muck with the
1244 registers array. */
5af923b0
MS
1245 sp = fsr[SP_REGNUM];
1246
1247 if (GDB_TARGET_IS_SPARC64 && (sp & 1))
c906108c 1248 sp += 2047;
5af923b0 1249
c906108c
SS
1250 read_memory (sp, reg_temp, SPARC_INTREG_SIZE * 16);
1251
1252 /* Restore the out registers.
c5aa993b 1253 Among other things this writes the new stack pointer. */
c906108c
SS
1254 write_register_bytes (REGISTER_BYTE (O0_REGNUM), raw_buffer,
1255 SPARC_INTREG_SIZE * 8);
1256
1257 write_register_bytes (REGISTER_BYTE (L0_REGNUM), reg_temp,
1258 SPARC_INTREG_SIZE * 16);
1259 }
5af923b0
MS
1260
1261 if (!(GDB_TARGET_IS_SPARC64))
1262 if (fsr[PS_REGNUM])
1263 write_register (PS_REGNUM,
1264 read_memory_integer (fsr[PS_REGNUM],
1265 REGISTER_RAW_SIZE (PS_REGNUM)));
1266
1267 if (fsr[Y_REGNUM])
1268 write_register (Y_REGNUM,
1269 read_memory_integer (fsr[Y_REGNUM],
1270 REGISTER_RAW_SIZE (Y_REGNUM)));
1271 if (fsr[PC_REGNUM])
c906108c
SS
1272 {
1273 /* Explicitly specified PC (and maybe NPC) -- just restore them. */
5af923b0
MS
1274 write_register (PC_REGNUM,
1275 read_memory_integer (fsr[PC_REGNUM],
1276 REGISTER_RAW_SIZE (PC_REGNUM)));
1277 if (fsr[NPC_REGNUM])
c906108c 1278 write_register (NPC_REGNUM,
5af923b0
MS
1279 read_memory_integer (fsr[NPC_REGNUM],
1280 REGISTER_RAW_SIZE (NPC_REGNUM)));
c906108c 1281 }
5af923b0 1282 else if (frame->extra_info->flat)
c906108c 1283 {
5af923b0 1284 if (frame->extra_info->pc_addr)
c906108c 1285 pc = PC_ADJUST ((CORE_ADDR)
5af923b0 1286 read_memory_integer (frame->extra_info->pc_addr,
c906108c
SS
1287 REGISTER_RAW_SIZE (PC_REGNUM)));
1288 else
1289 {
1290 /* I think this happens only in the innermost frame, if so then
1291 it is a complicated way of saying
1292 "pc = read_register (O7_REGNUM);". */
5af923b0
MS
1293 char *buf;
1294
1295 buf = alloca (MAX_REGISTER_RAW_SIZE);
c906108c
SS
1296 get_saved_register (buf, 0, 0, frame, O7_REGNUM, 0);
1297 pc = PC_ADJUST (extract_address
1298 (buf, REGISTER_RAW_SIZE (O7_REGNUM)));
1299 }
1300
c5aa993b 1301 write_register (PC_REGNUM, pc);
c906108c
SS
1302 write_register (NPC_REGNUM, pc + 4);
1303 }
5af923b0 1304 else if (fsr[I7_REGNUM])
c906108c
SS
1305 {
1306 /* Return address in %i7 -- adjust it, then restore PC and NPC from it */
5af923b0 1307 pc = PC_ADJUST ((CORE_ADDR) read_memory_integer (fsr[I7_REGNUM],
c906108c 1308 SPARC_INTREG_SIZE));
c5aa993b 1309 write_register (PC_REGNUM, pc);
c906108c
SS
1310 write_register (NPC_REGNUM, pc + 4);
1311 }
1312 flush_cached_frames ();
1313}
1314
1315/* On the Sun 4 under SunOS, the compile will leave a fake insn which
1316 encodes the structure size being returned. If we detect such
1317 a fake insn, step past it. */
1318
1319CORE_ADDR
fba45db2 1320sparc_pc_adjust (CORE_ADDR pc)
c906108c
SS
1321{
1322 unsigned long insn;
1323 char buf[4];
1324 int err;
1325
1326 err = target_read_memory (pc + 8, buf, 4);
1327 insn = extract_unsigned_integer (buf, 4);
1328 if ((err == 0) && (insn & 0xffc00000) == 0)
c5aa993b 1329 return pc + 12;
c906108c 1330 else
c5aa993b 1331 return pc + 8;
c906108c
SS
1332}
1333
1334/* If pc is in a shared library trampoline, return its target.
1335 The SunOs 4.x linker rewrites the jump table entries for PIC
1336 compiled modules in the main executable to bypass the dynamic linker
1337 with jumps of the form
c5aa993b
JM
1338 sethi %hi(addr),%g1
1339 jmp %g1+%lo(addr)
c906108c
SS
1340 and removes the corresponding jump table relocation entry in the
1341 dynamic relocations.
1342 find_solib_trampoline_target relies on the presence of the jump
1343 table relocation entry, so we have to detect these jump instructions
1344 by hand. */
1345
1346CORE_ADDR
fba45db2 1347sunos4_skip_trampoline_code (CORE_ADDR pc)
c906108c
SS
1348{
1349 unsigned long insn1;
1350 char buf[4];
1351 int err;
1352
1353 err = target_read_memory (pc, buf, 4);
1354 insn1 = extract_unsigned_integer (buf, 4);
1355 if (err == 0 && (insn1 & 0xffc00000) == 0x03000000)
1356 {
1357 unsigned long insn2;
1358
1359 err = target_read_memory (pc + 4, buf, 4);
1360 insn2 = extract_unsigned_integer (buf, 4);
1361 if (err == 0 && (insn2 & 0xffffe000) == 0x81c06000)
1362 {
1363 CORE_ADDR target_pc = (insn1 & 0x3fffff) << 10;
1364 int delta = insn2 & 0x1fff;
1365
1366 /* Sign extend the displacement. */
1367 if (delta & 0x1000)
1368 delta |= ~0x1fff;
1369 return target_pc + delta;
1370 }
1371 }
1372 return find_solib_trampoline_target (pc);
1373}
1374\f
c5aa993b 1375#ifdef USE_PROC_FS /* Target dependent support for /proc */
9846de1b 1376/* *INDENT-OFF* */
c906108c
SS
1377/* The /proc interface divides the target machine's register set up into
1378 two different sets, the general register set (gregset) and the floating
1379 point register set (fpregset). For each set, there is an ioctl to get
1380 the current register set and another ioctl to set the current values.
1381
1382 The actual structure passed through the ioctl interface is, of course,
1383 naturally machine dependent, and is different for each set of registers.
1384 For the sparc for example, the general register set is typically defined
1385 by:
1386
1387 typedef int gregset_t[38];
1388
1389 #define R_G0 0
1390 ...
1391 #define R_TBR 37
1392
1393 and the floating point set by:
1394
1395 typedef struct prfpregset {
1396 union {
1397 u_long pr_regs[32];
1398 double pr_dregs[16];
1399 } pr_fr;
1400 void * pr_filler;
1401 u_long pr_fsr;
1402 u_char pr_qcnt;
1403 u_char pr_q_entrysize;
1404 u_char pr_en;
1405 u_long pr_q[64];
1406 } prfpregset_t;
1407
1408 These routines provide the packing and unpacking of gregset_t and
1409 fpregset_t formatted data.
1410
1411 */
9846de1b 1412/* *INDENT-ON* */
c906108c
SS
1413
1414/* Given a pointer to a general register set in /proc format (gregset_t *),
1415 unpack the register contents and supply them as gdb's idea of the current
1416 register values. */
1417
1418void
fba45db2 1419supply_gregset (gdb_gregset_t *gregsetp)
c906108c 1420{
5af923b0
MS
1421 prgreg_t *regp = (prgreg_t *) gregsetp;
1422 int regi, offset = 0;
1423
1424 /* If the host is 64-bit sparc, but the target is 32-bit sparc,
1425 then the gregset may contain 64-bit ints while supply_register
1426 is expecting 32-bit ints. Compensate. */
1427 if (sizeof (regp[0]) == 8 && SPARC_INTREG_SIZE == 4)
1428 offset = 4;
c906108c
SS
1429
1430 /* GDB register numbers for Gn, On, Ln, In all match /proc reg numbers. */
5af923b0 1431 /* FIXME MVS: assumes the order of the first 32 elements... */
c5aa993b 1432 for (regi = G0_REGNUM; regi <= I7_REGNUM; regi++)
c906108c 1433 {
5af923b0 1434 supply_register (regi, ((char *) (regp + regi)) + offset);
c906108c
SS
1435 }
1436
1437 /* These require a bit more care. */
5af923b0
MS
1438 supply_register (PC_REGNUM, ((char *) (regp + R_PC)) + offset);
1439 supply_register (NPC_REGNUM, ((char *) (regp + R_nPC)) + offset);
1440 supply_register (Y_REGNUM, ((char *) (regp + R_Y)) + offset);
1441
1442 if (GDB_TARGET_IS_SPARC64)
1443 {
1444#ifdef R_CCR
1445 supply_register (CCR_REGNUM, ((char *) (regp + R_CCR)) + offset);
1446#else
1447 supply_register (CCR_REGNUM, NULL);
1448#endif
1449#ifdef R_FPRS
1450 supply_register (FPRS_REGNUM, ((char *) (regp + R_FPRS)) + offset);
1451#else
1452 supply_register (FPRS_REGNUM, NULL);
1453#endif
1454#ifdef R_ASI
1455 supply_register (ASI_REGNUM, ((char *) (regp + R_ASI)) + offset);
1456#else
1457 supply_register (ASI_REGNUM, NULL);
1458#endif
1459 }
1460 else /* sparc32 */
1461 {
1462#ifdef R_PS
1463 supply_register (PS_REGNUM, ((char *) (regp + R_PS)) + offset);
1464#else
1465 supply_register (PS_REGNUM, NULL);
1466#endif
1467
1468 /* For 64-bit hosts, R_WIM and R_TBR may not be defined.
1469 Steal R_ASI and R_FPRS, and hope for the best! */
1470
1471#if !defined (R_WIM) && defined (R_ASI)
1472#define R_WIM R_ASI
1473#endif
1474
1475#if !defined (R_TBR) && defined (R_FPRS)
1476#define R_TBR R_FPRS
1477#endif
1478
1479#if defined (R_WIM)
1480 supply_register (WIM_REGNUM, ((char *) (regp + R_WIM)) + offset);
1481#else
1482 supply_register (WIM_REGNUM, NULL);
1483#endif
1484
1485#if defined (R_TBR)
1486 supply_register (TBR_REGNUM, ((char *) (regp + R_TBR)) + offset);
1487#else
1488 supply_register (TBR_REGNUM, NULL);
1489#endif
1490 }
c906108c
SS
1491
1492 /* Fill inaccessible registers with zero. */
5af923b0
MS
1493 if (GDB_TARGET_IS_SPARC64)
1494 {
1495 /*
1496 * don't know how to get value of any of the following:
1497 */
1498 supply_register (VER_REGNUM, NULL);
1499 supply_register (TICK_REGNUM, NULL);
1500 supply_register (PIL_REGNUM, NULL);
1501 supply_register (PSTATE_REGNUM, NULL);
1502 supply_register (TSTATE_REGNUM, NULL);
1503 supply_register (TBA_REGNUM, NULL);
1504 supply_register (TL_REGNUM, NULL);
1505 supply_register (TT_REGNUM, NULL);
1506 supply_register (TPC_REGNUM, NULL);
1507 supply_register (TNPC_REGNUM, NULL);
1508 supply_register (WSTATE_REGNUM, NULL);
1509 supply_register (CWP_REGNUM, NULL);
1510 supply_register (CANSAVE_REGNUM, NULL);
1511 supply_register (CANRESTORE_REGNUM, NULL);
1512 supply_register (CLEANWIN_REGNUM, NULL);
1513 supply_register (OTHERWIN_REGNUM, NULL);
1514 supply_register (ASR16_REGNUM, NULL);
1515 supply_register (ASR17_REGNUM, NULL);
1516 supply_register (ASR18_REGNUM, NULL);
1517 supply_register (ASR19_REGNUM, NULL);
1518 supply_register (ASR20_REGNUM, NULL);
1519 supply_register (ASR21_REGNUM, NULL);
1520 supply_register (ASR22_REGNUM, NULL);
1521 supply_register (ASR23_REGNUM, NULL);
1522 supply_register (ASR24_REGNUM, NULL);
1523 supply_register (ASR25_REGNUM, NULL);
1524 supply_register (ASR26_REGNUM, NULL);
1525 supply_register (ASR27_REGNUM, NULL);
1526 supply_register (ASR28_REGNUM, NULL);
1527 supply_register (ASR29_REGNUM, NULL);
1528 supply_register (ASR30_REGNUM, NULL);
1529 supply_register (ASR31_REGNUM, NULL);
1530 supply_register (ICC_REGNUM, NULL);
1531 supply_register (XCC_REGNUM, NULL);
1532 }
1533 else
1534 {
1535 supply_register (CPS_REGNUM, NULL);
1536 }
c906108c
SS
1537}
1538
1539void
fba45db2 1540fill_gregset (gdb_gregset_t *gregsetp, int regno)
c906108c 1541{
5af923b0
MS
1542 prgreg_t *regp = (prgreg_t *) gregsetp;
1543 int regi, offset = 0;
1544
1545 /* If the host is 64-bit sparc, but the target is 32-bit sparc,
1546 then the gregset may contain 64-bit ints while supply_register
1547 is expecting 32-bit ints. Compensate. */
1548 if (sizeof (regp[0]) == 8 && SPARC_INTREG_SIZE == 4)
1549 offset = 4;
c906108c 1550
c5aa993b 1551 for (regi = 0; regi <= R_I7; regi++)
5af923b0
MS
1552 if ((regno == -1) || (regno == regi))
1553 read_register_gen (regi, (char *) (regp + regi) + offset);
1554
c906108c 1555 if ((regno == -1) || (regno == PC_REGNUM))
5af923b0
MS
1556 read_register_gen (PC_REGNUM, (char *) (regp + R_PC) + offset);
1557
c906108c 1558 if ((regno == -1) || (regno == NPC_REGNUM))
5af923b0
MS
1559 read_register_gen (NPC_REGNUM, (char *) (regp + R_nPC) + offset);
1560
1561 if ((regno == -1) || (regno == Y_REGNUM))
1562 read_register_gen (Y_REGNUM, (char *) (regp + R_Y) + offset);
1563
1564 if (GDB_TARGET_IS_SPARC64)
c906108c 1565 {
5af923b0
MS
1566#ifdef R_CCR
1567 if (regno == -1 || regno == CCR_REGNUM)
1568 read_register_gen (CCR_REGNUM, ((char *) (regp + R_CCR)) + offset);
1569#endif
1570#ifdef R_FPRS
1571 if (regno == -1 || regno == FPRS_REGNUM)
1572 read_register_gen (FPRS_REGNUM, ((char *) (regp + R_FPRS)) + offset);
1573#endif
1574#ifdef R_ASI
1575 if (regno == -1 || regno == ASI_REGNUM)
1576 read_register_gen (ASI_REGNUM, ((char *) (regp + R_ASI)) + offset);
1577#endif
c906108c 1578 }
5af923b0 1579 else /* sparc32 */
c906108c 1580 {
5af923b0
MS
1581#ifdef R_PS
1582 if (regno == -1 || regno == PS_REGNUM)
1583 read_register_gen (PS_REGNUM, ((char *) (regp + R_PS)) + offset);
1584#endif
1585
1586 /* For 64-bit hosts, R_WIM and R_TBR may not be defined.
1587 Steal R_ASI and R_FPRS, and hope for the best! */
1588
1589#if !defined (R_WIM) && defined (R_ASI)
1590#define R_WIM R_ASI
1591#endif
1592
1593#if !defined (R_TBR) && defined (R_FPRS)
1594#define R_TBR R_FPRS
1595#endif
1596
1597#if defined (R_WIM)
1598 if (regno == -1 || regno == WIM_REGNUM)
1599 read_register_gen (WIM_REGNUM, ((char *) (regp + R_WIM)) + offset);
1600#else
1601 if (regno == -1 || regno == WIM_REGNUM)
1602 read_register_gen (WIM_REGNUM, NULL);
1603#endif
1604
1605#if defined (R_TBR)
1606 if (regno == -1 || regno == TBR_REGNUM)
1607 read_register_gen (TBR_REGNUM, ((char *) (regp + R_TBR)) + offset);
1608#else
1609 if (regno == -1 || regno == TBR_REGNUM)
1610 read_register_gen (TBR_REGNUM, NULL);
1611#endif
c906108c
SS
1612 }
1613}
1614
c906108c 1615/* Given a pointer to a floating point register set in /proc format
c5aa993b
JM
1616 (fpregset_t *), unpack the register contents and supply them as gdb's
1617 idea of the current floating point register values. */
c906108c 1618
c5aa993b 1619void
fba45db2 1620supply_fpregset (gdb_fpregset_t *fpregsetp)
c906108c
SS
1621{
1622 register int regi;
1623 char *from;
c5aa993b 1624
5af923b0 1625 if (!SPARC_HAS_FPU)
60054393
MS
1626 return;
1627
c5aa993b 1628 for (regi = FP0_REGNUM; regi < FP_MAX_REGNUM; regi++)
c906108c 1629 {
c5aa993b 1630 from = (char *) &fpregsetp->pr_fr.pr_regs[regi - FP0_REGNUM];
c906108c
SS
1631 supply_register (regi, from);
1632 }
5af923b0
MS
1633
1634 if (GDB_TARGET_IS_SPARC64)
1635 {
1636 /*
1637 * don't know how to get value of the following.
1638 */
1639 supply_register (FSR_REGNUM, NULL); /* zero it out for now */
1640 supply_register (FCC0_REGNUM, NULL);
1641 supply_register (FCC1_REGNUM, NULL); /* don't know how to get value */
1642 supply_register (FCC2_REGNUM, NULL); /* don't know how to get value */
1643 supply_register (FCC3_REGNUM, NULL); /* don't know how to get value */
1644 }
1645 else
1646 {
1647 supply_register (FPS_REGNUM, (char *) &(fpregsetp->pr_fsr));
1648 }
c906108c
SS
1649}
1650
1651/* Given a pointer to a floating point register set in /proc format
c5aa993b
JM
1652 (fpregset_t *), update the register specified by REGNO from gdb's idea
1653 of the current floating point register set. If REGNO is -1, update
1654 them all. */
5af923b0 1655/* This will probably need some changes for sparc64. */
c906108c
SS
1656
1657void
fba45db2 1658fill_fpregset (gdb_fpregset_t *fpregsetp, int regno)
c906108c
SS
1659{
1660 int regi;
1661 char *to;
1662 char *from;
1663
5af923b0 1664 if (!SPARC_HAS_FPU)
60054393
MS
1665 return;
1666
c5aa993b 1667 for (regi = FP0_REGNUM; regi < FP_MAX_REGNUM; regi++)
c906108c
SS
1668 {
1669 if ((regno == -1) || (regno == regi))
1670 {
1671 from = (char *) &registers[REGISTER_BYTE (regi)];
c5aa993b 1672 to = (char *) &fpregsetp->pr_fr.pr_regs[regi - FP0_REGNUM];
c906108c
SS
1673 memcpy (to, from, REGISTER_RAW_SIZE (regi));
1674 }
1675 }
5af923b0
MS
1676
1677 if (!(GDB_TARGET_IS_SPARC64)) /* FIXME: does Sparc64 have this register? */
1678 if ((regno == -1) || (regno == FPS_REGNUM))
1679 {
1680 from = (char *)&registers[REGISTER_BYTE (FPS_REGNUM)];
1681 to = (char *) &fpregsetp->pr_fsr;
1682 memcpy (to, from, REGISTER_RAW_SIZE (FPS_REGNUM));
1683 }
c906108c
SS
1684}
1685
c5aa993b 1686#endif /* USE_PROC_FS */
c906108c
SS
1687
1688
1689#ifdef GET_LONGJMP_TARGET
1690
1691/* Figure out where the longjmp will land. We expect that we have just entered
1692 longjmp and haven't yet setup the stack frame, so the args are still in the
1693 output regs. %o0 (O0_REGNUM) points at the jmp_buf structure from which we
1694 extract the pc (JB_PC) that we will land at. The pc is copied into ADDR.
1695 This routine returns true on success */
1696
1697int
fba45db2 1698get_longjmp_target (CORE_ADDR *pc)
c906108c
SS
1699{
1700 CORE_ADDR jb_addr;
1701#define LONGJMP_TARGET_SIZE 4
1702 char buf[LONGJMP_TARGET_SIZE];
1703
1704 jb_addr = read_register (O0_REGNUM);
1705
1706 if (target_read_memory (jb_addr + JB_PC * JB_ELEMENT_SIZE, buf,
1707 LONGJMP_TARGET_SIZE))
1708 return 0;
1709
1710 *pc = extract_address (buf, LONGJMP_TARGET_SIZE);
1711
1712 return 1;
1713}
1714#endif /* GET_LONGJMP_TARGET */
1715\f
1716#ifdef STATIC_TRANSFORM_NAME
1717/* SunPRO (3.0 at least), encodes the static variables. This is not
1718 related to C++ mangling, it is done for C too. */
1719
1720char *
fba45db2 1721sunpro_static_transform_name (char *name)
c906108c
SS
1722{
1723 char *p;
1724 if (name[0] == '$')
1725 {
1726 /* For file-local statics there will be a dollar sign, a bunch
c5aa993b
JM
1727 of junk (the contents of which match a string given in the
1728 N_OPT), a period and the name. For function-local statics
1729 there will be a bunch of junk (which seems to change the
1730 second character from 'A' to 'B'), a period, the name of the
1731 function, and the name. So just skip everything before the
1732 last period. */
c906108c
SS
1733 p = strrchr (name, '.');
1734 if (p != NULL)
1735 name = p + 1;
1736 }
1737 return name;
1738}
1739#endif /* STATIC_TRANSFORM_NAME */
1740\f
1741
1742/* Utilities for printing registers.
1743 Page numbers refer to the SPARC Architecture Manual. */
1744
5af923b0 1745static void dump_ccreg (char *, int);
c906108c
SS
1746
1747static void
fba45db2 1748dump_ccreg (char *reg, int val)
c906108c
SS
1749{
1750 /* page 41 */
1751 printf_unfiltered ("%s:%s,%s,%s,%s", reg,
c5aa993b
JM
1752 val & 8 ? "N" : "NN",
1753 val & 4 ? "Z" : "NZ",
1754 val & 2 ? "O" : "NO",
5af923b0 1755 val & 1 ? "C" : "NC");
c906108c
SS
1756}
1757
1758static char *
fba45db2 1759decode_asi (int val)
c906108c
SS
1760{
1761 /* page 72 */
1762 switch (val)
1763 {
c5aa993b
JM
1764 case 4:
1765 return "ASI_NUCLEUS";
1766 case 0x0c:
1767 return "ASI_NUCLEUS_LITTLE";
1768 case 0x10:
1769 return "ASI_AS_IF_USER_PRIMARY";
1770 case 0x11:
1771 return "ASI_AS_IF_USER_SECONDARY";
1772 case 0x18:
1773 return "ASI_AS_IF_USER_PRIMARY_LITTLE";
1774 case 0x19:
1775 return "ASI_AS_IF_USER_SECONDARY_LITTLE";
1776 case 0x80:
1777 return "ASI_PRIMARY";
1778 case 0x81:
1779 return "ASI_SECONDARY";
1780 case 0x82:
1781 return "ASI_PRIMARY_NOFAULT";
1782 case 0x83:
1783 return "ASI_SECONDARY_NOFAULT";
1784 case 0x88:
1785 return "ASI_PRIMARY_LITTLE";
1786 case 0x89:
1787 return "ASI_SECONDARY_LITTLE";
1788 case 0x8a:
1789 return "ASI_PRIMARY_NOFAULT_LITTLE";
1790 case 0x8b:
1791 return "ASI_SECONDARY_NOFAULT_LITTLE";
1792 default:
1793 return NULL;
c906108c
SS
1794 }
1795}
1796
1797/* PRINT_REGISTER_HOOK routine.
1798 Pretty print various registers. */
1799/* FIXME: Would be nice if this did some fancy things for 32 bit sparc. */
1800
1801void
fba45db2 1802sparc_print_register_hook (int regno)
c906108c
SS
1803{
1804 ULONGEST val;
1805
1806 /* Handle double/quad versions of lower 32 fp regs. */
1807 if (regno >= FP0_REGNUM && regno < FP0_REGNUM + 32
1808 && (regno & 1) == 0)
1809 {
1810 char value[16];
1811
1812 if (!read_relative_register_raw_bytes (regno, value)
1813 && !read_relative_register_raw_bytes (regno + 1, value + 4))
1814 {
1815 printf_unfiltered ("\t");
1816 print_floating (value, builtin_type_double, gdb_stdout);
1817 }
c5aa993b 1818#if 0 /* FIXME: gdb doesn't handle long doubles */
c906108c
SS
1819 if ((regno & 3) == 0)
1820 {
1821 if (!read_relative_register_raw_bytes (regno + 2, value + 8)
1822 && !read_relative_register_raw_bytes (regno + 3, value + 12))
1823 {
1824 printf_unfiltered ("\t");
1825 print_floating (value, builtin_type_long_double, gdb_stdout);
1826 }
1827 }
1828#endif
1829 return;
1830 }
1831
c5aa993b 1832#if 0 /* FIXME: gdb doesn't handle long doubles */
c906108c
SS
1833 /* Print upper fp regs as long double if appropriate. */
1834 if (regno >= FP0_REGNUM + 32 && regno < FP_MAX_REGNUM
c5aa993b
JM
1835 /* We test for even numbered regs and not a multiple of 4 because
1836 the upper fp regs are recorded as doubles. */
c906108c
SS
1837 && (regno & 1) == 0)
1838 {
1839 char value[16];
1840
1841 if (!read_relative_register_raw_bytes (regno, value)
1842 && !read_relative_register_raw_bytes (regno + 1, value + 8))
1843 {
1844 printf_unfiltered ("\t");
1845 print_floating (value, builtin_type_long_double, gdb_stdout);
1846 }
1847 return;
1848 }
1849#endif
1850
1851 /* FIXME: Some of these are priviledged registers.
1852 Not sure how they should be handled. */
1853
1854#define BITS(n, mask) ((int) (((val) >> (n)) & (mask)))
1855
1856 val = read_register (regno);
1857
1858 /* pages 40 - 60 */
5af923b0
MS
1859 if (GDB_TARGET_IS_SPARC64)
1860 switch (regno)
c906108c 1861 {
5af923b0
MS
1862 case CCR_REGNUM:
1863 printf_unfiltered ("\t");
1864 dump_ccreg ("xcc", val >> 4);
1865 printf_unfiltered (", ");
1866 dump_ccreg ("icc", val & 15);
c906108c 1867 break;
5af923b0
MS
1868 case FPRS_REGNUM:
1869 printf ("\tfef:%d, du:%d, dl:%d",
1870 BITS (2, 1), BITS (1, 1), BITS (0, 1));
c906108c 1871 break;
5af923b0
MS
1872 case FSR_REGNUM:
1873 {
1874 static char *fcc[4] =
1875 {"=", "<", ">", "?"};
1876 static char *rd[4] =
1877 {"N", "0", "+", "-"};
1878 /* Long, but I'd rather leave it as is and use a wide screen. */
1879 printf_filtered ("\t0:%s, 1:%s, 2:%s, 3:%s, rd:%s, tem:%d, ",
1880 fcc[BITS (10, 3)], fcc[BITS (32, 3)],
1881 fcc[BITS (34, 3)], fcc[BITS (36, 3)],
1882 rd[BITS (30, 3)], BITS (23, 31));
1883 printf_filtered ("ns:%d, ver:%d, ftt:%d, qne:%d, aexc:%d, cexc:%d",
1884 BITS (22, 1), BITS (17, 7), BITS (14, 7),
1885 BITS (13, 1), BITS (5, 31), BITS (0, 31));
1886 break;
1887 }
1888 case ASI_REGNUM:
1889 {
1890 char *asi = decode_asi (val);
1891 if (asi != NULL)
1892 printf ("\t%s", asi);
1893 break;
1894 }
1895 case VER_REGNUM:
1896 printf ("\tmanuf:%d, impl:%d, mask:%d, maxtl:%d, maxwin:%d",
1897 BITS (48, 0xffff), BITS (32, 0xffff),
1898 BITS (24, 0xff), BITS (8, 0xff), BITS (0, 31));
1899 break;
1900 case PSTATE_REGNUM:
1901 {
1902 static char *mm[4] =
1903 {"tso", "pso", "rso", "?"};
1904 printf_filtered ("\tcle:%d, tle:%d, mm:%s, red:%d, ",
1905 BITS (9, 1), BITS (8, 1),
1906 mm[BITS (6, 3)], BITS (5, 1));
1907 printf_filtered ("pef:%d, am:%d, priv:%d, ie:%d, ag:%d",
1908 BITS (4, 1), BITS (3, 1), BITS (2, 1),
1909 BITS (1, 1), BITS (0, 1));
1910 break;
1911 }
1912 case TSTATE_REGNUM:
1913 /* FIXME: print all 4? */
1914 break;
1915 case TT_REGNUM:
1916 /* FIXME: print all 4? */
1917 break;
1918 case TPC_REGNUM:
1919 /* FIXME: print all 4? */
1920 break;
1921 case TNPC_REGNUM:
1922 /* FIXME: print all 4? */
1923 break;
1924 case WSTATE_REGNUM:
1925 printf ("\tother:%d, normal:%d", BITS (3, 7), BITS (0, 7));
1926 break;
1927 case CWP_REGNUM:
1928 printf ("\t%d", BITS (0, 31));
1929 break;
1930 case CANSAVE_REGNUM:
1931 printf ("\t%-2d before spill", BITS (0, 31));
1932 break;
1933 case CANRESTORE_REGNUM:
1934 printf ("\t%-2d before fill", BITS (0, 31));
1935 break;
1936 case CLEANWIN_REGNUM:
1937 printf ("\t%-2d before clean", BITS (0, 31));
1938 break;
1939 case OTHERWIN_REGNUM:
1940 printf ("\t%d", BITS (0, 31));
c906108c
SS
1941 break;
1942 }
5af923b0
MS
1943 else /* Sparc32 */
1944 switch (regno)
c906108c 1945 {
5af923b0
MS
1946 case PS_REGNUM:
1947 printf ("\ticc:%c%c%c%c, pil:%d, s:%d, ps:%d, et:%d, cwp:%d",
1948 BITS (23, 1) ? 'N' : '-', BITS (22, 1) ? 'Z' : '-',
1949 BITS (21, 1) ? 'V' : '-', BITS (20, 1) ? 'C' : '-',
1950 BITS (8, 15), BITS (7, 1), BITS (6, 1), BITS (5, 1),
c906108c
SS
1951 BITS (0, 31));
1952 break;
5af923b0
MS
1953 case FPS_REGNUM:
1954 {
1955 static char *fcc[4] =
1956 {"=", "<", ">", "?"};
1957 static char *rd[4] =
1958 {"N", "0", "+", "-"};
1959 /* Long, but I'd rather leave it as is and use a wide screen. */
1960 printf ("\trd:%s, tem:%d, ns:%d, ver:%d, ftt:%d, qne:%d, "
1961 "fcc:%s, aexc:%d, cexc:%d",
1962 rd[BITS (30, 3)], BITS (23, 31), BITS (22, 1), BITS (17, 7),
1963 BITS (14, 7), BITS (13, 1), fcc[BITS (10, 3)], BITS (5, 31),
1964 BITS (0, 31));
1965 break;
1966 }
c906108c
SS
1967 }
1968
c906108c
SS
1969#undef BITS
1970}
1971\f
1972int
fba45db2 1973gdb_print_insn_sparc (bfd_vma memaddr, disassemble_info *info)
c906108c
SS
1974{
1975 /* It's necessary to override mach again because print_insn messes it up. */
96baa820 1976 info->mach = TARGET_ARCHITECTURE->mach;
c906108c
SS
1977 return print_insn_sparc (memaddr, info);
1978}
1979\f
1980/* The SPARC passes the arguments on the stack; arguments smaller
5af923b0
MS
1981 than an int are promoted to an int. The first 6 words worth of
1982 args are also passed in registers o0 - o5. */
c906108c
SS
1983
1984CORE_ADDR
fba45db2
KB
1985sparc32_push_arguments (int nargs, value_ptr *args, CORE_ADDR sp,
1986 int struct_return, CORE_ADDR struct_addr)
c906108c 1987{
5af923b0 1988 int i, j, oregnum;
c906108c
SS
1989 int accumulate_size = 0;
1990 struct sparc_arg
1991 {
1992 char *contents;
1993 int len;
1994 int offset;
1995 };
1996 struct sparc_arg *sparc_args =
5af923b0 1997 (struct sparc_arg *) alloca (nargs * sizeof (struct sparc_arg));
c906108c
SS
1998 struct sparc_arg *m_arg;
1999
2000 /* Promote arguments if necessary, and calculate their stack offsets
2001 and sizes. */
2002 for (i = 0, m_arg = sparc_args; i < nargs; i++, m_arg++)
2003 {
2004 value_ptr arg = args[i];
2005 struct type *arg_type = check_typedef (VALUE_TYPE (arg));
2006 /* Cast argument to long if necessary as the compiler does it too. */
2007 switch (TYPE_CODE (arg_type))
2008 {
2009 case TYPE_CODE_INT:
2010 case TYPE_CODE_BOOL:
2011 case TYPE_CODE_CHAR:
2012 case TYPE_CODE_RANGE:
2013 case TYPE_CODE_ENUM:
2014 if (TYPE_LENGTH (arg_type) < TYPE_LENGTH (builtin_type_long))
2015 {
2016 arg_type = builtin_type_long;
2017 arg = value_cast (arg_type, arg);
2018 }
2019 break;
2020 default:
2021 break;
2022 }
2023 m_arg->len = TYPE_LENGTH (arg_type);
2024 m_arg->offset = accumulate_size;
2025 accumulate_size = (accumulate_size + m_arg->len + 3) & ~3;
c5aa993b 2026 m_arg->contents = VALUE_CONTENTS (arg);
c906108c
SS
2027 }
2028
2029 /* Make room for the arguments on the stack. */
2030 accumulate_size += CALL_DUMMY_STACK_ADJUST;
2031 sp = ((sp - accumulate_size) & ~7) + CALL_DUMMY_STACK_ADJUST;
2032
2033 /* `Push' arguments on the stack. */
5af923b0
MS
2034 for (i = 0, oregnum = 0, m_arg = sparc_args;
2035 i < nargs;
2036 i++, m_arg++)
2037 {
2038 write_memory (sp + m_arg->offset, m_arg->contents, m_arg->len);
2039 for (j = 0;
2040 j < m_arg->len && oregnum < 6;
2041 j += SPARC_INTREG_SIZE, oregnum++)
2042 write_register_gen (O0_REGNUM + oregnum, m_arg->contents + j);
2043 }
c906108c
SS
2044
2045 return sp;
2046}
2047
2048
2049/* Extract from an array REGBUF containing the (raw) register state
2050 a function return value of type TYPE, and copy that, in virtual format,
2051 into VALBUF. */
2052
2053void
fba45db2 2054sparc32_extract_return_value (struct type *type, char *regbuf, char *valbuf)
c906108c
SS
2055{
2056 int typelen = TYPE_LENGTH (type);
2057 int regsize = REGISTER_RAW_SIZE (O0_REGNUM);
2058
2059 if (TYPE_CODE (type) == TYPE_CODE_FLT && SPARC_HAS_FPU)
c5aa993b 2060 memcpy (valbuf, &regbuf[REGISTER_BYTE (FP0_REGNUM)], typelen);
c906108c
SS
2061 else
2062 memcpy (valbuf,
c5aa993b
JM
2063 &regbuf[O0_REGNUM * regsize +
2064 (typelen >= regsize
2065 || TARGET_BYTE_ORDER == LITTLE_ENDIAN ? 0
2066 : regsize - typelen)],
c906108c
SS
2067 typelen);
2068}
2069
2070
2071/* Write into appropriate registers a function return value
2072 of type TYPE, given in virtual format. On SPARCs with FPUs,
2073 float values are returned in %f0 (and %f1). In all other cases,
2074 values are returned in register %o0. */
2075
2076void
fba45db2 2077sparc_store_return_value (struct type *type, char *valbuf)
c906108c
SS
2078{
2079 int regno;
5af923b0
MS
2080 char *buffer;
2081
2082 buffer = alloca(MAX_REGISTER_RAW_SIZE);
c906108c
SS
2083
2084 if (TYPE_CODE (type) == TYPE_CODE_FLT && SPARC_HAS_FPU)
2085 /* Floating-point values are returned in the register pair */
2086 /* formed by %f0 and %f1 (doubles are, anyway). */
2087 regno = FP0_REGNUM;
2088 else
2089 /* Other values are returned in register %o0. */
2090 regno = O0_REGNUM;
2091
2092 /* Add leading zeros to the value. */
c5aa993b 2093 if (TYPE_LENGTH (type) < REGISTER_RAW_SIZE (regno))
c906108c 2094 {
5af923b0 2095 memset (buffer, 0, REGISTER_RAW_SIZE (regno));
c5aa993b 2096 memcpy (buffer + REGISTER_RAW_SIZE (regno) - TYPE_LENGTH (type), valbuf,
c906108c 2097 TYPE_LENGTH (type));
5af923b0 2098 write_register_gen (regno, buffer);
c906108c
SS
2099 }
2100 else
2101 write_register_bytes (REGISTER_BYTE (regno), valbuf, TYPE_LENGTH (type));
2102}
2103
5af923b0
MS
2104extern void
2105sparclet_store_return_value (struct type *type, char *valbuf)
2106{
2107 /* Other values are returned in register %o0. */
2108 write_register_bytes (REGISTER_BYTE (O0_REGNUM), valbuf,
2109 TYPE_LENGTH (type));
2110}
2111
2112
2113#ifndef CALL_DUMMY_CALL_OFFSET
2114#define CALL_DUMMY_CALL_OFFSET \
2115 (gdbarch_tdep (current_gdbarch)->call_dummy_call_offset)
2116#endif /* CALL_DUMMY_CALL_OFFSET */
c906108c
SS
2117
2118/* Insert the function address into a call dummy instruction sequence
2119 stored at DUMMY.
2120
2121 For structs and unions, if the function was compiled with Sun cc,
2122 it expects 'unimp' after the call. But gcc doesn't use that
2123 (twisted) convention. So leave a nop there for gcc (FIX_CALL_DUMMY
2124 can assume it is operating on a pristine CALL_DUMMY, not one that
2125 has already been customized for a different function). */
2126
2127void
fba45db2
KB
2128sparc_fix_call_dummy (char *dummy, CORE_ADDR pc, CORE_ADDR fun,
2129 struct type *value_type, int using_gcc)
c906108c
SS
2130{
2131 int i;
2132
2133 /* Store the relative adddress of the target function into the
2134 'call' instruction. */
2135 store_unsigned_integer (dummy + CALL_DUMMY_CALL_OFFSET, 4,
2136 (0x40000000
2137 | (((fun - (pc + CALL_DUMMY_CALL_OFFSET)) >> 2)
c5aa993b 2138 & 0x3fffffff)));
c906108c 2139
9e36d949
PS
2140 /* If the called function returns an aggregate value, fill in the UNIMP
2141 instruction containing the size of the returned aggregate return value,
2142 which follows the call instruction.
2143 For details see the SPARC Architecture Manual Version 8, Appendix D.3.
2144
2145 Adjust the call_dummy_breakpoint_offset for the bp_call_dummy breakpoint
2146 to the proper address in the call dummy, so that `finish' after a stop
2147 in a call dummy works.
2148 Tweeking current_gdbarch is not an optimal solution, but the call to
2149 sparc_fix_call_dummy is immediately followed by a call to run_stack_dummy,
2150 which is the only function where dummy_breakpoint_offset is actually
2151 used, if it is non-zero. */
2152 if (TYPE_CODE (value_type) == TYPE_CODE_STRUCT
2153 || TYPE_CODE (value_type) == TYPE_CODE_UNION)
2154 {
2155 store_unsigned_integer (dummy + CALL_DUMMY_CALL_OFFSET + 8, 4,
2156 TYPE_LENGTH (value_type) & 0x1fff);
2157 set_gdbarch_call_dummy_breakpoint_offset (current_gdbarch, 0x30);
2158 }
2159 else
2160 set_gdbarch_call_dummy_breakpoint_offset (current_gdbarch, 0x2c);
c906108c 2161
5af923b0 2162 if (!(GDB_TARGET_IS_SPARC64))
c906108c 2163 {
5af923b0
MS
2164 /* If this is not a simulator target, change the first four
2165 instructions of the call dummy to NOPs. Those instructions
2166 include a 'save' instruction and are designed to work around
2167 problems with register window flushing in the simulator. */
2168
2169 if (strcmp (target_shortname, "sim") != 0)
2170 {
2171 for (i = 0; i < 4; i++)
2172 store_unsigned_integer (dummy + (i * 4), 4, 0x01000000);
2173 }
c906108c 2174 }
c906108c
SS
2175
2176 /* If this is a bi-endian target, GDB has written the call dummy
2177 in little-endian order. We must byte-swap it back to big-endian. */
2178 if (bi_endian)
2179 {
2180 for (i = 0; i < CALL_DUMMY_LENGTH; i += 4)
2181 {
c5aa993b
JM
2182 char tmp = dummy[i];
2183 dummy[i] = dummy[i + 3];
2184 dummy[i + 3] = tmp;
2185 tmp = dummy[i + 1];
2186 dummy[i + 1] = dummy[i + 2];
2187 dummy[i + 2] = tmp;
c906108c
SS
2188 }
2189 }
2190}
2191
2192
2193/* Set target byte order based on machine type. */
2194
2195static int
fba45db2 2196sparc_target_architecture_hook (const bfd_arch_info_type *ap)
c906108c
SS
2197{
2198 int i, j;
2199
2200 if (ap->mach == bfd_mach_sparc_sparclite_le)
2201 {
2202 if (TARGET_BYTE_ORDER_SELECTABLE_P)
2203 {
2204 target_byte_order = LITTLE_ENDIAN;
2205 bi_endian = 1;
2206 }
2207 else
2208 {
2209 warning ("This GDB does not support little endian sparclite.");
2210 }
2211 }
2212 else
2213 bi_endian = 0;
2214 return 1;
2215}
c906108c 2216\f
c5aa993b 2217
5af923b0
MS
2218/*
2219 * Module "constructor" function.
2220 */
2221
2222static struct gdbarch * sparc_gdbarch_init (struct gdbarch_info info,
2223 struct gdbarch_list *arches);
2224
c906108c 2225void
fba45db2 2226_initialize_sparc_tdep (void)
c906108c 2227{
5af923b0
MS
2228 /* Hook us into the gdbarch mechanism. */
2229 register_gdbarch_init (bfd_arch_sparc, sparc_gdbarch_init);
2230
c906108c 2231 tm_print_insn = gdb_print_insn_sparc;
c5aa993b 2232 tm_print_insn_info.mach = TM_PRINT_INSN_MACH; /* Selects sparc/sparclite */
c906108c
SS
2233 target_architecture_hook = sparc_target_architecture_hook;
2234}
2235
5af923b0
MS
2236/* Compensate for stack bias. Note that we currently don't handle
2237 mixed 32/64 bit code. */
c906108c 2238
c906108c 2239CORE_ADDR
5af923b0 2240sparc64_read_sp (void)
c906108c
SS
2241{
2242 CORE_ADDR sp = read_register (SP_REGNUM);
2243
2244 if (sp & 1)
2245 sp += 2047;
2246 return sp;
2247}
2248
2249CORE_ADDR
5af923b0 2250sparc64_read_fp (void)
c906108c
SS
2251{
2252 CORE_ADDR fp = read_register (FP_REGNUM);
2253
2254 if (fp & 1)
2255 fp += 2047;
2256 return fp;
2257}
2258
2259void
fba45db2 2260sparc64_write_sp (CORE_ADDR val)
c906108c
SS
2261{
2262 CORE_ADDR oldsp = read_register (SP_REGNUM);
2263 if (oldsp & 1)
2264 write_register (SP_REGNUM, val - 2047);
2265 else
2266 write_register (SP_REGNUM, val);
2267}
2268
2269void
fba45db2 2270sparc64_write_fp (CORE_ADDR val)
c906108c
SS
2271{
2272 CORE_ADDR oldfp = read_register (FP_REGNUM);
2273 if (oldfp & 1)
2274 write_register (FP_REGNUM, val - 2047);
2275 else
2276 write_register (FP_REGNUM, val);
2277}
2278
5af923b0
MS
2279/* The SPARC 64 ABI passes floating-point arguments in FP0 to FP31,
2280 and all other arguments in O0 to O5. They are also copied onto
2281 the stack in the correct places. Apparently (empirically),
2282 structs of less than 16 bytes are passed member-by-member in
2283 separate registers, but I am unable to figure out the algorithm.
2284 Some members go in floating point regs, but I don't know which.
2285
2286 FIXME: Handle small structs (less than 16 bytes containing floats).
2287
2288 The counting regimen for using both integer and FP registers
2289 for argument passing is rather odd -- a single counter is used
2290 for both; this means that if the arguments alternate between
2291 int and float, we will waste every other register of both types. */
c906108c
SS
2292
2293CORE_ADDR
fba45db2
KB
2294sparc64_push_arguments (int nargs, value_ptr *args, CORE_ADDR sp,
2295 int struct_return, CORE_ADDR struct_retaddr)
c906108c 2296{
5af923b0 2297 int i, j, register_counter = 0;
c906108c 2298 CORE_ADDR tempsp;
5af923b0
MS
2299 struct type *sparc_intreg_type =
2300 TYPE_LENGTH (builtin_type_long) == SPARC_INTREG_SIZE ?
2301 builtin_type_long : builtin_type_long_long;
c5aa993b 2302
5af923b0 2303 sp = (sp & ~(((unsigned long) SPARC_INTREG_SIZE) - 1UL));
c906108c
SS
2304
2305 /* Figure out how much space we'll need. */
5af923b0 2306 for (i = nargs - 1; i >= 0; i--)
c906108c 2307 {
5af923b0
MS
2308 int len = TYPE_LENGTH (check_typedef (VALUE_TYPE (args[i])));
2309 value_ptr copyarg = args[i];
c906108c
SS
2310 int copylen = len;
2311
5af923b0 2312 if (copylen < SPARC_INTREG_SIZE)
c906108c 2313 {
5af923b0
MS
2314 copyarg = value_cast (sparc_intreg_type, copyarg);
2315 copylen = SPARC_INTREG_SIZE;
c5aa993b 2316 }
c906108c
SS
2317 sp -= copylen;
2318 }
2319
2320 /* Round down. */
2321 sp = sp & ~7;
2322 tempsp = sp;
2323
5af923b0
MS
2324 /* if STRUCT_RETURN, then first argument is the struct return location. */
2325 if (struct_return)
2326 write_register (O0_REGNUM + register_counter++, struct_retaddr);
2327
2328 /* Now write the arguments onto the stack, while writing FP
2329 arguments into the FP registers, and other arguments into the
2330 first six 'O' registers. */
2331
2332 for (i = 0; i < nargs; i++)
c906108c 2333 {
5af923b0
MS
2334 int len = TYPE_LENGTH (check_typedef (VALUE_TYPE (args[i])));
2335 value_ptr copyarg = args[i];
2336 enum type_code typecode = TYPE_CODE (VALUE_TYPE (args[i]));
c906108c
SS
2337 int copylen = len;
2338
5af923b0
MS
2339 if (typecode == TYPE_CODE_INT ||
2340 typecode == TYPE_CODE_BOOL ||
2341 typecode == TYPE_CODE_CHAR ||
2342 typecode == TYPE_CODE_RANGE ||
2343 typecode == TYPE_CODE_ENUM)
2344 if (len < SPARC_INTREG_SIZE)
2345 {
2346 /* Small ints will all take up the size of one intreg on
2347 the stack. */
2348 copyarg = value_cast (sparc_intreg_type, copyarg);
2349 copylen = SPARC_INTREG_SIZE;
2350 }
2351
c906108c
SS
2352 write_memory (tempsp, VALUE_CONTENTS (copyarg), copylen);
2353 tempsp += copylen;
5af923b0
MS
2354
2355 /* Corner case: Structs consisting of a single float member are floats.
2356 * FIXME! I don't know about structs containing multiple floats!
2357 * Structs containing mixed floats and ints are even more weird.
2358 */
2359
2360
2361
2362 /* Separate float args from all other args. */
2363 if (typecode == TYPE_CODE_FLT && SPARC_HAS_FPU)
c906108c 2364 {
5af923b0
MS
2365 if (register_counter < 16)
2366 {
2367 /* This arg gets copied into a FP register. */
2368 int fpreg;
2369
2370 switch (len) {
2371 case 4: /* Single-precision (float) */
2372 fpreg = FP0_REGNUM + 2 * register_counter + 1;
2373 register_counter += 1;
2374 break;
2375 case 8: /* Double-precision (double) */
2376 fpreg = FP0_REGNUM + 2 * register_counter;
2377 register_counter += 1;
2378 break;
2379 case 16: /* Quad-precision (long double) */
2380 fpreg = FP0_REGNUM + 2 * register_counter;
2381 register_counter += 2;
2382 break;
2383 }
2384 write_register_bytes (REGISTER_BYTE (fpreg),
2385 VALUE_CONTENTS (args[i]),
2386 len);
2387 }
c906108c 2388 }
5af923b0
MS
2389 else /* all other args go into the first six 'o' registers */
2390 {
2391 for (j = 0;
2392 j < len && register_counter < 6;
2393 j += SPARC_INTREG_SIZE)
2394 {
2395 int oreg = O0_REGNUM + register_counter;
2396
2397 write_register_gen (oreg, VALUE_CONTENTS (copyarg) + j);
2398 register_counter += 1;
2399 }
2400 }
c906108c
SS
2401 }
2402 return sp;
2403}
2404
2405/* Values <= 32 bytes are returned in o0-o3 (floating-point values are
2406 returned in f0-f3). */
5af923b0 2407
c906108c 2408void
fba45db2
KB
2409sp64_extract_return_value (struct type *type, char *regbuf, char *valbuf,
2410 int bitoffset)
c906108c
SS
2411{
2412 int typelen = TYPE_LENGTH (type);
2413 int regsize = REGISTER_RAW_SIZE (O0_REGNUM);
2414
2415 if (TYPE_CODE (type) == TYPE_CODE_FLT && SPARC_HAS_FPU)
2416 {
c5aa993b 2417 memcpy (valbuf, &regbuf[REGISTER_BYTE (FP0_REGNUM)], typelen);
c906108c
SS
2418 return;
2419 }
2420
2421 if (TYPE_CODE (type) != TYPE_CODE_STRUCT
2422 || (TYPE_LENGTH (type) > 32))
2423 {
2424 memcpy (valbuf,
c5aa993b 2425 &regbuf[O0_REGNUM * regsize +
c906108c
SS
2426 (typelen >= regsize ? 0 : regsize - typelen)],
2427 typelen);
2428 return;
2429 }
2430 else
2431 {
2432 char *o0 = &regbuf[O0_REGNUM * regsize];
2433 char *f0 = &regbuf[FP0_REGNUM * regsize];
2434 int x;
2435
2436 for (x = 0; x < TYPE_NFIELDS (type); x++)
2437 {
c5aa993b 2438 struct field *f = &TYPE_FIELDS (type)[x];
c906108c
SS
2439 /* FIXME: We may need to handle static fields here. */
2440 int whichreg = (f->loc.bitpos + bitoffset) / 32;
2441 int remainder = ((f->loc.bitpos + bitoffset) % 32) / 8;
2442 int where = (f->loc.bitpos + bitoffset) / 8;
2443 int size = TYPE_LENGTH (f->type);
2444 int typecode = TYPE_CODE (f->type);
2445
2446 if (typecode == TYPE_CODE_STRUCT)
2447 {
5af923b0
MS
2448 sp64_extract_return_value (f->type,
2449 regbuf,
2450 valbuf,
2451 bitoffset + f->loc.bitpos);
c906108c 2452 }
5af923b0 2453 else if (typecode == TYPE_CODE_FLT && SPARC_HAS_FPU)
c906108c
SS
2454 {
2455 memcpy (valbuf + where, &f0[whichreg * 4] + remainder, size);
2456 }
2457 else
2458 {
2459 memcpy (valbuf + where, &o0[whichreg * 4] + remainder, size);
2460 }
2461 }
2462 }
2463}
2acceee2 2464
5af923b0
MS
2465extern void
2466sparc64_extract_return_value (struct type *type, char *regbuf, char *valbuf)
2467{
2468 sp64_extract_return_value (type, regbuf, valbuf, 0);
2469}
2470
2471extern void
2472sparclet_extract_return_value (struct type *type,
2473 char *regbuf,
2474 char *valbuf)
2475{
2476 regbuf += REGISTER_RAW_SIZE (O0_REGNUM) * 8;
2477 if (TYPE_LENGTH (type) < REGISTER_RAW_SIZE (O0_REGNUM))
2478 regbuf += REGISTER_RAW_SIZE (O0_REGNUM) - TYPE_LENGTH (type);
2479
2480 memcpy ((void *) valbuf, regbuf, TYPE_LENGTH (type));
2481}
2482
2483
2484extern CORE_ADDR
2485sparc32_stack_align (CORE_ADDR addr)
2486{
2487 return ((addr + 7) & -8);
2488}
2489
2490extern CORE_ADDR
2491sparc64_stack_align (CORE_ADDR addr)
2492{
2493 return ((addr + 15) & -16);
2494}
2495
2496extern void
2497sparc_print_extra_frame_info (struct frame_info *fi)
2498{
2499 if (fi && fi->extra_info && fi->extra_info->flat)
2500 printf_filtered (" flat, pc saved at 0x%s, fp saved at 0x%s\n",
2501 paddr_nz (fi->extra_info->pc_addr),
2502 paddr_nz (fi->extra_info->fp_addr));
2503}
2504
2505/* MULTI_ARCH support */
2506
2507static char *
2508sparc32_register_name (int regno)
2509{
2510 static char *register_names[] =
2511 { "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
2512 "o0", "o1", "o2", "o3", "o4", "o5", "sp", "o7",
2513 "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
2514 "i0", "i1", "i2", "i3", "i4", "i5", "fp", "i7",
2515
2516 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
2517 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
2518 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
2519 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
2520
2521 "y", "psr", "wim", "tbr", "pc", "npc", "fpsr", "cpsr"
2522 };
2523
2524 if (regno < 0 ||
2525 regno >= (sizeof (register_names) / sizeof (register_names[0])))
2526 return NULL;
2527 else
2528 return register_names[regno];
2529}
2530
2531static char *
2532sparc64_register_name (int regno)
2533{
2534 static char *register_names[] =
2535 { "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
2536 "o0", "o1", "o2", "o3", "o4", "o5", "sp", "o7",
2537 "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
2538 "i0", "i1", "i2", "i3", "i4", "i5", "fp", "i7",
2539
2540 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
2541 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
2542 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
2543 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
2544 "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46",
2545 "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62",
2546
2547 "pc", "npc", "ccr", "fsr", "fprs", "y", "asi", "ver",
2548 "tick", "pil", "pstate", "tstate", "tba", "tl", "tt", "tpc",
2549 "tnpc", "wstate", "cwp", "cansave", "canrestore", "cleanwin", "otherwin",
2550 "asr16", "asr17", "asr18", "asr19", "asr20", "asr21", "asr22", "asr23",
2551 "asr24", "asr25", "asr26", "asr27", "asr28", "asr29", "asr30", "asr31",
2552 /* These are here at the end to simplify removing them if we have to. */
2553 "icc", "xcc", "fcc0", "fcc1", "fcc2", "fcc3"
2554 };
2555
2556 if (regno < 0 ||
2557 regno >= (sizeof (register_names) / sizeof (register_names[0])))
2558 return NULL;
2559 else
2560 return register_names[regno];
2561}
2562
2563static char *
2564sparclite_register_name (int regno)
2565{
2566 static char *register_names[] =
2567 { "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
2568 "o0", "o1", "o2", "o3", "o4", "o5", "sp", "o7",
2569 "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
2570 "i0", "i1", "i2", "i3", "i4", "i5", "fp", "i7",
2571
2572 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
2573 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
2574 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
2575 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
2576
2577 "y", "psr", "wim", "tbr", "pc", "npc", "fpsr", "cpsr",
2578 "dia1", "dia2", "dda1", "dda2", "ddv1", "ddv2", "dcr", "dsr"
2579 };
2580
2581 if (regno < 0 ||
2582 regno >= (sizeof (register_names) / sizeof (register_names[0])))
2583 return NULL;
2584 else
2585 return register_names[regno];
2586}
2587
2588static char *
2589sparclet_register_name (int regno)
2590{
2591 static char *register_names[] =
2592 { "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
2593 "o0", "o1", "o2", "o3", "o4", "o5", "sp", "o7",
2594 "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
2595 "i0", "i1", "i2", "i3", "i4", "i5", "fp", "i7",
2596
2597 "", "", "", "", "", "", "", "", /* no floating point registers */
2598 "", "", "", "", "", "", "", "",
2599 "", "", "", "", "", "", "", "",
2600 "", "", "", "", "", "", "", "",
2601
2602 "y", "psr", "wim", "tbr", "pc", "npc", "", "", /* no FPSR or CPSR */
2603 "ccsr", "ccpr", "cccrcr", "ccor", "ccobr", "ccibr", "ccir", "",
2604
2605 /* ASR15 ASR19 (don't display them) */
2606 "asr1", "", "asr17", "asr18", "", "asr20", "asr21", "asr22"
2607 /* None of the rest get displayed */
2608#if 0
2609 "awr0", "awr1", "awr2", "awr3", "awr4", "awr5", "awr6", "awr7",
2610 "awr8", "awr9", "awr10", "awr11", "awr12", "awr13", "awr14", "awr15",
2611 "awr16", "awr17", "awr18", "awr19", "awr20", "awr21", "awr22", "awr23",
2612 "awr24", "awr25", "awr26", "awr27", "awr28", "awr29", "awr30", "awr31",
2613 "apsr"
2614#endif /* 0 */
2615 };
2616
2617 if (regno < 0 ||
2618 regno >= (sizeof (register_names) / sizeof (register_names[0])))
2619 return NULL;
2620 else
2621 return register_names[regno];
2622}
2623
2624CORE_ADDR
2625sparc_push_return_address (CORE_ADDR pc_unused, CORE_ADDR sp)
2626{
2627 if (CALL_DUMMY_LOCATION == AT_ENTRY_POINT)
2628 {
2629 /* The return PC of the dummy_frame is the former 'current' PC
2630 (where we were before we made the target function call).
2631 This is saved in %i7 by push_dummy_frame.
2632
2633 We will save the 'call dummy location' (ie. the address
2634 to which the target function will return) in %o7.
2635 This address will actually be the program's entry point.
2636 There will be a special call_dummy breakpoint there. */
2637
2638 write_register (O7_REGNUM,
2639 CALL_DUMMY_ADDRESS () - 8);
2640 }
2641
2642 return sp;
2643}
2644
2645/* Should call_function allocate stack space for a struct return? */
2646
2647static int
2648sparc64_use_struct_convention (int gcc_p, struct type *type)
2649{
2650 return (TYPE_LENGTH (type) > 32);
2651}
2652
2653/* Store the address of the place in which to copy the structure the
2654 subroutine will return. This is called from call_function_by_hand.
2655 The ultimate mystery is, tho, what is the value "16"?
2656
2657 MVS: That's the offset from where the sp is now, to where the
2658 subroutine is gonna expect to find the struct return address. */
2659
2660static void
2661sparc32_store_struct_return (CORE_ADDR addr, CORE_ADDR sp)
2662{
2663 char *val;
2664 CORE_ADDR o7;
2665
2666 val = alloca (SPARC_INTREG_SIZE);
2667 store_unsigned_integer (val, SPARC_INTREG_SIZE, addr);
2668 write_memory (sp + (16 * SPARC_INTREG_SIZE), val, SPARC_INTREG_SIZE);
2669
2670 if (CALL_DUMMY_LOCATION == AT_ENTRY_POINT)
2671 {
2672 /* Now adjust the value of the link register, which was previously
2673 stored by push_return_address. Functions that return structs are
2674 peculiar in that they return to link register + 12, rather than
2675 link register + 8. */
2676
2677 o7 = read_register (O7_REGNUM);
2678 write_register (O7_REGNUM, o7 - 4);
2679 }
2680}
2681
2682static void
2683sparc64_store_struct_return (CORE_ADDR addr, CORE_ADDR sp)
2684{
2685 /* FIXME: V9 uses %o0 for this. */
2686 /* FIXME MVS: Only for small enough structs!!! */
2acceee2 2687
5af923b0
MS
2688 target_write_memory (sp + (16 * SPARC_INTREG_SIZE),
2689 (char *) &addr, SPARC_INTREG_SIZE);
2690#if 0
2691 if (CALL_DUMMY_LOCATION == AT_ENTRY_POINT)
2692 {
2693 /* Now adjust the value of the link register, which was previously
2694 stored by push_return_address. Functions that return structs are
2695 peculiar in that they return to link register + 12, rather than
2696 link register + 8. */
2697
2698 write_register (O7_REGNUM, read_register (O7_REGNUM) - 4);
2699 }
c906108c 2700#endif
5af923b0
MS
2701}
2702
2703/* Default target data type for register REGNO. */
2704
2705static struct type *
2706sparc32_register_virtual_type (int regno)
2707{
2708 if (regno == PC_REGNUM ||
2709 regno == FP_REGNUM ||
2710 regno == SP_REGNUM)
2711 return builtin_type_unsigned_int;
2712 if (regno < 32)
2713 return builtin_type_int;
2714 if (regno < 64)
2715 return builtin_type_float;
2716 return builtin_type_int;
2717}
2718
2719static struct type *
2720sparc64_register_virtual_type (int regno)
2721{
2722 if (regno == PC_REGNUM ||
2723 regno == FP_REGNUM ||
2724 regno == SP_REGNUM)
2725 return builtin_type_unsigned_long_long;
2726 if (regno < 32)
2727 return builtin_type_long_long;
2728 if (regno < 64)
2729 return builtin_type_float;
2730 if (regno < 80)
2731 return builtin_type_double;
2732 return builtin_type_long_long;
2733}
2734
2735/* Number of bytes of storage in the actual machine representation for
2736 register REGNO. */
2737
2738static int
2739sparc32_register_size (int regno)
2740{
2741 return 4;
2742}
2743
2744static int
2745sparc64_register_size (int regno)
2746{
2747 return (regno < 32 ? 8 : regno < 64 ? 4 : 8);
2748}
2749
2750/* Index within the `registers' buffer of the first byte of the space
2751 for register REGNO. */
2752
2753static int
2754sparc32_register_byte (int regno)
2755{
2756 return (regno * 4);
2757}
2758
2759static int
2760sparc64_register_byte (int regno)
2761{
2762 if (regno < 32)
2763 return regno * 8;
2764 else if (regno < 64)
2765 return 32 * 8 + (regno - 32) * 4;
2766 else if (regno < 80)
2767 return 32 * 8 + 32 * 4 + (regno - 64) * 8;
2768 else
2769 return 64 * 8 + (regno - 80) * 8;
2770}
2771
2772/* Advance PC across any function entry prologue instructions to reach
2773 some "real" code. SKIP_PROLOGUE_FRAMELESS_P advances the PC past
2774 some of the prologue, but stops as soon as it knows that the
2775 function has a frame. Its result is equal to its input PC if the
2776 function is frameless, unequal otherwise. */
2777
2778static CORE_ADDR
2779sparc_gdbarch_skip_prologue (CORE_ADDR ip)
2780{
2781 return examine_prologue (ip, 0, NULL, NULL);
2782}
2783
2784/* Immediately after a function call, return the saved pc.
2785 Can't go through the frames for this because on some machines
2786 the new frame is not set up until the new function executes
2787 some instructions. */
2788
2789static CORE_ADDR
2790sparc_saved_pc_after_call (struct frame_info *fi)
2791{
2792 return sparc_pc_adjust (read_register (RP_REGNUM));
2793}
2794
2795/* Convert registers between 'raw' and 'virtual' formats.
2796 They are the same on sparc, so there's nothing to do. */
2797
2798static void
2799sparc_convert_to_virtual (int regnum, struct type *type, char *from, char *to)
2800{ /* do nothing (should never be called) */
2801}
2802
2803static void
2804sparc_convert_to_raw (struct type *type, int regnum, char *from, char *to)
2805{ /* do nothing (should never be called) */
2806}
2807
2808/* Init saved regs: nothing to do, just a place-holder function. */
2809
2810static void
2811sparc_frame_init_saved_regs (struct frame_info *fi_ignored)
2812{ /* no-op */
2813}
2814
5af923b0
MS
2815/* gdbarch fix call dummy:
2816 All this function does is rearrange the arguments before calling
2817 sparc_fix_call_dummy (which does the real work). */
2818
2819static void
2820sparc_gdbarch_fix_call_dummy (char *dummy,
2821 CORE_ADDR pc,
2822 CORE_ADDR fun,
2823 int nargs,
2824 struct value **args,
2825 struct type *type,
2826 int gcc_p)
2827{
2828 if (CALL_DUMMY_LOCATION == ON_STACK)
2829 sparc_fix_call_dummy (dummy, pc, fun, type, gcc_p);
2830}
2831
2832/* Coerce float to double: a no-op. */
2833
2834static int
2835sparc_coerce_float_to_double (struct type *formal, struct type *actual)
2836{
2837 return 1;
2838}
2839
2840/* CALL_DUMMY_ADDRESS: fetch the breakpoint address for a call dummy. */
2841
2842static CORE_ADDR
2843sparc_call_dummy_address (void)
2844{
2845 return (CALL_DUMMY_START_OFFSET) + CALL_DUMMY_BREAKPOINT_OFFSET;
2846}
2847
2848/* Supply the Y register number to those that need it. */
2849
2850int
2851sparc_y_regnum (void)
2852{
2853 return gdbarch_tdep (current_gdbarch)->y_regnum;
2854}
2855
2856int
2857sparc_reg_struct_has_addr (int gcc_p, struct type *type)
2858{
2859 if (GDB_TARGET_IS_SPARC64)
2860 return (TYPE_LENGTH (type) > 32);
2861 else
2862 return (gcc_p != 1);
2863}
2864
2865int
2866sparc_intreg_size (void)
2867{
2868 return SPARC_INTREG_SIZE;
2869}
2870
2871static int
2872sparc_return_value_on_stack (struct type *type)
2873{
2874 if (TYPE_CODE (type) == TYPE_CODE_FLT &&
2875 TYPE_LENGTH (type) > 8)
2876 return 1;
2877 else
2878 return 0;
2879}
2880
2881/*
2882 * Gdbarch "constructor" function.
2883 */
2884
2885#define SPARC32_CALL_DUMMY_ON_STACK
2886
2887#define SPARC_SP_REGNUM 14
2888#define SPARC_FP_REGNUM 30
2889#define SPARC_FP0_REGNUM 32
2890#define SPARC32_NPC_REGNUM 69
2891#define SPARC32_PC_REGNUM 68
2892#define SPARC32_Y_REGNUM 64
2893#define SPARC64_PC_REGNUM 80
2894#define SPARC64_NPC_REGNUM 81
2895#define SPARC64_Y_REGNUM 85
2896
2897static struct gdbarch *
2898sparc_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
2899{
2900 struct gdbarch *gdbarch;
2901 struct gdbarch_tdep *tdep;
2902
2903 static LONGEST call_dummy_32[] =
2904 { 0xbc100001, 0x9de38000, 0xbc100002, 0xbe100003,
2905 0xda03a058, 0xd803a054, 0xd603a050, 0xd403a04c,
2906 0xd203a048, 0x40000000, 0xd003a044, 0x01000000,
2907 0x91d02001, 0x01000000
2908 };
2909 static LONGEST call_dummy_64[] =
2910 { 0x9de3bec0fd3fa7f7LL, 0xf93fa7eff53fa7e7LL,
2911 0xf13fa7dfed3fa7d7LL, 0xe93fa7cfe53fa7c7LL,
2912 0xe13fa7bfdd3fa7b7LL, 0xd93fa7afd53fa7a7LL,
2913 0xd13fa79fcd3fa797LL, 0xc93fa78fc53fa787LL,
2914 0xc13fa77fcc3fa777LL, 0xc83fa76fc43fa767LL,
2915 0xc03fa75ffc3fa757LL, 0xf83fa74ff43fa747LL,
2916 0xf03fa73f01000000LL, 0x0100000001000000LL,
2917 0x0100000091580000LL, 0xd027a72b93500000LL,
2918 0xd027a72791480000LL, 0xd027a72391400000LL,
2919 0xd027a71fda5ba8a7LL, 0xd85ba89fd65ba897LL,
2920 0xd45ba88fd25ba887LL, 0x9fc02000d05ba87fLL,
2921 0x0100000091d02001LL, 0x0100000001000000LL
2922 };
2923 static LONGEST call_dummy_nil[] = {0};
2924
2925 /* First see if there is already a gdbarch that can satisfy the request. */
2926 arches = gdbarch_list_lookup_by_info (arches, &info);
2927 if (arches != NULL)
2928 return arches->gdbarch;
2929
2930 /* None found: is the request for a sparc architecture? */
2931 if (info.bfd_architecture != bfd_arch_sparc)
2932 return NULL; /* No; then it's not for us. */
2933
2934 /* Yes: create a new gdbarch for the specified machine type. */
2935 tdep = (struct gdbarch_tdep *) xmalloc (sizeof (struct gdbarch_tdep));
2936 gdbarch = gdbarch_alloc (&info, tdep);
2937
2938 /* First set settings that are common for all sparc architectures. */
2939 set_gdbarch_believe_pcc_promotion (gdbarch, 1);
2940 set_gdbarch_breakpoint_from_pc (gdbarch, memory_breakpoint_from_pc);
2941 set_gdbarch_coerce_float_to_double (gdbarch,
2942 sparc_coerce_float_to_double);
2943 set_gdbarch_call_dummy_breakpoint_offset_p (gdbarch, 1);
2944 set_gdbarch_call_dummy_p (gdbarch, 1);
2945 set_gdbarch_call_dummy_stack_adjust_p (gdbarch, 1);
2946 set_gdbarch_decr_pc_after_break (gdbarch, 0);
2947 set_gdbarch_double_bit (gdbarch, 8 * TARGET_CHAR_BIT);
2948 set_gdbarch_extract_struct_value_address (gdbarch,
2949 sparc_extract_struct_value_address);
2950 set_gdbarch_fix_call_dummy (gdbarch, sparc_gdbarch_fix_call_dummy);
2951 set_gdbarch_float_bit (gdbarch, 4 * TARGET_CHAR_BIT);
2952 set_gdbarch_fp_regnum (gdbarch, SPARC_FP_REGNUM);
2953 set_gdbarch_fp0_regnum (gdbarch, SPARC_FP0_REGNUM);
c347ee3e 2954 set_gdbarch_frame_args_address (gdbarch, default_frame_address);
5af923b0
MS
2955 set_gdbarch_frame_chain (gdbarch, sparc_frame_chain);
2956 set_gdbarch_frame_init_saved_regs (gdbarch, sparc_frame_init_saved_regs);
c347ee3e 2957 set_gdbarch_frame_locals_address (gdbarch, default_frame_address);
5af923b0
MS
2958 set_gdbarch_frame_num_args (gdbarch, frame_num_args_unknown);
2959 set_gdbarch_frame_saved_pc (gdbarch, sparc_frame_saved_pc);
2960 set_gdbarch_frameless_function_invocation (gdbarch,
2961 frameless_look_for_prologue);
2962 set_gdbarch_get_saved_register (gdbarch, sparc_get_saved_register);
2963 set_gdbarch_ieee_float (gdbarch, 1);
2964 set_gdbarch_init_extra_frame_info (gdbarch, sparc_init_extra_frame_info);
2965 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
2966 set_gdbarch_int_bit (gdbarch, 4 * TARGET_CHAR_BIT);
2967 set_gdbarch_long_double_bit (gdbarch, 16 * TARGET_CHAR_BIT);
2968 set_gdbarch_long_long_bit (gdbarch, 8 * TARGET_CHAR_BIT);
2969 set_gdbarch_max_register_raw_size (gdbarch, 8);
2970 set_gdbarch_max_register_virtual_size (gdbarch, 8);
5af923b0
MS
2971 set_gdbarch_pop_frame (gdbarch, sparc_pop_frame);
2972 set_gdbarch_push_return_address (gdbarch, sparc_push_return_address);
2973 set_gdbarch_push_dummy_frame (gdbarch, sparc_push_dummy_frame);
2974 set_gdbarch_read_pc (gdbarch, generic_target_read_pc);
2975 set_gdbarch_register_convert_to_raw (gdbarch, sparc_convert_to_raw);
2976 set_gdbarch_register_convert_to_virtual (gdbarch,
2977 sparc_convert_to_virtual);
2978 set_gdbarch_register_convertible (gdbarch,
2979 generic_register_convertible_not);
2980 set_gdbarch_reg_struct_has_addr (gdbarch, sparc_reg_struct_has_addr);
2981 set_gdbarch_return_value_on_stack (gdbarch, sparc_return_value_on_stack);
2982 set_gdbarch_saved_pc_after_call (gdbarch, sparc_saved_pc_after_call);
2983 set_gdbarch_short_bit (gdbarch, 2 * TARGET_CHAR_BIT);
2984 set_gdbarch_skip_prologue (gdbarch, sparc_gdbarch_skip_prologue);
2985 set_gdbarch_sp_regnum (gdbarch, SPARC_SP_REGNUM);
2986 set_gdbarch_use_generic_dummy_frames (gdbarch, 0);
2987 set_gdbarch_write_pc (gdbarch, generic_target_write_pc);
2988
2989 /*
2990 * Settings that depend only on 32/64 bit word size
2991 */
2992
2993 switch (info.bfd_arch_info->mach)
2994 {
2995 case bfd_mach_sparc:
2996 case bfd_mach_sparc_sparclet:
2997 case bfd_mach_sparc_sparclite:
2998 case bfd_mach_sparc_v8plus:
2999 case bfd_mach_sparc_v8plusa:
3000 case bfd_mach_sparc_sparclite_le:
3001 /* 32-bit machine types: */
3002
3003#ifdef SPARC32_CALL_DUMMY_ON_STACK
9e36d949 3004 set_gdbarch_pc_in_call_dummy (gdbarch, pc_in_call_dummy_on_stack);
5af923b0
MS
3005 set_gdbarch_call_dummy_address (gdbarch, sparc_call_dummy_address);
3006 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 0x30);
3007 set_gdbarch_call_dummy_length (gdbarch, 0x38);
3008 set_gdbarch_call_dummy_location (gdbarch, ON_STACK);
3009 set_gdbarch_call_dummy_words (gdbarch, call_dummy_32);
3010#else
9e36d949 3011 set_gdbarch_pc_in_call_dummy (gdbarch, pc_in_call_dummy_at_entry_point);
5af923b0
MS
3012 set_gdbarch_call_dummy_address (gdbarch, entry_point_address);
3013 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 0);
3014 set_gdbarch_call_dummy_length (gdbarch, 0);
3015 set_gdbarch_call_dummy_location (gdbarch, AT_ENTRY_POINT);
3016 set_gdbarch_call_dummy_words (gdbarch, call_dummy_nil);
3017#endif
3018 set_gdbarch_call_dummy_stack_adjust (gdbarch, 68);
3019 set_gdbarch_call_dummy_start_offset (gdbarch, 0);
3020 set_gdbarch_frame_args_skip (gdbarch, 68);
3021 set_gdbarch_function_start_offset (gdbarch, 0);
3022 set_gdbarch_long_bit (gdbarch, 4 * TARGET_CHAR_BIT);
3023 set_gdbarch_npc_regnum (gdbarch, SPARC32_NPC_REGNUM);
3024 set_gdbarch_pc_regnum (gdbarch, SPARC32_PC_REGNUM);
3025 set_gdbarch_ptr_bit (gdbarch, 4 * TARGET_CHAR_BIT);
3026 set_gdbarch_push_arguments (gdbarch, sparc32_push_arguments);
3027 set_gdbarch_read_fp (gdbarch, generic_target_read_fp);
3028 set_gdbarch_read_sp (gdbarch, generic_target_read_sp);
3029
3030 set_gdbarch_register_byte (gdbarch, sparc32_register_byte);
3031 set_gdbarch_register_raw_size (gdbarch, sparc32_register_size);
3032 set_gdbarch_register_size (gdbarch, 4);
3033 set_gdbarch_register_virtual_size (gdbarch, sparc32_register_size);
3034 set_gdbarch_register_virtual_type (gdbarch,
3035 sparc32_register_virtual_type);
3036#ifdef SPARC32_CALL_DUMMY_ON_STACK
3037 set_gdbarch_sizeof_call_dummy_words (gdbarch, sizeof (call_dummy_32));
3038#else
3039 set_gdbarch_sizeof_call_dummy_words (gdbarch, 0);
3040#endif
3041 set_gdbarch_stack_align (gdbarch, sparc32_stack_align);
3042 set_gdbarch_store_struct_return (gdbarch, sparc32_store_struct_return);
3043 set_gdbarch_use_struct_convention (gdbarch,
3044 generic_use_struct_convention);
3045 set_gdbarch_write_fp (gdbarch, generic_target_write_fp);
3046 set_gdbarch_write_sp (gdbarch, generic_target_write_sp);
3047 tdep->y_regnum = SPARC32_Y_REGNUM;
3048 tdep->fp_max_regnum = SPARC_FP0_REGNUM + 32;
3049 tdep->intreg_size = 4;
3050 tdep->reg_save_offset = 0x60;
3051 tdep->call_dummy_call_offset = 0x24;
3052 break;
3053
3054 case bfd_mach_sparc_v9:
3055 case bfd_mach_sparc_v9a:
3056 /* 64-bit machine types: */
3057 default: /* Any new machine type is likely to be 64-bit. */
3058
3059#ifdef SPARC64_CALL_DUMMY_ON_STACK
9e36d949 3060 set_gdbarch_pc_in_call_dummy (gdbarch, pc_in_call_dummy_on_stack);
5af923b0
MS
3061 set_gdbarch_call_dummy_address (gdbarch, sparc_call_dummy_address);
3062 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 8 * 4);
3063 set_gdbarch_call_dummy_length (gdbarch, 192);
3064 set_gdbarch_call_dummy_location (gdbarch, ON_STACK);
3065 set_gdbarch_call_dummy_start_offset (gdbarch, 148);
3066 set_gdbarch_call_dummy_words (gdbarch, call_dummy_64);
3067#else
9e36d949 3068 set_gdbarch_pc_in_call_dummy (gdbarch, pc_in_call_dummy_at_entry_point);
5af923b0
MS
3069 set_gdbarch_call_dummy_address (gdbarch, entry_point_address);
3070 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 0);
3071 set_gdbarch_call_dummy_length (gdbarch, 0);
3072 set_gdbarch_call_dummy_location (gdbarch, AT_ENTRY_POINT);
3073 set_gdbarch_call_dummy_start_offset (gdbarch, 0);
3074 set_gdbarch_call_dummy_words (gdbarch, call_dummy_nil);
3075#endif
3076 set_gdbarch_call_dummy_stack_adjust (gdbarch, 128);
3077 set_gdbarch_frame_args_skip (gdbarch, 136);
3078 set_gdbarch_function_start_offset (gdbarch, 0);
3079 set_gdbarch_long_bit (gdbarch, 8 * TARGET_CHAR_BIT);
3080 set_gdbarch_npc_regnum (gdbarch, SPARC64_NPC_REGNUM);
3081 set_gdbarch_pc_regnum (gdbarch, SPARC64_PC_REGNUM);
3082 set_gdbarch_ptr_bit (gdbarch, 8 * TARGET_CHAR_BIT);
3083 set_gdbarch_push_arguments (gdbarch, sparc64_push_arguments);
3084 /* NOTE different for at_entry */
3085 set_gdbarch_read_fp (gdbarch, sparc64_read_fp);
3086 set_gdbarch_read_sp (gdbarch, sparc64_read_sp);
3087 /* Some of the registers aren't 64 bits, but it's a lot simpler just
3088 to assume they all are (since most of them are). */
3089 set_gdbarch_register_byte (gdbarch, sparc64_register_byte);
3090 set_gdbarch_register_raw_size (gdbarch, sparc64_register_size);
3091 set_gdbarch_register_size (gdbarch, 8);
3092 set_gdbarch_register_virtual_size (gdbarch, sparc64_register_size);
3093 set_gdbarch_register_virtual_type (gdbarch,
3094 sparc64_register_virtual_type);
3095#ifdef SPARC64_CALL_DUMMY_ON_STACK
3096 set_gdbarch_sizeof_call_dummy_words (gdbarch, sizeof (call_dummy_64));
3097#else
3098 set_gdbarch_sizeof_call_dummy_words (gdbarch, 0);
3099#endif
3100 set_gdbarch_stack_align (gdbarch, sparc64_stack_align);
3101 set_gdbarch_store_struct_return (gdbarch, sparc64_store_struct_return);
3102 set_gdbarch_use_struct_convention (gdbarch,
3103 sparc64_use_struct_convention);
3104 set_gdbarch_write_fp (gdbarch, sparc64_write_fp);
3105 set_gdbarch_write_sp (gdbarch, sparc64_write_sp);
3106 tdep->y_regnum = SPARC64_Y_REGNUM;
3107 tdep->fp_max_regnum = SPARC_FP0_REGNUM + 48;
3108 tdep->intreg_size = 8;
3109 tdep->reg_save_offset = 0x90;
3110 tdep->call_dummy_call_offset = 148 + 4 * 5;
3111 break;
3112 }
3113
3114 /*
3115 * Settings that vary per-architecture:
3116 */
3117
3118 switch (info.bfd_arch_info->mach)
3119 {
3120 case bfd_mach_sparc:
3121 set_gdbarch_extract_return_value (gdbarch, sparc32_extract_return_value);
3122 set_gdbarch_frame_chain_valid (gdbarch, file_frame_chain_valid);
3123 set_gdbarch_num_regs (gdbarch, 72);
3124 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4);
3125 set_gdbarch_register_name (gdbarch, sparc32_register_name);
3126 set_gdbarch_store_return_value (gdbarch, sparc_store_return_value);
3127 tdep->has_fpu = 1; /* (all but sparclet and sparclite) */
3128 tdep->fp_register_bytes = 32 * 4;
3129 tdep->print_insn_mach = bfd_mach_sparc;
3130 break;
3131 case bfd_mach_sparc_sparclet:
3132 set_gdbarch_extract_return_value (gdbarch,
3133 sparclet_extract_return_value);
3134 set_gdbarch_frame_chain_valid (gdbarch, file_frame_chain_valid);
3135 set_gdbarch_num_regs (gdbarch, 32 + 32 + 8 + 8 + 8);
3136 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4 + 8*4 + 8*4);
3137 set_gdbarch_register_name (gdbarch, sparclet_register_name);
3138 set_gdbarch_store_return_value (gdbarch, sparclet_store_return_value);
3139 tdep->has_fpu = 0; /* (all but sparclet and sparclite) */
3140 tdep->fp_register_bytes = 0;
3141 tdep->print_insn_mach = bfd_mach_sparc_sparclet;
3142 break;
3143 case bfd_mach_sparc_sparclite:
3144 set_gdbarch_extract_return_value (gdbarch, sparc32_extract_return_value);
3145 set_gdbarch_frame_chain_valid (gdbarch, func_frame_chain_valid);
3146 set_gdbarch_num_regs (gdbarch, 80);
3147 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4 + 8*4);
3148 set_gdbarch_register_name (gdbarch, sparclite_register_name);
3149 set_gdbarch_store_return_value (gdbarch, sparc_store_return_value);
3150 tdep->has_fpu = 0; /* (all but sparclet and sparclite) */
3151 tdep->fp_register_bytes = 0;
3152 tdep->print_insn_mach = bfd_mach_sparc_sparclite;
3153 break;
3154 case bfd_mach_sparc_v8plus:
3155 set_gdbarch_extract_return_value (gdbarch, sparc32_extract_return_value);
3156 set_gdbarch_frame_chain_valid (gdbarch, file_frame_chain_valid);
3157 set_gdbarch_num_regs (gdbarch, 72);
3158 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4);
3159 set_gdbarch_register_name (gdbarch, sparc32_register_name);
3160 set_gdbarch_store_return_value (gdbarch, sparc_store_return_value);
3161 tdep->print_insn_mach = bfd_mach_sparc;
3162 tdep->fp_register_bytes = 32 * 4;
3163 tdep->has_fpu = 1; /* (all but sparclet and sparclite) */
3164 break;
3165 case bfd_mach_sparc_v8plusa:
3166 set_gdbarch_extract_return_value (gdbarch, sparc32_extract_return_value);
3167 set_gdbarch_frame_chain_valid (gdbarch, file_frame_chain_valid);
3168 set_gdbarch_num_regs (gdbarch, 72);
3169 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4);
3170 set_gdbarch_register_name (gdbarch, sparc32_register_name);
3171 set_gdbarch_store_return_value (gdbarch, sparc_store_return_value);
3172 tdep->has_fpu = 1; /* (all but sparclet and sparclite) */
3173 tdep->fp_register_bytes = 32 * 4;
3174 tdep->print_insn_mach = bfd_mach_sparc;
3175 break;
3176 case bfd_mach_sparc_sparclite_le:
3177 set_gdbarch_extract_return_value (gdbarch, sparc32_extract_return_value);
3178 set_gdbarch_frame_chain_valid (gdbarch, func_frame_chain_valid);
3179 set_gdbarch_num_regs (gdbarch, 80);
3180 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4 + 8*4);
3181 set_gdbarch_register_name (gdbarch, sparclite_register_name);
3182 set_gdbarch_store_return_value (gdbarch, sparc_store_return_value);
3183 tdep->has_fpu = 0; /* (all but sparclet and sparclite) */
3184 tdep->fp_register_bytes = 0;
3185 tdep->print_insn_mach = bfd_mach_sparc_sparclite;
3186 break;
3187 case bfd_mach_sparc_v9:
3188 set_gdbarch_extract_return_value (gdbarch, sparc64_extract_return_value);
3189 set_gdbarch_frame_chain_valid (gdbarch, file_frame_chain_valid);
3190 set_gdbarch_num_regs (gdbarch, 125);
3191 set_gdbarch_register_bytes (gdbarch, 32*8 + 32*8 + 45*8);
3192 set_gdbarch_register_name (gdbarch, sparc64_register_name);
3193 set_gdbarch_store_return_value (gdbarch, sparc_store_return_value);
3194 tdep->has_fpu = 1; /* (all but sparclet and sparclite) */
3195 tdep->fp_register_bytes = 64 * 4;
3196 tdep->print_insn_mach = bfd_mach_sparc_v9a;
3197 break;
3198 case bfd_mach_sparc_v9a:
3199 set_gdbarch_extract_return_value (gdbarch, sparc64_extract_return_value);
3200 set_gdbarch_frame_chain_valid (gdbarch, file_frame_chain_valid);
3201 set_gdbarch_num_regs (gdbarch, 125);
3202 set_gdbarch_register_bytes (gdbarch, 32*8 + 32*8 + 45*8);
3203 set_gdbarch_register_name (gdbarch, sparc64_register_name);
3204 set_gdbarch_store_return_value (gdbarch, sparc_store_return_value);
3205 tdep->has_fpu = 1; /* (all but sparclet and sparclite) */
3206 tdep->fp_register_bytes = 64 * 4;
3207 tdep->print_insn_mach = bfd_mach_sparc_v9a;
3208 break;
3209 }
3210
3211 return gdbarch;
3212}
3213
This page took 0.230857 seconds and 4 git commands to generate.