* configure: Regenerate with proper autoconf 2.13.
[deliverable/binutils-gdb.git] / gdb / sparc-tdep.c
CommitLineData
c906108c 1/* Target-dependent code for the SPARC for GDB, the GNU debugger.
cda5a58a
AC
2
3 Copyright 1986, 1987, 1989, 1990, 1991, 1992, 1993, 1994, 1995,
1e698235 4 1996, 1997, 1998, 1999, 2000, 2001, 2002, 2003 Free Software Foundation,
cda5a58a 5 Inc.
c906108c 6
c5aa993b 7 This file is part of GDB.
c906108c 8
c5aa993b
JM
9 This program is free software; you can redistribute it and/or modify
10 it under the terms of the GNU General Public License as published by
11 the Free Software Foundation; either version 2 of the License, or
12 (at your option) any later version.
c906108c 13
c5aa993b
JM
14 This program is distributed in the hope that it will be useful,
15 but WITHOUT ANY WARRANTY; without even the implied warranty of
16 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 GNU General Public License for more details.
c906108c 18
c5aa993b
JM
19 You should have received a copy of the GNU General Public License
20 along with this program; if not, write to the Free Software
21 Foundation, Inc., 59 Temple Place - Suite 330,
22 Boston, MA 02111-1307, USA. */
c906108c
SS
23
24/* ??? Support for calling functions from gdb in sparc64 is unfinished. */
25
26#include "defs.h"
5af923b0 27#include "arch-utils.h"
c906108c
SS
28#include "frame.h"
29#include "inferior.h"
c906108c
SS
30#include "target.h"
31#include "value.h"
32#include "bfd.h"
33#include "gdb_string.h"
4e052eda 34#include "regcache.h"
ef3cf062 35#include "osabi.h"
c906108c
SS
36
37#ifdef USE_PROC_FS
38#include <sys/procfs.h>
13437d4b
KB
39/* Prototypes for supply_gregset etc. */
40#include "gregset.h"
c906108c
SS
41#endif
42
43#include "gdbcore.h"
44
5af923b0
MS
45#include "symfile.h" /* for 'entry_point_address' */
46
4eb8c7fc
DM
47/*
48 * Some local macros that have multi-arch and non-multi-arch versions:
49 */
50
51#if (GDB_MULTI_ARCH > 0)
52
53/* Does the target have Floating Point registers? */
54#define SPARC_HAS_FPU (gdbarch_tdep (current_gdbarch)->has_fpu)
55/* Number of bytes devoted to Floating Point registers: */
56#define FP_REGISTER_BYTES (gdbarch_tdep (current_gdbarch)->fp_register_bytes)
57/* Highest numbered Floating Point register. */
58#define FP_MAX_REGNUM (gdbarch_tdep (current_gdbarch)->fp_max_regnum)
59/* Size of a general (integer) register: */
60#define SPARC_INTREG_SIZE (gdbarch_tdep (current_gdbarch)->intreg_size)
61/* Offset within the call dummy stack of the saved registers. */
62#define DUMMY_REG_SAVE_OFFSET (gdbarch_tdep (current_gdbarch)->reg_save_offset)
63
64#else /* non-multi-arch */
65
66
67/* Does the target have Floating Point registers? */
68#if defined(TARGET_SPARCLET) || defined(TARGET_SPARCLITE)
69#define SPARC_HAS_FPU 0
70#else
71#define SPARC_HAS_FPU 1
72#endif
73
74/* Number of bytes devoted to Floating Point registers: */
75#if (GDB_TARGET_IS_SPARC64)
76#define FP_REGISTER_BYTES (64 * 4)
77#else
78#if (SPARC_HAS_FPU)
79#define FP_REGISTER_BYTES (32 * 4)
80#else
81#define FP_REGISTER_BYTES 0
82#endif
83#endif
84
85/* Highest numbered Floating Point register. */
86#if (GDB_TARGET_IS_SPARC64)
87#define FP_MAX_REGNUM (FP0_REGNUM + 48)
88#else
89#define FP_MAX_REGNUM (FP0_REGNUM + 32)
90#endif
91
92/* Size of a general (integer) register: */
93#define SPARC_INTREG_SIZE (REGISTER_RAW_SIZE (G0_REGNUM))
94
95/* Offset within the call dummy stack of the saved registers. */
96#if (GDB_TARGET_IS_SPARC64)
97#define DUMMY_REG_SAVE_OFFSET (128 + 16)
98#else
99#define DUMMY_REG_SAVE_OFFSET 0x60
100#endif
101
102#endif /* GDB_MULTI_ARCH */
103
104struct gdbarch_tdep
105 {
106 int has_fpu;
107 int fp_register_bytes;
108 int y_regnum;
109 int fp_max_regnum;
110 int intreg_size;
111 int reg_save_offset;
112 int call_dummy_call_offset;
113 int print_insn_mach;
114 };
5af923b0
MS
115
116/* Now make GDB_TARGET_IS_SPARC64 a runtime test. */
117/* FIXME MVS: or try testing bfd_arch_info.arch and bfd_arch_info.mach ...
118 * define GDB_TARGET_IS_SPARC64 \
119 * (TARGET_ARCHITECTURE->arch == bfd_arch_sparc && \
120 * (TARGET_ARCHITECTURE->mach == bfd_mach_sparc_v9 || \
121 * TARGET_ARCHITECTURE->mach == bfd_mach_sparc_v9a))
122 */
123
c906108c
SS
124/* From infrun.c */
125extern int stop_after_trap;
126
127/* We don't store all registers immediately when requested, since they
128 get sent over in large chunks anyway. Instead, we accumulate most
129 of the changes and send them over once. "deferred_stores" keeps
130 track of which sets of registers we have locally-changed copies of,
131 so we only need send the groups that have changed. */
132
5af923b0 133int deferred_stores = 0; /* Accumulated stores we want to do eventually. */
c906108c
SS
134
135
136/* Some machines, such as Fujitsu SPARClite 86x, have a bi-endian mode
137 where instructions are big-endian and data are little-endian.
138 This flag is set when we detect that the target is of this type. */
139
140int bi_endian = 0;
141
142
143/* Fetch a single instruction. Even on bi-endian machines
144 such as sparc86x, instructions are always big-endian. */
145
146static unsigned long
fba45db2 147fetch_instruction (CORE_ADDR pc)
c906108c
SS
148{
149 unsigned long retval;
150 int i;
151 unsigned char buf[4];
152
153 read_memory (pc, buf, sizeof (buf));
154
155 /* Start at the most significant end of the integer, and work towards
156 the least significant. */
157 retval = 0;
158 for (i = 0; i < sizeof (buf); ++i)
159 retval = (retval << 8) | buf[i];
160 return retval;
161}
162
163
164/* Branches with prediction are treated like their non-predicting cousins. */
165/* FIXME: What about floating point branches? */
166
167/* Macros to extract fields from sparc instructions. */
168#define X_OP(i) (((i) >> 30) & 0x3)
169#define X_RD(i) (((i) >> 25) & 0x1f)
170#define X_A(i) (((i) >> 29) & 1)
171#define X_COND(i) (((i) >> 25) & 0xf)
172#define X_OP2(i) (((i) >> 22) & 0x7)
173#define X_IMM22(i) ((i) & 0x3fffff)
174#define X_OP3(i) (((i) >> 19) & 0x3f)
175#define X_RS1(i) (((i) >> 14) & 0x1f)
176#define X_I(i) (((i) >> 13) & 1)
177#define X_IMM13(i) ((i) & 0x1fff)
178/* Sign extension macros. */
179#define X_SIMM13(i) ((X_IMM13 (i) ^ 0x1000) - 0x1000)
180#define X_DISP22(i) ((X_IMM22 (i) ^ 0x200000) - 0x200000)
181#define X_CC(i) (((i) >> 20) & 3)
182#define X_P(i) (((i) >> 19) & 1)
183#define X_DISP19(i) ((((i) & 0x7ffff) ^ 0x40000) - 0x40000)
184#define X_RCOND(i) (((i) >> 25) & 7)
185#define X_DISP16(i) ((((((i) >> 6) && 0xc000) | ((i) & 0x3fff)) ^ 0x8000) - 0x8000)
186#define X_FCN(i) (((i) >> 25) & 31)
187
188typedef enum
189{
5af923b0
MS
190 Error, not_branch, bicc, bicca, ba, baa, ticc, ta, done_retry
191} branch_type;
c906108c
SS
192
193/* Simulate single-step ptrace call for sun4. Code written by Gary
194 Beihl (beihl@mcc.com). */
195
196/* npc4 and next_pc describe the situation at the time that the
197 step-breakpoint was set, not necessary the current value of NPC_REGNUM. */
198static CORE_ADDR next_pc, npc4, target;
199static int brknpc4, brktrg;
200typedef char binsn_quantum[BREAKPOINT_MAX];
201static binsn_quantum break_mem[3];
202
5af923b0 203static branch_type isbranch (long, CORE_ADDR, CORE_ADDR *);
c906108c
SS
204
205/* single_step() is called just before we want to resume the inferior,
206 if we want to single-step it but there is no hardware or kernel single-step
207 support (as on all SPARCs). We find all the possible targets of the
208 coming instruction and breakpoint them.
209
210 single_step is also called just after the inferior stops. If we had
211 set up a simulated single-step, we undo our damage. */
212
213void
fba45db2
KB
214sparc_software_single_step (enum target_signal ignore, /* pid, but we don't need it */
215 int insert_breakpoints_p)
c906108c
SS
216{
217 branch_type br;
218 CORE_ADDR pc;
219 long pc_instruction;
220
221 if (insert_breakpoints_p)
222 {
223 /* Always set breakpoint for NPC. */
224 next_pc = read_register (NPC_REGNUM);
c5aa993b 225 npc4 = next_pc + 4; /* branch not taken */
c906108c
SS
226
227 target_insert_breakpoint (next_pc, break_mem[0]);
228 /* printf_unfiltered ("set break at %x\n",next_pc); */
229
230 pc = read_register (PC_REGNUM);
231 pc_instruction = fetch_instruction (pc);
232 br = isbranch (pc_instruction, pc, &target);
233 brknpc4 = brktrg = 0;
234
235 if (br == bicca)
236 {
237 /* Conditional annulled branch will either end up at
238 npc (if taken) or at npc+4 (if not taken).
239 Trap npc+4. */
240 brknpc4 = 1;
241 target_insert_breakpoint (npc4, break_mem[1]);
242 }
243 else if (br == baa && target != next_pc)
244 {
245 /* Unconditional annulled branch will always end up at
246 the target. */
247 brktrg = 1;
248 target_insert_breakpoint (target, break_mem[2]);
249 }
5af923b0 250 else if (GDB_TARGET_IS_SPARC64 && br == done_retry)
c906108c
SS
251 {
252 brktrg = 1;
253 target_insert_breakpoint (target, break_mem[2]);
254 }
c906108c
SS
255 }
256 else
257 {
258 /* Remove breakpoints */
259 target_remove_breakpoint (next_pc, break_mem[0]);
260
261 if (brknpc4)
262 target_remove_breakpoint (npc4, break_mem[1]);
263
264 if (brktrg)
265 target_remove_breakpoint (target, break_mem[2]);
266 }
267}
268\f
5af923b0
MS
269struct frame_extra_info
270{
271 CORE_ADDR bottom;
272 int in_prologue;
273 int flat;
274 /* Following fields only relevant for flat frames. */
275 CORE_ADDR pc_addr;
276 CORE_ADDR fp_addr;
277 /* Add this to ->frame to get the value of the stack pointer at the
278 time of the register saves. */
279 int sp_offset;
280};
281
282/* Call this for each newly created frame. For SPARC, we need to
283 calculate the bottom of the frame, and do some extra work if the
284 prologue has been generated via the -mflat option to GCC. In
285 particular, we need to know where the previous fp and the pc have
286 been stashed, since their exact position within the frame may vary. */
c906108c
SS
287
288void
fba45db2 289sparc_init_extra_frame_info (int fromleaf, struct frame_info *fi)
c906108c
SS
290{
291 char *name;
292 CORE_ADDR prologue_start, prologue_end;
293 int insn;
294
a00a19e9 295 frame_extra_info_zalloc (fi, sizeof (struct frame_extra_info));
5af923b0
MS
296 frame_saved_regs_zalloc (fi);
297
298 fi->extra_info->bottom =
c906108c 299 (fi->next ?
5af923b0
MS
300 (fi->frame == fi->next->frame ? fi->next->extra_info->bottom :
301 fi->next->frame) : read_sp ());
c906108c
SS
302
303 /* If fi->next is NULL, then we already set ->frame by passing read_fp()
304 to create_new_frame. */
305 if (fi->next)
306 {
5af923b0
MS
307 char *buf;
308
309 buf = alloca (MAX_REGISTER_RAW_SIZE);
c906108c
SS
310
311 /* Compute ->frame as if not flat. If it is flat, we'll change
c5aa993b 312 it later. */
c906108c 313 if (fi->next->next != NULL
5a203e44 314 && ((get_frame_type (fi->next->next) == SIGTRAMP_FRAME)
bf1e52be 315 || deprecated_frame_in_dummy (fi->next->next))
c906108c
SS
316 && frameless_look_for_prologue (fi->next))
317 {
318 /* A frameless function interrupted by a signal did not change
319 the frame pointer, fix up frame pointer accordingly. */
8ccd593b 320 deprecated_update_frame_base_hack (fi, get_frame_base (fi->next));
5af923b0 321 fi->extra_info->bottom = fi->next->extra_info->bottom;
c906108c
SS
322 }
323 else
324 {
325 /* Should we adjust for stack bias here? */
326 get_saved_register (buf, 0, 0, fi, FP_REGNUM, 0);
8ccd593b 327 deprecated_update_frame_base_hack (fi, extract_address (buf, REGISTER_RAW_SIZE (FP_REGNUM)));
c5aa993b 328
5af923b0 329 if (GDB_TARGET_IS_SPARC64 && (fi->frame & 1))
8ccd593b 330 deprecated_update_frame_base_hack (fi, fi->frame + 2047);
c906108c
SS
331 }
332 }
333
334 /* Decide whether this is a function with a ``flat register window''
335 frame. For such functions, the frame pointer is actually in %i7. */
5af923b0
MS
336 fi->extra_info->flat = 0;
337 fi->extra_info->in_prologue = 0;
50abf9e5 338 if (find_pc_partial_function (get_frame_pc (fi), &name, &prologue_start, &prologue_end))
c906108c
SS
339 {
340 /* See if the function starts with an add (which will be of a
c5aa993b
JM
341 negative number if a flat frame) to the sp. FIXME: Does not
342 handle large frames which will need more than one instruction
343 to adjust the sp. */
d0901120 344 insn = fetch_instruction (prologue_start);
c906108c
SS
345 if (X_OP (insn) == 2 && X_RD (insn) == 14 && X_OP3 (insn) == 0
346 && X_I (insn) && X_SIMM13 (insn) < 0)
347 {
348 int offset = X_SIMM13 (insn);
349
350 /* Then look for a save of %i7 into the frame. */
351 insn = fetch_instruction (prologue_start + 4);
352 if (X_OP (insn) == 3
353 && X_RD (insn) == 31
354 && X_OP3 (insn) == 4
355 && X_RS1 (insn) == 14)
356 {
5af923b0
MS
357 char *buf;
358
359 buf = alloca (MAX_REGISTER_RAW_SIZE);
c906108c
SS
360
361 /* We definitely have a flat frame now. */
5af923b0 362 fi->extra_info->flat = 1;
c906108c 363
5af923b0 364 fi->extra_info->sp_offset = offset;
c906108c
SS
365
366 /* Overwrite the frame's address with the value in %i7. */
367 get_saved_register (buf, 0, 0, fi, I7_REGNUM, 0);
8ccd593b 368 deprecated_update_frame_base_hack (fi, extract_address (buf, REGISTER_RAW_SIZE (I7_REGNUM)));
5af923b0
MS
369
370 if (GDB_TARGET_IS_SPARC64 && (fi->frame & 1))
8ccd593b 371 deprecated_update_frame_base_hack (fi, fi->frame + 2047);
5af923b0 372
c906108c 373 /* Record where the fp got saved. */
5af923b0
MS
374 fi->extra_info->fp_addr =
375 fi->frame + fi->extra_info->sp_offset + X_SIMM13 (insn);
c906108c
SS
376
377 /* Also try to collect where the pc got saved to. */
5af923b0 378 fi->extra_info->pc_addr = 0;
c906108c
SS
379 insn = fetch_instruction (prologue_start + 12);
380 if (X_OP (insn) == 3
381 && X_RD (insn) == 15
382 && X_OP3 (insn) == 4
383 && X_RS1 (insn) == 14)
5af923b0
MS
384 fi->extra_info->pc_addr =
385 fi->frame + fi->extra_info->sp_offset + X_SIMM13 (insn);
c906108c
SS
386 }
387 }
c5aa993b
JM
388 else
389 {
390 /* Check if the PC is in the function prologue before a SAVE
391 instruction has been executed yet. If so, set the frame
392 to the current value of the stack pointer and set
393 the in_prologue flag. */
394 CORE_ADDR addr;
395 struct symtab_and_line sal;
396
397 sal = find_pc_line (prologue_start, 0);
398 if (sal.line == 0) /* no line info, use PC */
50abf9e5 399 prologue_end = get_frame_pc (fi);
c5aa993b
JM
400 else if (sal.end < prologue_end)
401 prologue_end = sal.end;
50abf9e5 402 if (get_frame_pc (fi) < prologue_end)
c5aa993b 403 {
50abf9e5 404 for (addr = prologue_start; addr < get_frame_pc (fi); addr += 4)
c5aa993b
JM
405 {
406 insn = read_memory_integer (addr, 4);
407 if (X_OP (insn) == 2 && X_OP3 (insn) == 0x3c)
408 break; /* SAVE seen, stop searching */
409 }
50abf9e5 410 if (addr >= get_frame_pc (fi))
c5aa993b 411 {
5af923b0 412 fi->extra_info->in_prologue = 1;
8ccd593b 413 deprecated_update_frame_base_hack (fi, read_register (SP_REGNUM));
c5aa993b
JM
414 }
415 }
416 }
c906108c
SS
417 }
418 if (fi->next && fi->frame == 0)
419 {
420 /* Kludge to cause init_prev_frame_info to destroy the new frame. */
8ccd593b 421 deprecated_update_frame_base_hack (fi, fi->next->frame);
50abf9e5 422 deprecated_update_frame_pc_hack (fi, get_frame_pc (fi->next));
c906108c
SS
423 }
424}
425
426CORE_ADDR
fba45db2 427sparc_frame_chain (struct frame_info *frame)
c906108c
SS
428{
429 /* Value that will cause FRAME_CHAIN_VALID to not worry about the chain
8140e7ac 430 value. If it really is zero, we detect it later in
c906108c 431 sparc_init_prev_frame. */
c5aa993b 432 return (CORE_ADDR) 1;
c906108c
SS
433}
434
435CORE_ADDR
fba45db2 436sparc_extract_struct_value_address (char *regbuf)
c906108c
SS
437{
438 return extract_address (regbuf + REGISTER_BYTE (O0_REGNUM),
439 REGISTER_RAW_SIZE (O0_REGNUM));
440}
441
442/* Find the pc saved in frame FRAME. */
443
444CORE_ADDR
fba45db2 445sparc_frame_saved_pc (struct frame_info *frame)
c906108c 446{
5af923b0 447 char *buf;
c906108c
SS
448 CORE_ADDR addr;
449
5af923b0 450 buf = alloca (MAX_REGISTER_RAW_SIZE);
5a203e44 451 if ((get_frame_type (frame) == SIGTRAMP_FRAME))
c906108c
SS
452 {
453 /* This is the signal trampoline frame.
c5aa993b 454 Get the saved PC from the sigcontext structure. */
c906108c
SS
455
456#ifndef SIGCONTEXT_PC_OFFSET
457#define SIGCONTEXT_PC_OFFSET 12
458#endif
459
460 CORE_ADDR sigcontext_addr;
5af923b0 461 char *scbuf;
c906108c
SS
462 int saved_pc_offset = SIGCONTEXT_PC_OFFSET;
463 char *name = NULL;
464
5af923b0
MS
465 scbuf = alloca (TARGET_PTR_BIT / HOST_CHAR_BIT);
466
c906108c 467 /* Solaris2 ucbsigvechandler passes a pointer to a sigcontext
c5aa993b 468 as the third parameter. The offset to the saved pc is 12. */
50abf9e5 469 find_pc_partial_function (get_frame_pc (frame), &name,
c5aa993b 470 (CORE_ADDR *) NULL, (CORE_ADDR *) NULL);
c906108c
SS
471 if (name && STREQ (name, "ucbsigvechandler"))
472 saved_pc_offset = 12;
473
474 /* The sigcontext address is contained in register O2. */
c5aa993b
JM
475 get_saved_register (buf, (int *) NULL, (CORE_ADDR *) NULL,
476 frame, O0_REGNUM + 2, (enum lval_type *) NULL);
c906108c
SS
477 sigcontext_addr = extract_address (buf, REGISTER_RAW_SIZE (O0_REGNUM + 2));
478
479 /* Don't cause a memory_error when accessing sigcontext in case the
c5aa993b 480 stack layout has changed or the stack is corrupt. */
c906108c
SS
481 target_read_memory (sigcontext_addr + saved_pc_offset,
482 scbuf, sizeof (scbuf));
483 return extract_address (scbuf, sizeof (scbuf));
484 }
5af923b0
MS
485 else if (frame->extra_info->in_prologue ||
486 (frame->next != NULL &&
5a203e44 487 ((get_frame_type (frame->next) == SIGTRAMP_FRAME) ||
bf1e52be 488 deprecated_frame_in_dummy (frame->next)) &&
5af923b0 489 frameless_look_for_prologue (frame)))
c906108c
SS
490 {
491 /* A frameless function interrupted by a signal did not save
c5aa993b
JM
492 the PC, it is still in %o7. */
493 get_saved_register (buf, (int *) NULL, (CORE_ADDR *) NULL,
494 frame, O7_REGNUM, (enum lval_type *) NULL);
c906108c
SS
495 return PC_ADJUST (extract_address (buf, SPARC_INTREG_SIZE));
496 }
5af923b0
MS
497 if (frame->extra_info->flat)
498 addr = frame->extra_info->pc_addr;
c906108c 499 else
5af923b0 500 addr = frame->extra_info->bottom + FRAME_SAVED_I0 +
c906108c
SS
501 SPARC_INTREG_SIZE * (I7_REGNUM - I0_REGNUM);
502
503 if (addr == 0)
504 /* A flat frame leaf function might not save the PC anywhere,
505 just leave it in %o7. */
506 return PC_ADJUST (read_register (O7_REGNUM));
507
508 read_memory (addr, buf, SPARC_INTREG_SIZE);
509 return PC_ADJUST (extract_address (buf, SPARC_INTREG_SIZE));
510}
511
512/* Since an individual frame in the frame cache is defined by two
513 arguments (a frame pointer and a stack pointer), we need two
514 arguments to get info for an arbitrary stack frame. This routine
515 takes two arguments and makes the cached frames look as if these
516 two arguments defined a frame on the cache. This allows the rest
517 of info frame to extract the important arguments without
518 difficulty. */
519
520struct frame_info *
fba45db2 521setup_arbitrary_frame (int argc, CORE_ADDR *argv)
c906108c
SS
522{
523 struct frame_info *frame;
524
525 if (argc != 2)
526 error ("Sparc frame specifications require two arguments: fp and sp");
527
528 frame = create_new_frame (argv[0], 0);
529
530 if (!frame)
8e65ff28
AC
531 internal_error (__FILE__, __LINE__,
532 "create_new_frame returned invalid frame");
c5aa993b 533
5af923b0 534 frame->extra_info->bottom = argv[1];
50abf9e5 535 deprecated_update_frame_pc_hack (frame, FRAME_SAVED_PC (frame));
c906108c
SS
536 return frame;
537}
538
539/* Given a pc value, skip it forward past the function prologue by
540 disassembling instructions that appear to be a prologue.
541
542 If FRAMELESS_P is set, we are only testing to see if the function
543 is frameless. This allows a quicker answer.
544
545 This routine should be more specific in its actions; making sure
546 that it uses the same register in the initial prologue section. */
547
5af923b0
MS
548static CORE_ADDR examine_prologue (CORE_ADDR, int, struct frame_info *,
549 CORE_ADDR *);
c906108c 550
c5aa993b 551static CORE_ADDR
fba45db2
KB
552examine_prologue (CORE_ADDR start_pc, int frameless_p, struct frame_info *fi,
553 CORE_ADDR *saved_regs)
c906108c
SS
554{
555 int insn;
556 int dest = -1;
557 CORE_ADDR pc = start_pc;
558 int is_flat = 0;
559
560 insn = fetch_instruction (pc);
561
562 /* Recognize the `sethi' insn and record its destination. */
563 if (X_OP (insn) == 0 && X_OP2 (insn) == 4)
564 {
565 dest = X_RD (insn);
566 pc += 4;
567 insn = fetch_instruction (pc);
568 }
569
570 /* Recognize an add immediate value to register to either %g1 or
571 the destination register recorded above. Actually, this might
572 well recognize several different arithmetic operations.
573 It doesn't check that rs1 == rd because in theory "sub %g0, 5, %g1"
574 followed by "save %sp, %g1, %sp" is a valid prologue (Not that
575 I imagine any compiler really does that, however). */
576 if (X_OP (insn) == 2
577 && X_I (insn)
578 && (X_RD (insn) == 1 || X_RD (insn) == dest))
579 {
580 pc += 4;
581 insn = fetch_instruction (pc);
582 }
583
584 /* Recognize any SAVE insn. */
585 if (X_OP (insn) == 2 && X_OP3 (insn) == 60)
586 {
587 pc += 4;
c5aa993b
JM
588 if (frameless_p) /* If the save is all we care about, */
589 return pc; /* return before doing more work */
c906108c
SS
590 insn = fetch_instruction (pc);
591 }
592 /* Recognize add to %sp. */
593 else if (X_OP (insn) == 2 && X_RD (insn) == 14 && X_OP3 (insn) == 0)
594 {
595 pc += 4;
c5aa993b
JM
596 if (frameless_p) /* If the add is all we care about, */
597 return pc; /* return before doing more work */
c906108c
SS
598 is_flat = 1;
599 insn = fetch_instruction (pc);
600 /* Recognize store of frame pointer (i7). */
601 if (X_OP (insn) == 3
602 && X_RD (insn) == 31
603 && X_OP3 (insn) == 4
604 && X_RS1 (insn) == 14)
605 {
606 pc += 4;
607 insn = fetch_instruction (pc);
608
609 /* Recognize sub %sp, <anything>, %i7. */
c5aa993b 610 if (X_OP (insn) == 2
c906108c
SS
611 && X_OP3 (insn) == 4
612 && X_RS1 (insn) == 14
613 && X_RD (insn) == 31)
614 {
615 pc += 4;
616 insn = fetch_instruction (pc);
617 }
618 else
619 return pc;
620 }
621 else
622 return pc;
623 }
624 else
625 /* Without a save or add instruction, it's not a prologue. */
626 return start_pc;
627
628 while (1)
629 {
630 /* Recognize stores into the frame from the input registers.
5af923b0
MS
631 This recognizes all non alternate stores of an input register,
632 into a location offset from the frame pointer between
633 +68 and +92. */
634
635 /* The above will fail for arguments that are promoted
636 (eg. shorts to ints or floats to doubles), because the compiler
637 will pass them in positive-offset frame space, but the prologue
638 will save them (after conversion) in negative frame space at an
639 unpredictable offset. Therefore I am going to remove the
640 restriction on the target-address of the save, on the theory
641 that any unbroken sequence of saves from input registers must
642 be part of the prologue. In un-optimized code (at least), I'm
643 fairly sure that the compiler would emit SOME other instruction
644 (eg. a move or add) before emitting another save that is actually
645 a part of the function body.
646
647 Besides, the reserved stack space is different for SPARC64 anyway.
648
649 MVS 4/23/2000 */
650
651 if (X_OP (insn) == 3
652 && (X_OP3 (insn) & 0x3c) == 4 /* Store, non-alternate. */
653 && (X_RD (insn) & 0x18) == 0x18 /* Input register. */
654 && X_I (insn) /* Immediate mode. */
655 && X_RS1 (insn) == 30) /* Off of frame pointer. */
656 ; /* empty statement -- fall thru to end of loop */
657 else if (GDB_TARGET_IS_SPARC64
658 && X_OP (insn) == 3
659 && (X_OP3 (insn) & 0x3c) == 12 /* store, extended (64-bit) */
660 && (X_RD (insn) & 0x18) == 0x18 /* input register */
661 && X_I (insn) /* immediate mode */
662 && X_RS1 (insn) == 30) /* off of frame pointer */
663 ; /* empty statement -- fall thru to end of loop */
664 else if (X_OP (insn) == 3
665 && (X_OP3 (insn) & 0x3c) == 36 /* store, floating-point */
666 && X_I (insn) /* immediate mode */
667 && X_RS1 (insn) == 30) /* off of frame pointer */
668 ; /* empty statement -- fall thru to end of loop */
c906108c
SS
669 else if (is_flat
670 && X_OP (insn) == 3
5af923b0
MS
671 && X_OP3 (insn) == 4 /* store? */
672 && X_RS1 (insn) == 14) /* off of frame pointer */
c906108c
SS
673 {
674 if (saved_regs && X_I (insn))
5af923b0
MS
675 saved_regs[X_RD (insn)] =
676 fi->frame + fi->extra_info->sp_offset + X_SIMM13 (insn);
c906108c
SS
677 }
678 else
679 break;
680 pc += 4;
681 insn = fetch_instruction (pc);
682 }
683
684 return pc;
685}
686
f510d44e
DM
687/* Advance PC across any function entry prologue instructions to reach
688 some "real" code. */
689
c5aa993b 690CORE_ADDR
f510d44e 691sparc_skip_prologue (CORE_ADDR start_pc)
c906108c 692{
f510d44e
DM
693 struct symtab_and_line sal;
694 CORE_ADDR func_start, func_end;
695
696 /* This is the preferred method, find the end of the prologue by
697 using the debugging information. */
698 if (find_pc_partial_function (start_pc, NULL, &func_start, &func_end))
699 {
700 sal = find_pc_line (func_start, 0);
701
702 if (sal.end < func_end
703 && start_pc <= sal.end)
704 return sal.end;
705 }
706
707 /* Oh well, examine the code by hand. */
708 return examine_prologue (start_pc, 0, NULL, NULL);
c906108c
SS
709}
710
9319a2fe
DM
711/* Is the prologue at IP frameless? */
712
713int
714sparc_prologue_frameless_p (CORE_ADDR ip)
715{
f510d44e 716 return ip == examine_prologue (ip, 1, NULL, NULL);
9319a2fe
DM
717}
718
c906108c
SS
719/* Check instruction at ADDR to see if it is a branch.
720 All non-annulled instructions will go to NPC or will trap.
721 Set *TARGET if we find a candidate branch; set to zero if not.
722
723 This isn't static as it's used by remote-sa.sparc.c. */
724
725static branch_type
fba45db2 726isbranch (long instruction, CORE_ADDR addr, CORE_ADDR *target)
c906108c
SS
727{
728 branch_type val = not_branch;
729 long int offset = 0; /* Must be signed for sign-extend. */
730
731 *target = 0;
732
733 if (X_OP (instruction) == 0
734 && (X_OP2 (instruction) == 2
735 || X_OP2 (instruction) == 6
736 || X_OP2 (instruction) == 1
737 || X_OP2 (instruction) == 3
738 || X_OP2 (instruction) == 5
5af923b0 739 || (GDB_TARGET_IS_SPARC64 && X_OP2 (instruction) == 7)))
c906108c
SS
740 {
741 if (X_COND (instruction) == 8)
742 val = X_A (instruction) ? baa : ba;
743 else
744 val = X_A (instruction) ? bicca : bicc;
745 switch (X_OP2 (instruction))
746 {
5af923b0
MS
747 case 7:
748 if (!GDB_TARGET_IS_SPARC64)
749 break;
750 /* else fall thru */
c906108c
SS
751 case 2:
752 case 6:
c906108c
SS
753 offset = 4 * X_DISP22 (instruction);
754 break;
755 case 1:
756 case 5:
757 offset = 4 * X_DISP19 (instruction);
758 break;
759 case 3:
760 offset = 4 * X_DISP16 (instruction);
761 break;
762 }
763 *target = addr + offset;
764 }
5af923b0
MS
765 else if (GDB_TARGET_IS_SPARC64
766 && X_OP (instruction) == 2
c906108c
SS
767 && X_OP3 (instruction) == 62)
768 {
769 if (X_FCN (instruction) == 0)
770 {
771 /* done */
772 *target = read_register (TNPC_REGNUM);
773 val = done_retry;
774 }
775 else if (X_FCN (instruction) == 1)
776 {
777 /* retry */
778 *target = read_register (TPC_REGNUM);
779 val = done_retry;
780 }
781 }
c906108c
SS
782
783 return val;
784}
785\f
786/* Find register number REGNUM relative to FRAME and put its
787 (raw) contents in *RAW_BUFFER. Set *OPTIMIZED if the variable
788 was optimized out (and thus can't be fetched). If the variable
789 was fetched from memory, set *ADDRP to where it was fetched from,
790 otherwise it was fetched from a register.
791
792 The argument RAW_BUFFER must point to aligned memory. */
793
794void
fba45db2
KB
795sparc_get_saved_register (char *raw_buffer, int *optimized, CORE_ADDR *addrp,
796 struct frame_info *frame, int regnum,
797 enum lval_type *lval)
c906108c
SS
798{
799 struct frame_info *frame1;
800 CORE_ADDR addr;
801
802 if (!target_has_registers)
803 error ("No registers.");
804
805 if (optimized)
806 *optimized = 0;
807
808 addr = 0;
809
810 /* FIXME This code extracted from infcmd.c; should put elsewhere! */
811 if (frame == NULL)
812 {
813 /* error ("No selected frame."); */
814 if (!target_has_registers)
c5aa993b 815 error ("The program has no registers now.");
6e7f8b9c 816 if (deprecated_selected_frame == NULL)
c5aa993b 817 error ("No selected frame.");
c906108c 818 /* Try to use selected frame */
6e7f8b9c 819 frame = get_prev_frame (deprecated_selected_frame);
c906108c 820 if (frame == 0)
c5aa993b 821 error ("Cmd not meaningful in the outermost frame.");
c906108c
SS
822 }
823
824
825 frame1 = frame->next;
826
827 /* Get saved PC from the frame info if not in innermost frame. */
828 if (regnum == PC_REGNUM && frame1 != NULL)
829 {
830 if (lval != NULL)
831 *lval = not_lval;
832 if (raw_buffer != NULL)
833 {
834 /* Put it back in target format. */
50abf9e5 835 store_address (raw_buffer, REGISTER_RAW_SIZE (regnum), get_frame_pc (frame));
c906108c
SS
836 }
837 if (addrp != NULL)
838 *addrp = 0;
839 return;
840 }
841
842 while (frame1 != NULL)
843 {
5af923b0
MS
844 /* FIXME MVS: wrong test for dummy frame at entry. */
845
50abf9e5 846 if (get_frame_pc (frame1) >= (frame1->extra_info->bottom ?
5af923b0 847 frame1->extra_info->bottom : read_sp ())
50abf9e5 848 && get_frame_pc (frame1) <= get_frame_base (frame1))
c906108c
SS
849 {
850 /* Dummy frame. All but the window regs are in there somewhere.
851 The window registers are saved on the stack, just like in a
852 normal frame. */
853 if (regnum >= G1_REGNUM && regnum < G1_REGNUM + 7)
854 addr = frame1->frame + (regnum - G0_REGNUM) * SPARC_INTREG_SIZE
855 - (FP_REGISTER_BYTES + 8 * SPARC_INTREG_SIZE);
856 else if (regnum >= I0_REGNUM && regnum < I0_REGNUM + 8)
f621c63e
AC
857 /* NOTE: cagney/2002-05-04: The call to get_prev_frame()
858 is safe/cheap - there will always be a prev frame.
859 This is because frame1 is initialized to frame->next
860 (frame1->prev == frame) and is then advanced towards
861 the innermost (next) frame. */
bf75c8c1 862 addr = (get_prev_frame (frame1)->extra_info->bottom
c906108c
SS
863 + (regnum - I0_REGNUM) * SPARC_INTREG_SIZE
864 + FRAME_SAVED_I0);
865 else if (regnum >= L0_REGNUM && regnum < L0_REGNUM + 8)
f621c63e
AC
866 /* NOTE: cagney/2002-05-04: The call to get_prev_frame()
867 is safe/cheap - there will always be a prev frame.
868 This is because frame1 is initialized to frame->next
869 (frame1->prev == frame) and is then advanced towards
870 the innermost (next) frame. */
bf75c8c1 871 addr = (get_prev_frame (frame1)->extra_info->bottom
c906108c
SS
872 + (regnum - L0_REGNUM) * SPARC_INTREG_SIZE
873 + FRAME_SAVED_L0);
874 else if (regnum >= O0_REGNUM && regnum < O0_REGNUM + 8)
875 addr = frame1->frame + (regnum - O0_REGNUM) * SPARC_INTREG_SIZE
876 - (FP_REGISTER_BYTES + 16 * SPARC_INTREG_SIZE);
5af923b0 877 else if (SPARC_HAS_FPU &&
60054393 878 regnum >= FP0_REGNUM && regnum < FP0_REGNUM + 32)
c906108c
SS
879 addr = frame1->frame + (regnum - FP0_REGNUM) * 4
880 - (FP_REGISTER_BYTES);
5af923b0 881 else if (GDB_TARGET_IS_SPARC64 && SPARC_HAS_FPU &&
60054393 882 regnum >= FP0_REGNUM + 32 && regnum < FP_MAX_REGNUM)
c906108c
SS
883 addr = frame1->frame + 32 * 4 + (regnum - FP0_REGNUM - 32) * 8
884 - (FP_REGISTER_BYTES);
c906108c
SS
885 else if (regnum >= Y_REGNUM && regnum < NUM_REGS)
886 addr = frame1->frame + (regnum - Y_REGNUM) * SPARC_INTREG_SIZE
887 - (FP_REGISTER_BYTES + 24 * SPARC_INTREG_SIZE);
888 }
5af923b0 889 else if (frame1->extra_info->flat)
c906108c
SS
890 {
891
892 if (regnum == RP_REGNUM)
5af923b0 893 addr = frame1->extra_info->pc_addr;
c906108c 894 else if (regnum == I7_REGNUM)
5af923b0 895 addr = frame1->extra_info->fp_addr;
c906108c
SS
896 else
897 {
898 CORE_ADDR func_start;
5af923b0
MS
899 CORE_ADDR *regs;
900
901 regs = alloca (NUM_REGS * sizeof (CORE_ADDR));
902 memset (regs, 0, NUM_REGS * sizeof (CORE_ADDR));
c906108c 903
50abf9e5 904 find_pc_partial_function (get_frame_pc (frame1), NULL, &func_start, NULL);
5af923b0
MS
905 examine_prologue (func_start, 0, frame1, regs);
906 addr = regs[regnum];
c906108c
SS
907 }
908 }
909 else
910 {
911 /* Normal frame. Local and In registers are saved on stack. */
912 if (regnum >= I0_REGNUM && regnum < I0_REGNUM + 8)
bf75c8c1 913 addr = (get_prev_frame (frame1)->extra_info->bottom
c906108c
SS
914 + (regnum - I0_REGNUM) * SPARC_INTREG_SIZE
915 + FRAME_SAVED_I0);
916 else if (regnum >= L0_REGNUM && regnum < L0_REGNUM + 8)
bf75c8c1 917 addr = (get_prev_frame (frame1)->extra_info->bottom
c906108c
SS
918 + (regnum - L0_REGNUM) * SPARC_INTREG_SIZE
919 + FRAME_SAVED_L0);
920 else if (regnum >= O0_REGNUM && regnum < O0_REGNUM + 8)
921 {
922 /* Outs become ins. */
923 get_saved_register (raw_buffer, optimized, addrp, frame1,
924 (regnum - O0_REGNUM + I0_REGNUM), lval);
925 return;
926 }
927 }
928 if (addr != 0)
929 break;
930 frame1 = frame1->next;
931 }
932 if (addr != 0)
933 {
934 if (lval != NULL)
935 *lval = lval_memory;
936 if (regnum == SP_REGNUM)
937 {
938 if (raw_buffer != NULL)
939 {
940 /* Put it back in target format. */
941 store_address (raw_buffer, REGISTER_RAW_SIZE (regnum), addr);
942 }
943 if (addrp != NULL)
944 *addrp = 0;
945 return;
946 }
947 if (raw_buffer != NULL)
948 read_memory (addr, raw_buffer, REGISTER_RAW_SIZE (regnum));
949 }
950 else
951 {
952 if (lval != NULL)
953 *lval = lval_register;
954 addr = REGISTER_BYTE (regnum);
955 if (raw_buffer != NULL)
4caf0990 956 deprecated_read_register_gen (regnum, raw_buffer);
c906108c
SS
957 }
958 if (addrp != NULL)
959 *addrp = addr;
960}
961
962/* Push an empty stack frame, and record in it the current PC, regs, etc.
963
964 We save the non-windowed registers and the ins. The locals and outs
965 are new; they don't need to be saved. The i's and l's of
966 the last frame were already saved on the stack. */
967
968/* Definitely see tm-sparc.h for more doc of the frame format here. */
969
c906108c 970/* See tm-sparc.h for how this is calculated. */
5af923b0 971
c906108c 972#define DUMMY_STACK_REG_BUF_SIZE \
60054393 973 (((8+8+8) * SPARC_INTREG_SIZE) + FP_REGISTER_BYTES)
5af923b0
MS
974#define DUMMY_STACK_SIZE \
975 (DUMMY_STACK_REG_BUF_SIZE + DUMMY_REG_SAVE_OFFSET)
c906108c
SS
976
977void
fba45db2 978sparc_push_dummy_frame (void)
c906108c
SS
979{
980 CORE_ADDR sp, old_sp;
5af923b0
MS
981 char *register_temp;
982
983 register_temp = alloca (DUMMY_STACK_SIZE);
c906108c
SS
984
985 old_sp = sp = read_sp ();
986
5af923b0
MS
987 if (GDB_TARGET_IS_SPARC64)
988 {
989 /* PC, NPC, CCR, FSR, FPRS, Y, ASI */
73937e03
AC
990 deprecated_read_register_bytes (REGISTER_BYTE (PC_REGNUM),
991 &register_temp[0],
992 REGISTER_RAW_SIZE (PC_REGNUM) * 7);
993 deprecated_read_register_bytes (REGISTER_BYTE (PSTATE_REGNUM),
994 &register_temp[7 * SPARC_INTREG_SIZE],
995 REGISTER_RAW_SIZE (PSTATE_REGNUM));
5af923b0
MS
996 /* FIXME: not sure what needs to be saved here. */
997 }
998 else
999 {
1000 /* Y, PS, WIM, TBR, PC, NPC, FPS, CPS regs */
73937e03
AC
1001 deprecated_read_register_bytes (REGISTER_BYTE (Y_REGNUM),
1002 &register_temp[0],
1003 REGISTER_RAW_SIZE (Y_REGNUM) * 8);
5af923b0 1004 }
c906108c 1005
73937e03
AC
1006 deprecated_read_register_bytes (REGISTER_BYTE (O0_REGNUM),
1007 &register_temp[8 * SPARC_INTREG_SIZE],
1008 SPARC_INTREG_SIZE * 8);
c906108c 1009
73937e03
AC
1010 deprecated_read_register_bytes (REGISTER_BYTE (G0_REGNUM),
1011 &register_temp[16 * SPARC_INTREG_SIZE],
1012 SPARC_INTREG_SIZE * 8);
c906108c 1013
5af923b0 1014 if (SPARC_HAS_FPU)
73937e03
AC
1015 deprecated_read_register_bytes (REGISTER_BYTE (FP0_REGNUM),
1016 &register_temp[24 * SPARC_INTREG_SIZE],
1017 FP_REGISTER_BYTES);
c906108c
SS
1018
1019 sp -= DUMMY_STACK_SIZE;
1020
1021 write_sp (sp);
1022
1023 write_memory (sp + DUMMY_REG_SAVE_OFFSET, &register_temp[0],
1024 DUMMY_STACK_REG_BUF_SIZE);
1025
1026 if (strcmp (target_shortname, "sim") != 0)
1027 {
2757dd86
AC
1028 /* NOTE: cagney/2002-04-04: The code below originally contained
1029 GDB's _only_ call to write_fp(). That call was eliminated by
1030 inlining the corresponding code. For the 64 bit case, the
1031 old function (sparc64_write_fp) did the below although I'm
1032 not clear why. The same goes for why this is only done when
1033 the underlying target is a simulator. */
f32e7a74 1034 if (GDB_TARGET_IS_SPARC64)
2757dd86
AC
1035 {
1036 /* Target is a 64 bit SPARC. */
1037 CORE_ADDR oldfp = read_register (FP_REGNUM);
1038 if (oldfp & 1)
1039 write_register (FP_REGNUM, old_sp - 2047);
1040 else
1041 write_register (FP_REGNUM, old_sp);
1042 }
1043 else
1044 {
1045 /* Target is a 32 bit SPARC. */
1046 write_register (FP_REGNUM, old_sp);
1047 }
c906108c 1048 /* Set return address register for the call dummy to the current PC. */
c5aa993b 1049 write_register (I7_REGNUM, read_pc () - 8);
c906108c
SS
1050 }
1051 else
1052 {
1053 /* The call dummy will write this value to FP before executing
1054 the 'save'. This ensures that register window flushes work
c5aa993b
JM
1055 correctly in the simulator. */
1056 write_register (G0_REGNUM + 1, read_register (FP_REGNUM));
1057
c906108c
SS
1058 /* The call dummy will write this value to FP after executing
1059 the 'save'. */
c5aa993b
JM
1060 write_register (G0_REGNUM + 2, old_sp);
1061
c906108c 1062 /* The call dummy will write this value to the return address (%i7) after
c5aa993b
JM
1063 executing the 'save'. */
1064 write_register (G0_REGNUM + 3, read_pc () - 8);
1065
c906108c 1066 /* Set the FP that the call dummy will be using after the 'save'.
c5aa993b 1067 This makes backtraces from an inferior function call work properly. */
c906108c
SS
1068 write_register (FP_REGNUM, old_sp);
1069 }
1070}
1071
1072/* sparc_frame_find_saved_regs (). This function is here only because
1073 pop_frame uses it. Note there is an interesting corner case which
1074 I think few ports of GDB get right--if you are popping a frame
1075 which does not save some register that *is* saved by a more inner
1076 frame (such a frame will never be a dummy frame because dummy
1077 frames save all registers). Rewriting pop_frame to use
1078 get_saved_register would solve this problem and also get rid of the
1079 ugly duplication between sparc_frame_find_saved_regs and
1080 get_saved_register.
1081
5af923b0 1082 Stores, into an array of CORE_ADDR,
c906108c
SS
1083 the addresses of the saved registers of frame described by FRAME_INFO.
1084 This includes special registers such as pc and fp saved in special
1085 ways in the stack frame. sp is even more special:
1086 the address we return for it IS the sp for the next frame.
1087
1088 Note that on register window machines, we are currently making the
1089 assumption that window registers are being saved somewhere in the
1090 frame in which they are being used. If they are stored in an
1091 inferior frame, find_saved_register will break.
1092
1093 On the Sun 4, the only time all registers are saved is when
1094 a dummy frame is involved. Otherwise, the only saved registers
1095 are the LOCAL and IN registers which are saved as a result
1096 of the "save/restore" opcodes. This condition is determined
1097 by address rather than by value.
1098
1099 The "pc" is not stored in a frame on the SPARC. (What is stored
1100 is a return address minus 8.) sparc_pop_frame knows how to
1101 deal with that. Other routines might or might not.
1102
1103 See tm-sparc.h (PUSH_DUMMY_FRAME and friends) for CRITICAL information
1104 about how this works. */
1105
5af923b0 1106static void sparc_frame_find_saved_regs (struct frame_info *, CORE_ADDR *);
c906108c
SS
1107
1108static void
fba45db2 1109sparc_frame_find_saved_regs (struct frame_info *fi, CORE_ADDR *saved_regs_addr)
c906108c
SS
1110{
1111 register int regnum;
c193f6ac 1112 CORE_ADDR frame_addr = get_frame_base (fi);
c906108c
SS
1113
1114 if (!fi)
8e65ff28
AC
1115 internal_error (__FILE__, __LINE__,
1116 "Bad frame info struct in FRAME_FIND_SAVED_REGS");
c906108c 1117
5af923b0 1118 memset (saved_regs_addr, 0, NUM_REGS * sizeof (CORE_ADDR));
c906108c 1119
50abf9e5 1120 if (get_frame_pc (fi) >= (fi->extra_info->bottom ?
5af923b0 1121 fi->extra_info->bottom : read_sp ())
50abf9e5 1122 && get_frame_pc (fi) <= get_frame_base (fi))
c906108c
SS
1123 {
1124 /* Dummy frame. All but the window regs are in there somewhere. */
c5aa993b 1125 for (regnum = G1_REGNUM; regnum < G1_REGNUM + 7; regnum++)
5af923b0 1126 saved_regs_addr[regnum] =
c906108c 1127 frame_addr + (regnum - G0_REGNUM) * SPARC_INTREG_SIZE
c5aa993b 1128 - DUMMY_STACK_REG_BUF_SIZE + 16 * SPARC_INTREG_SIZE;
5af923b0 1129
c5aa993b 1130 for (regnum = I0_REGNUM; regnum < I0_REGNUM + 8; regnum++)
5af923b0 1131 saved_regs_addr[regnum] =
c906108c 1132 frame_addr + (regnum - I0_REGNUM) * SPARC_INTREG_SIZE
c5aa993b 1133 - DUMMY_STACK_REG_BUF_SIZE + 8 * SPARC_INTREG_SIZE;
60054393 1134
5af923b0
MS
1135 if (SPARC_HAS_FPU)
1136 for (regnum = FP0_REGNUM; regnum < FP_MAX_REGNUM; regnum++)
1137 saved_regs_addr[regnum] = frame_addr + (regnum - FP0_REGNUM) * 4
1138 - DUMMY_STACK_REG_BUF_SIZE + 24 * SPARC_INTREG_SIZE;
1139
1140 if (GDB_TARGET_IS_SPARC64)
c906108c 1141 {
5af923b0
MS
1142 for (regnum = PC_REGNUM; regnum < PC_REGNUM + 7; regnum++)
1143 {
1144 saved_regs_addr[regnum] =
1145 frame_addr + (regnum - PC_REGNUM) * SPARC_INTREG_SIZE
1146 - DUMMY_STACK_REG_BUF_SIZE;
1147 }
1148 saved_regs_addr[PSTATE_REGNUM] =
1149 frame_addr + 8 * SPARC_INTREG_SIZE - DUMMY_STACK_REG_BUF_SIZE;
c906108c 1150 }
5af923b0
MS
1151 else
1152 for (regnum = Y_REGNUM; regnum < NUM_REGS; regnum++)
1153 saved_regs_addr[regnum] =
1154 frame_addr + (regnum - Y_REGNUM) * SPARC_INTREG_SIZE
1155 - DUMMY_STACK_REG_BUF_SIZE;
1156
1157 frame_addr = fi->extra_info->bottom ?
1158 fi->extra_info->bottom : read_sp ();
c906108c 1159 }
5af923b0 1160 else if (fi->extra_info->flat)
c906108c
SS
1161 {
1162 CORE_ADDR func_start;
50abf9e5 1163 find_pc_partial_function (get_frame_pc (fi), NULL, &func_start, NULL);
c906108c
SS
1164 examine_prologue (func_start, 0, fi, saved_regs_addr);
1165
1166 /* Flat register window frame. */
5af923b0
MS
1167 saved_regs_addr[RP_REGNUM] = fi->extra_info->pc_addr;
1168 saved_regs_addr[I7_REGNUM] = fi->extra_info->fp_addr;
c906108c
SS
1169 }
1170 else
1171 {
1172 /* Normal frame. Just Local and In registers */
5af923b0
MS
1173 frame_addr = fi->extra_info->bottom ?
1174 fi->extra_info->bottom : read_sp ();
c5aa993b 1175 for (regnum = L0_REGNUM; regnum < L0_REGNUM + 8; regnum++)
5af923b0 1176 saved_regs_addr[regnum] =
c906108c
SS
1177 (frame_addr + (regnum - L0_REGNUM) * SPARC_INTREG_SIZE
1178 + FRAME_SAVED_L0);
c5aa993b 1179 for (regnum = I0_REGNUM; regnum < I0_REGNUM + 8; regnum++)
5af923b0 1180 saved_regs_addr[regnum] =
c906108c
SS
1181 (frame_addr + (regnum - I0_REGNUM) * SPARC_INTREG_SIZE
1182 + FRAME_SAVED_I0);
1183 }
1184 if (fi->next)
1185 {
5af923b0 1186 if (fi->extra_info->flat)
c906108c 1187 {
5af923b0 1188 saved_regs_addr[O7_REGNUM] = fi->extra_info->pc_addr;
c906108c
SS
1189 }
1190 else
1191 {
1192 /* Pull off either the next frame pointer or the stack pointer */
1193 CORE_ADDR next_next_frame_addr =
5af923b0
MS
1194 (fi->next->extra_info->bottom ?
1195 fi->next->extra_info->bottom : read_sp ());
c5aa993b 1196 for (regnum = O0_REGNUM; regnum < O0_REGNUM + 8; regnum++)
5af923b0 1197 saved_regs_addr[regnum] =
c906108c
SS
1198 (next_next_frame_addr
1199 + (regnum - O0_REGNUM) * SPARC_INTREG_SIZE
1200 + FRAME_SAVED_I0);
1201 }
1202 }
1203 /* Otherwise, whatever we would get from ptrace(GETREGS) is accurate */
1204 /* FIXME -- should this adjust for the sparc64 offset? */
c193f6ac 1205 saved_regs_addr[SP_REGNUM] = get_frame_base (fi);
c906108c
SS
1206}
1207
1208/* Discard from the stack the innermost frame, restoring all saved registers.
1209
95486978
AC
1210 Note that the values stored in fsr by
1211 deprecated_get_frame_saved_regs are *in the context of the called
1212 frame*. What this means is that the i regs of fsr must be restored
1213 into the o regs of the (calling) frame that we pop into. We don't
1214 care about the output regs of the calling frame, since unless it's
1215 a dummy frame, it won't have any output regs in it.
c906108c
SS
1216
1217 We never have to bother with %l (local) regs, since the called routine's
1218 locals get tossed, and the calling routine's locals are already saved
1219 on its stack. */
1220
1221/* Definitely see tm-sparc.h for more doc of the frame format here. */
1222
1223void
fba45db2 1224sparc_pop_frame (void)
c906108c
SS
1225{
1226 register struct frame_info *frame = get_current_frame ();
1227 register CORE_ADDR pc;
5af923b0
MS
1228 CORE_ADDR *fsr;
1229 char *raw_buffer;
c906108c
SS
1230 int regnum;
1231
5af923b0
MS
1232 fsr = alloca (NUM_REGS * sizeof (CORE_ADDR));
1233 raw_buffer = alloca (REGISTER_BYTES);
1234 sparc_frame_find_saved_regs (frame, &fsr[0]);
1235 if (SPARC_HAS_FPU)
c906108c 1236 {
5af923b0 1237 if (fsr[FP0_REGNUM])
60054393 1238 {
5af923b0 1239 read_memory (fsr[FP0_REGNUM], raw_buffer, FP_REGISTER_BYTES);
73937e03
AC
1240 deprecated_write_register_bytes (REGISTER_BYTE (FP0_REGNUM),
1241 raw_buffer, FP_REGISTER_BYTES);
60054393 1242 }
5af923b0 1243 if (!(GDB_TARGET_IS_SPARC64))
60054393 1244 {
5af923b0
MS
1245 if (fsr[FPS_REGNUM])
1246 {
1247 read_memory (fsr[FPS_REGNUM], raw_buffer, SPARC_INTREG_SIZE);
4caf0990 1248 deprecated_write_register_gen (FPS_REGNUM, raw_buffer);
5af923b0
MS
1249 }
1250 if (fsr[CPS_REGNUM])
1251 {
1252 read_memory (fsr[CPS_REGNUM], raw_buffer, SPARC_INTREG_SIZE);
4caf0990 1253 deprecated_write_register_gen (CPS_REGNUM, raw_buffer);
5af923b0 1254 }
60054393 1255 }
60054393 1256 }
5af923b0 1257 if (fsr[G1_REGNUM])
c906108c 1258 {
5af923b0 1259 read_memory (fsr[G1_REGNUM], raw_buffer, 7 * SPARC_INTREG_SIZE);
73937e03
AC
1260 deprecated_write_register_bytes (REGISTER_BYTE (G1_REGNUM), raw_buffer,
1261 7 * SPARC_INTREG_SIZE);
c906108c
SS
1262 }
1263
5af923b0 1264 if (frame->extra_info->flat)
c906108c
SS
1265 {
1266 /* Each register might or might not have been saved, need to test
c5aa993b 1267 individually. */
c906108c 1268 for (regnum = L0_REGNUM; regnum < L0_REGNUM + 8; ++regnum)
5af923b0
MS
1269 if (fsr[regnum])
1270 write_register (regnum, read_memory_integer (fsr[regnum],
c906108c
SS
1271 SPARC_INTREG_SIZE));
1272 for (regnum = I0_REGNUM; regnum < I0_REGNUM + 8; ++regnum)
5af923b0
MS
1273 if (fsr[regnum])
1274 write_register (regnum, read_memory_integer (fsr[regnum],
c906108c
SS
1275 SPARC_INTREG_SIZE));
1276
1277 /* Handle all outs except stack pointer (o0-o5; o7). */
1278 for (regnum = O0_REGNUM; regnum < O0_REGNUM + 6; ++regnum)
5af923b0
MS
1279 if (fsr[regnum])
1280 write_register (regnum, read_memory_integer (fsr[regnum],
c906108c 1281 SPARC_INTREG_SIZE));
5af923b0 1282 if (fsr[O0_REGNUM + 7])
c906108c 1283 write_register (O0_REGNUM + 7,
5af923b0 1284 read_memory_integer (fsr[O0_REGNUM + 7],
c906108c
SS
1285 SPARC_INTREG_SIZE));
1286
1287 write_sp (frame->frame);
1288 }
5af923b0 1289 else if (fsr[I0_REGNUM])
c906108c
SS
1290 {
1291 CORE_ADDR sp;
1292
5af923b0
MS
1293 char *reg_temp;
1294
69cdf6a2 1295 reg_temp = alloca (SPARC_INTREG_SIZE * 16);
c906108c 1296
5af923b0 1297 read_memory (fsr[I0_REGNUM], raw_buffer, 8 * SPARC_INTREG_SIZE);
c906108c
SS
1298
1299 /* Get the ins and locals which we are about to restore. Just
c5aa993b
JM
1300 moving the stack pointer is all that is really needed, except
1301 store_inferior_registers is then going to write the ins and
1302 locals from the registers array, so we need to muck with the
1303 registers array. */
5af923b0
MS
1304 sp = fsr[SP_REGNUM];
1305
1306 if (GDB_TARGET_IS_SPARC64 && (sp & 1))
c906108c 1307 sp += 2047;
5af923b0 1308
c906108c
SS
1309 read_memory (sp, reg_temp, SPARC_INTREG_SIZE * 16);
1310
1311 /* Restore the out registers.
c5aa993b 1312 Among other things this writes the new stack pointer. */
73937e03
AC
1313 deprecated_write_register_bytes (REGISTER_BYTE (O0_REGNUM), raw_buffer,
1314 SPARC_INTREG_SIZE * 8);
c906108c 1315
73937e03
AC
1316 deprecated_write_register_bytes (REGISTER_BYTE (L0_REGNUM), reg_temp,
1317 SPARC_INTREG_SIZE * 16);
c906108c 1318 }
5af923b0
MS
1319
1320 if (!(GDB_TARGET_IS_SPARC64))
1321 if (fsr[PS_REGNUM])
1322 write_register (PS_REGNUM,
1323 read_memory_integer (fsr[PS_REGNUM],
1324 REGISTER_RAW_SIZE (PS_REGNUM)));
1325
1326 if (fsr[Y_REGNUM])
1327 write_register (Y_REGNUM,
1328 read_memory_integer (fsr[Y_REGNUM],
1329 REGISTER_RAW_SIZE (Y_REGNUM)));
1330 if (fsr[PC_REGNUM])
c906108c
SS
1331 {
1332 /* Explicitly specified PC (and maybe NPC) -- just restore them. */
5af923b0
MS
1333 write_register (PC_REGNUM,
1334 read_memory_integer (fsr[PC_REGNUM],
1335 REGISTER_RAW_SIZE (PC_REGNUM)));
1336 if (fsr[NPC_REGNUM])
c906108c 1337 write_register (NPC_REGNUM,
5af923b0
MS
1338 read_memory_integer (fsr[NPC_REGNUM],
1339 REGISTER_RAW_SIZE (NPC_REGNUM)));
c906108c 1340 }
5af923b0 1341 else if (frame->extra_info->flat)
c906108c 1342 {
5af923b0 1343 if (frame->extra_info->pc_addr)
c906108c 1344 pc = PC_ADJUST ((CORE_ADDR)
5af923b0 1345 read_memory_integer (frame->extra_info->pc_addr,
c906108c
SS
1346 REGISTER_RAW_SIZE (PC_REGNUM)));
1347 else
1348 {
1349 /* I think this happens only in the innermost frame, if so then
1350 it is a complicated way of saying
1351 "pc = read_register (O7_REGNUM);". */
5af923b0
MS
1352 char *buf;
1353
1354 buf = alloca (MAX_REGISTER_RAW_SIZE);
c906108c
SS
1355 get_saved_register (buf, 0, 0, frame, O7_REGNUM, 0);
1356 pc = PC_ADJUST (extract_address
1357 (buf, REGISTER_RAW_SIZE (O7_REGNUM)));
1358 }
1359
c5aa993b 1360 write_register (PC_REGNUM, pc);
c906108c
SS
1361 write_register (NPC_REGNUM, pc + 4);
1362 }
5af923b0 1363 else if (fsr[I7_REGNUM])
c906108c
SS
1364 {
1365 /* Return address in %i7 -- adjust it, then restore PC and NPC from it */
5af923b0 1366 pc = PC_ADJUST ((CORE_ADDR) read_memory_integer (fsr[I7_REGNUM],
c906108c 1367 SPARC_INTREG_SIZE));
c5aa993b 1368 write_register (PC_REGNUM, pc);
c906108c
SS
1369 write_register (NPC_REGNUM, pc + 4);
1370 }
1371 flush_cached_frames ();
1372}
1373
1374/* On the Sun 4 under SunOS, the compile will leave a fake insn which
1375 encodes the structure size being returned. If we detect such
1376 a fake insn, step past it. */
1377
1378CORE_ADDR
fba45db2 1379sparc_pc_adjust (CORE_ADDR pc)
c906108c
SS
1380{
1381 unsigned long insn;
1382 char buf[4];
1383 int err;
1384
1385 err = target_read_memory (pc + 8, buf, 4);
1386 insn = extract_unsigned_integer (buf, 4);
1387 if ((err == 0) && (insn & 0xffc00000) == 0)
c5aa993b 1388 return pc + 12;
c906108c 1389 else
c5aa993b 1390 return pc + 8;
c906108c
SS
1391}
1392
1393/* If pc is in a shared library trampoline, return its target.
1394 The SunOs 4.x linker rewrites the jump table entries for PIC
1395 compiled modules in the main executable to bypass the dynamic linker
1396 with jumps of the form
c5aa993b
JM
1397 sethi %hi(addr),%g1
1398 jmp %g1+%lo(addr)
c906108c
SS
1399 and removes the corresponding jump table relocation entry in the
1400 dynamic relocations.
1401 find_solib_trampoline_target relies on the presence of the jump
1402 table relocation entry, so we have to detect these jump instructions
1403 by hand. */
1404
1405CORE_ADDR
fba45db2 1406sunos4_skip_trampoline_code (CORE_ADDR pc)
c906108c
SS
1407{
1408 unsigned long insn1;
1409 char buf[4];
1410 int err;
1411
1412 err = target_read_memory (pc, buf, 4);
1413 insn1 = extract_unsigned_integer (buf, 4);
1414 if (err == 0 && (insn1 & 0xffc00000) == 0x03000000)
1415 {
1416 unsigned long insn2;
1417
1418 err = target_read_memory (pc + 4, buf, 4);
1419 insn2 = extract_unsigned_integer (buf, 4);
1420 if (err == 0 && (insn2 & 0xffffe000) == 0x81c06000)
1421 {
1422 CORE_ADDR target_pc = (insn1 & 0x3fffff) << 10;
1423 int delta = insn2 & 0x1fff;
1424
1425 /* Sign extend the displacement. */
1426 if (delta & 0x1000)
1427 delta |= ~0x1fff;
1428 return target_pc + delta;
1429 }
1430 }
1431 return find_solib_trampoline_target (pc);
1432}
1433\f
c5aa993b 1434#ifdef USE_PROC_FS /* Target dependent support for /proc */
9846de1b 1435/* *INDENT-OFF* */
c906108c
SS
1436/* The /proc interface divides the target machine's register set up into
1437 two different sets, the general register set (gregset) and the floating
1438 point register set (fpregset). For each set, there is an ioctl to get
1439 the current register set and another ioctl to set the current values.
1440
1441 The actual structure passed through the ioctl interface is, of course,
1442 naturally machine dependent, and is different for each set of registers.
1443 For the sparc for example, the general register set is typically defined
1444 by:
1445
1446 typedef int gregset_t[38];
1447
1448 #define R_G0 0
1449 ...
1450 #define R_TBR 37
1451
1452 and the floating point set by:
1453
1454 typedef struct prfpregset {
1455 union {
1456 u_long pr_regs[32];
1457 double pr_dregs[16];
1458 } pr_fr;
1459 void * pr_filler;
1460 u_long pr_fsr;
1461 u_char pr_qcnt;
1462 u_char pr_q_entrysize;
1463 u_char pr_en;
1464 u_long pr_q[64];
1465 } prfpregset_t;
1466
1467 These routines provide the packing and unpacking of gregset_t and
1468 fpregset_t formatted data.
1469
1470 */
9846de1b 1471/* *INDENT-ON* */
c906108c
SS
1472
1473/* Given a pointer to a general register set in /proc format (gregset_t *),
1474 unpack the register contents and supply them as gdb's idea of the current
1475 register values. */
1476
1477void
fba45db2 1478supply_gregset (gdb_gregset_t *gregsetp)
c906108c 1479{
5af923b0
MS
1480 prgreg_t *regp = (prgreg_t *) gregsetp;
1481 int regi, offset = 0;
1482
1483 /* If the host is 64-bit sparc, but the target is 32-bit sparc,
1484 then the gregset may contain 64-bit ints while supply_register
1485 is expecting 32-bit ints. Compensate. */
1486 if (sizeof (regp[0]) == 8 && SPARC_INTREG_SIZE == 4)
1487 offset = 4;
c906108c
SS
1488
1489 /* GDB register numbers for Gn, On, Ln, In all match /proc reg numbers. */
5af923b0 1490 /* FIXME MVS: assumes the order of the first 32 elements... */
c5aa993b 1491 for (regi = G0_REGNUM; regi <= I7_REGNUM; regi++)
c906108c 1492 {
5af923b0 1493 supply_register (regi, ((char *) (regp + regi)) + offset);
c906108c
SS
1494 }
1495
1496 /* These require a bit more care. */
5af923b0
MS
1497 supply_register (PC_REGNUM, ((char *) (regp + R_PC)) + offset);
1498 supply_register (NPC_REGNUM, ((char *) (regp + R_nPC)) + offset);
1499 supply_register (Y_REGNUM, ((char *) (regp + R_Y)) + offset);
1500
1501 if (GDB_TARGET_IS_SPARC64)
1502 {
1503#ifdef R_CCR
1504 supply_register (CCR_REGNUM, ((char *) (regp + R_CCR)) + offset);
1505#else
1506 supply_register (CCR_REGNUM, NULL);
1507#endif
1508#ifdef R_FPRS
1509 supply_register (FPRS_REGNUM, ((char *) (regp + R_FPRS)) + offset);
1510#else
1511 supply_register (FPRS_REGNUM, NULL);
1512#endif
1513#ifdef R_ASI
1514 supply_register (ASI_REGNUM, ((char *) (regp + R_ASI)) + offset);
1515#else
1516 supply_register (ASI_REGNUM, NULL);
1517#endif
1518 }
1519 else /* sparc32 */
1520 {
1521#ifdef R_PS
1522 supply_register (PS_REGNUM, ((char *) (regp + R_PS)) + offset);
1523#else
1524 supply_register (PS_REGNUM, NULL);
1525#endif
1526
1527 /* For 64-bit hosts, R_WIM and R_TBR may not be defined.
1528 Steal R_ASI and R_FPRS, and hope for the best! */
1529
1530#if !defined (R_WIM) && defined (R_ASI)
1531#define R_WIM R_ASI
1532#endif
1533
1534#if !defined (R_TBR) && defined (R_FPRS)
1535#define R_TBR R_FPRS
1536#endif
1537
1538#if defined (R_WIM)
1539 supply_register (WIM_REGNUM, ((char *) (regp + R_WIM)) + offset);
1540#else
1541 supply_register (WIM_REGNUM, NULL);
1542#endif
1543
1544#if defined (R_TBR)
1545 supply_register (TBR_REGNUM, ((char *) (regp + R_TBR)) + offset);
1546#else
1547 supply_register (TBR_REGNUM, NULL);
1548#endif
1549 }
c906108c
SS
1550
1551 /* Fill inaccessible registers with zero. */
5af923b0
MS
1552 if (GDB_TARGET_IS_SPARC64)
1553 {
1554 /*
1555 * don't know how to get value of any of the following:
1556 */
1557 supply_register (VER_REGNUM, NULL);
1558 supply_register (TICK_REGNUM, NULL);
1559 supply_register (PIL_REGNUM, NULL);
1560 supply_register (PSTATE_REGNUM, NULL);
1561 supply_register (TSTATE_REGNUM, NULL);
1562 supply_register (TBA_REGNUM, NULL);
1563 supply_register (TL_REGNUM, NULL);
1564 supply_register (TT_REGNUM, NULL);
1565 supply_register (TPC_REGNUM, NULL);
1566 supply_register (TNPC_REGNUM, NULL);
1567 supply_register (WSTATE_REGNUM, NULL);
1568 supply_register (CWP_REGNUM, NULL);
1569 supply_register (CANSAVE_REGNUM, NULL);
1570 supply_register (CANRESTORE_REGNUM, NULL);
1571 supply_register (CLEANWIN_REGNUM, NULL);
1572 supply_register (OTHERWIN_REGNUM, NULL);
1573 supply_register (ASR16_REGNUM, NULL);
1574 supply_register (ASR17_REGNUM, NULL);
1575 supply_register (ASR18_REGNUM, NULL);
1576 supply_register (ASR19_REGNUM, NULL);
1577 supply_register (ASR20_REGNUM, NULL);
1578 supply_register (ASR21_REGNUM, NULL);
1579 supply_register (ASR22_REGNUM, NULL);
1580 supply_register (ASR23_REGNUM, NULL);
1581 supply_register (ASR24_REGNUM, NULL);
1582 supply_register (ASR25_REGNUM, NULL);
1583 supply_register (ASR26_REGNUM, NULL);
1584 supply_register (ASR27_REGNUM, NULL);
1585 supply_register (ASR28_REGNUM, NULL);
1586 supply_register (ASR29_REGNUM, NULL);
1587 supply_register (ASR30_REGNUM, NULL);
1588 supply_register (ASR31_REGNUM, NULL);
1589 supply_register (ICC_REGNUM, NULL);
1590 supply_register (XCC_REGNUM, NULL);
1591 }
1592 else
1593 {
1594 supply_register (CPS_REGNUM, NULL);
1595 }
c906108c
SS
1596}
1597
1598void
fba45db2 1599fill_gregset (gdb_gregset_t *gregsetp, int regno)
c906108c 1600{
5af923b0
MS
1601 prgreg_t *regp = (prgreg_t *) gregsetp;
1602 int regi, offset = 0;
1603
1604 /* If the host is 64-bit sparc, but the target is 32-bit sparc,
1605 then the gregset may contain 64-bit ints while supply_register
1606 is expecting 32-bit ints. Compensate. */
1607 if (sizeof (regp[0]) == 8 && SPARC_INTREG_SIZE == 4)
1608 offset = 4;
c906108c 1609
c5aa993b 1610 for (regi = 0; regi <= R_I7; regi++)
5af923b0 1611 if ((regno == -1) || (regno == regi))
4caf0990 1612 deprecated_read_register_gen (regi, (char *) (regp + regi) + offset);
5af923b0 1613
c906108c 1614 if ((regno == -1) || (regno == PC_REGNUM))
4caf0990 1615 deprecated_read_register_gen (PC_REGNUM, (char *) (regp + R_PC) + offset);
5af923b0 1616
c906108c 1617 if ((regno == -1) || (regno == NPC_REGNUM))
4caf0990 1618 deprecated_read_register_gen (NPC_REGNUM, (char *) (regp + R_nPC) + offset);
5af923b0
MS
1619
1620 if ((regno == -1) || (regno == Y_REGNUM))
4caf0990 1621 deprecated_read_register_gen (Y_REGNUM, (char *) (regp + R_Y) + offset);
5af923b0
MS
1622
1623 if (GDB_TARGET_IS_SPARC64)
c906108c 1624 {
5af923b0
MS
1625#ifdef R_CCR
1626 if (regno == -1 || regno == CCR_REGNUM)
4caf0990 1627 deprecated_read_register_gen (CCR_REGNUM, ((char *) (regp + R_CCR)) + offset);
5af923b0
MS
1628#endif
1629#ifdef R_FPRS
1630 if (regno == -1 || regno == FPRS_REGNUM)
4caf0990 1631 deprecated_read_register_gen (FPRS_REGNUM, ((char *) (regp + R_FPRS)) + offset);
5af923b0
MS
1632#endif
1633#ifdef R_ASI
1634 if (regno == -1 || regno == ASI_REGNUM)
4caf0990 1635 deprecated_read_register_gen (ASI_REGNUM, ((char *) (regp + R_ASI)) + offset);
5af923b0 1636#endif
c906108c 1637 }
5af923b0 1638 else /* sparc32 */
c906108c 1639 {
5af923b0
MS
1640#ifdef R_PS
1641 if (regno == -1 || regno == PS_REGNUM)
4caf0990 1642 deprecated_read_register_gen (PS_REGNUM, ((char *) (regp + R_PS)) + offset);
5af923b0
MS
1643#endif
1644
1645 /* For 64-bit hosts, R_WIM and R_TBR may not be defined.
1646 Steal R_ASI and R_FPRS, and hope for the best! */
1647
1648#if !defined (R_WIM) && defined (R_ASI)
1649#define R_WIM R_ASI
1650#endif
1651
1652#if !defined (R_TBR) && defined (R_FPRS)
1653#define R_TBR R_FPRS
1654#endif
1655
1656#if defined (R_WIM)
1657 if (regno == -1 || regno == WIM_REGNUM)
4caf0990 1658 deprecated_read_register_gen (WIM_REGNUM, ((char *) (regp + R_WIM)) + offset);
5af923b0
MS
1659#else
1660 if (regno == -1 || regno == WIM_REGNUM)
4caf0990 1661 deprecated_read_register_gen (WIM_REGNUM, NULL);
5af923b0
MS
1662#endif
1663
1664#if defined (R_TBR)
1665 if (regno == -1 || regno == TBR_REGNUM)
4caf0990 1666 deprecated_read_register_gen (TBR_REGNUM, ((char *) (regp + R_TBR)) + offset);
5af923b0
MS
1667#else
1668 if (regno == -1 || regno == TBR_REGNUM)
4caf0990 1669 deprecated_read_register_gen (TBR_REGNUM, NULL);
5af923b0 1670#endif
c906108c
SS
1671 }
1672}
1673
c906108c 1674/* Given a pointer to a floating point register set in /proc format
c5aa993b
JM
1675 (fpregset_t *), unpack the register contents and supply them as gdb's
1676 idea of the current floating point register values. */
c906108c 1677
c5aa993b 1678void
fba45db2 1679supply_fpregset (gdb_fpregset_t *fpregsetp)
c906108c
SS
1680{
1681 register int regi;
1682 char *from;
c5aa993b 1683
5af923b0 1684 if (!SPARC_HAS_FPU)
60054393
MS
1685 return;
1686
c5aa993b 1687 for (regi = FP0_REGNUM; regi < FP_MAX_REGNUM; regi++)
c906108c 1688 {
c5aa993b 1689 from = (char *) &fpregsetp->pr_fr.pr_regs[regi - FP0_REGNUM];
c906108c
SS
1690 supply_register (regi, from);
1691 }
5af923b0
MS
1692
1693 if (GDB_TARGET_IS_SPARC64)
1694 {
1695 /*
1696 * don't know how to get value of the following.
1697 */
1698 supply_register (FSR_REGNUM, NULL); /* zero it out for now */
1699 supply_register (FCC0_REGNUM, NULL);
1700 supply_register (FCC1_REGNUM, NULL); /* don't know how to get value */
1701 supply_register (FCC2_REGNUM, NULL); /* don't know how to get value */
1702 supply_register (FCC3_REGNUM, NULL); /* don't know how to get value */
1703 }
1704 else
1705 {
1706 supply_register (FPS_REGNUM, (char *) &(fpregsetp->pr_fsr));
1707 }
c906108c
SS
1708}
1709
1710/* Given a pointer to a floating point register set in /proc format
c5aa993b
JM
1711 (fpregset_t *), update the register specified by REGNO from gdb's idea
1712 of the current floating point register set. If REGNO is -1, update
1713 them all. */
5af923b0 1714/* This will probably need some changes for sparc64. */
c906108c
SS
1715
1716void
fba45db2 1717fill_fpregset (gdb_fpregset_t *fpregsetp, int regno)
c906108c
SS
1718{
1719 int regi;
1720 char *to;
1721 char *from;
1722
5af923b0 1723 if (!SPARC_HAS_FPU)
60054393
MS
1724 return;
1725
c5aa993b 1726 for (regi = FP0_REGNUM; regi < FP_MAX_REGNUM; regi++)
c906108c
SS
1727 {
1728 if ((regno == -1) || (regno == regi))
1729 {
524d7c18 1730 from = (char *) &deprecated_registers[REGISTER_BYTE (regi)];
c5aa993b 1731 to = (char *) &fpregsetp->pr_fr.pr_regs[regi - FP0_REGNUM];
c906108c
SS
1732 memcpy (to, from, REGISTER_RAW_SIZE (regi));
1733 }
1734 }
5af923b0
MS
1735
1736 if (!(GDB_TARGET_IS_SPARC64)) /* FIXME: does Sparc64 have this register? */
1737 if ((regno == -1) || (regno == FPS_REGNUM))
1738 {
524d7c18 1739 from = (char *)&deprecated_registers[REGISTER_BYTE (FPS_REGNUM)];
5af923b0
MS
1740 to = (char *) &fpregsetp->pr_fsr;
1741 memcpy (to, from, REGISTER_RAW_SIZE (FPS_REGNUM));
1742 }
c906108c
SS
1743}
1744
c5aa993b 1745#endif /* USE_PROC_FS */
c906108c 1746
a48442a0
RE
1747/* Because of Multi-arch, GET_LONGJMP_TARGET is always defined. So test
1748 for a definition of JB_PC. */
1749#ifdef JB_PC
c906108c
SS
1750
1751/* Figure out where the longjmp will land. We expect that we have just entered
1752 longjmp and haven't yet setup the stack frame, so the args are still in the
1753 output regs. %o0 (O0_REGNUM) points at the jmp_buf structure from which we
1754 extract the pc (JB_PC) that we will land at. The pc is copied into ADDR.
1755 This routine returns true on success */
1756
1757int
fba45db2 1758get_longjmp_target (CORE_ADDR *pc)
c906108c
SS
1759{
1760 CORE_ADDR jb_addr;
1761#define LONGJMP_TARGET_SIZE 4
1762 char buf[LONGJMP_TARGET_SIZE];
1763
1764 jb_addr = read_register (O0_REGNUM);
1765
1766 if (target_read_memory (jb_addr + JB_PC * JB_ELEMENT_SIZE, buf,
1767 LONGJMP_TARGET_SIZE))
1768 return 0;
1769
1770 *pc = extract_address (buf, LONGJMP_TARGET_SIZE);
1771
1772 return 1;
1773}
1774#endif /* GET_LONGJMP_TARGET */
1775\f
1776#ifdef STATIC_TRANSFORM_NAME
1777/* SunPRO (3.0 at least), encodes the static variables. This is not
1778 related to C++ mangling, it is done for C too. */
1779
1780char *
fba45db2 1781sunpro_static_transform_name (char *name)
c906108c
SS
1782{
1783 char *p;
1784 if (name[0] == '$')
1785 {
1786 /* For file-local statics there will be a dollar sign, a bunch
c5aa993b
JM
1787 of junk (the contents of which match a string given in the
1788 N_OPT), a period and the name. For function-local statics
1789 there will be a bunch of junk (which seems to change the
1790 second character from 'A' to 'B'), a period, the name of the
1791 function, and the name. So just skip everything before the
1792 last period. */
c906108c
SS
1793 p = strrchr (name, '.');
1794 if (p != NULL)
1795 name = p + 1;
1796 }
1797 return name;
1798}
1799#endif /* STATIC_TRANSFORM_NAME */
1800\f
1801
1802/* Utilities for printing registers.
1803 Page numbers refer to the SPARC Architecture Manual. */
1804
5af923b0 1805static void dump_ccreg (char *, int);
c906108c
SS
1806
1807static void
fba45db2 1808dump_ccreg (char *reg, int val)
c906108c
SS
1809{
1810 /* page 41 */
1811 printf_unfiltered ("%s:%s,%s,%s,%s", reg,
c5aa993b
JM
1812 val & 8 ? "N" : "NN",
1813 val & 4 ? "Z" : "NZ",
1814 val & 2 ? "O" : "NO",
5af923b0 1815 val & 1 ? "C" : "NC");
c906108c
SS
1816}
1817
1818static char *
fba45db2 1819decode_asi (int val)
c906108c
SS
1820{
1821 /* page 72 */
1822 switch (val)
1823 {
c5aa993b
JM
1824 case 4:
1825 return "ASI_NUCLEUS";
1826 case 0x0c:
1827 return "ASI_NUCLEUS_LITTLE";
1828 case 0x10:
1829 return "ASI_AS_IF_USER_PRIMARY";
1830 case 0x11:
1831 return "ASI_AS_IF_USER_SECONDARY";
1832 case 0x18:
1833 return "ASI_AS_IF_USER_PRIMARY_LITTLE";
1834 case 0x19:
1835 return "ASI_AS_IF_USER_SECONDARY_LITTLE";
1836 case 0x80:
1837 return "ASI_PRIMARY";
1838 case 0x81:
1839 return "ASI_SECONDARY";
1840 case 0x82:
1841 return "ASI_PRIMARY_NOFAULT";
1842 case 0x83:
1843 return "ASI_SECONDARY_NOFAULT";
1844 case 0x88:
1845 return "ASI_PRIMARY_LITTLE";
1846 case 0x89:
1847 return "ASI_SECONDARY_LITTLE";
1848 case 0x8a:
1849 return "ASI_PRIMARY_NOFAULT_LITTLE";
1850 case 0x8b:
1851 return "ASI_SECONDARY_NOFAULT_LITTLE";
1852 default:
1853 return NULL;
c906108c
SS
1854 }
1855}
1856
1857/* PRINT_REGISTER_HOOK routine.
1858 Pretty print various registers. */
1859/* FIXME: Would be nice if this did some fancy things for 32 bit sparc. */
1860
87647bb0 1861static void
fba45db2 1862sparc_print_register_hook (int regno)
c906108c
SS
1863{
1864 ULONGEST val;
1865
1866 /* Handle double/quad versions of lower 32 fp regs. */
1867 if (regno >= FP0_REGNUM && regno < FP0_REGNUM + 32
1868 && (regno & 1) == 0)
1869 {
1870 char value[16];
1871
6e7f8b9c
AC
1872 if (frame_register_read (deprecated_selected_frame, regno, value)
1873 && frame_register_read (deprecated_selected_frame, regno + 1, value + 4))
c906108c
SS
1874 {
1875 printf_unfiltered ("\t");
1876 print_floating (value, builtin_type_double, gdb_stdout);
1877 }
c5aa993b 1878#if 0 /* FIXME: gdb doesn't handle long doubles */
c906108c
SS
1879 if ((regno & 3) == 0)
1880 {
6e7f8b9c
AC
1881 if (frame_register_read (deprecated_selected_frame, regno + 2, value + 8)
1882 && frame_register_read (deprecated_selected_frame, regno + 3, value + 12))
c906108c
SS
1883 {
1884 printf_unfiltered ("\t");
1885 print_floating (value, builtin_type_long_double, gdb_stdout);
1886 }
1887 }
1888#endif
1889 return;
1890 }
1891
c5aa993b 1892#if 0 /* FIXME: gdb doesn't handle long doubles */
c906108c
SS
1893 /* Print upper fp regs as long double if appropriate. */
1894 if (regno >= FP0_REGNUM + 32 && regno < FP_MAX_REGNUM
c5aa993b
JM
1895 /* We test for even numbered regs and not a multiple of 4 because
1896 the upper fp regs are recorded as doubles. */
c906108c
SS
1897 && (regno & 1) == 0)
1898 {
1899 char value[16];
1900
6e7f8b9c
AC
1901 if (frame_register_read (deprecated_selected_frame, regno, value)
1902 && frame_register_read (deprecated_selected_frame, regno + 1, value + 8))
c906108c
SS
1903 {
1904 printf_unfiltered ("\t");
1905 print_floating (value, builtin_type_long_double, gdb_stdout);
1906 }
1907 return;
1908 }
1909#endif
1910
1911 /* FIXME: Some of these are priviledged registers.
1912 Not sure how they should be handled. */
1913
1914#define BITS(n, mask) ((int) (((val) >> (n)) & (mask)))
1915
1916 val = read_register (regno);
1917
1918 /* pages 40 - 60 */
5af923b0
MS
1919 if (GDB_TARGET_IS_SPARC64)
1920 switch (regno)
c906108c 1921 {
5af923b0
MS
1922 case CCR_REGNUM:
1923 printf_unfiltered ("\t");
1924 dump_ccreg ("xcc", val >> 4);
1925 printf_unfiltered (", ");
1926 dump_ccreg ("icc", val & 15);
c906108c 1927 break;
5af923b0
MS
1928 case FPRS_REGNUM:
1929 printf ("\tfef:%d, du:%d, dl:%d",
1930 BITS (2, 1), BITS (1, 1), BITS (0, 1));
c906108c 1931 break;
5af923b0
MS
1932 case FSR_REGNUM:
1933 {
1934 static char *fcc[4] =
1935 {"=", "<", ">", "?"};
1936 static char *rd[4] =
1937 {"N", "0", "+", "-"};
1938 /* Long, but I'd rather leave it as is and use a wide screen. */
1939 printf_filtered ("\t0:%s, 1:%s, 2:%s, 3:%s, rd:%s, tem:%d, ",
1940 fcc[BITS (10, 3)], fcc[BITS (32, 3)],
1941 fcc[BITS (34, 3)], fcc[BITS (36, 3)],
1942 rd[BITS (30, 3)], BITS (23, 31));
1943 printf_filtered ("ns:%d, ver:%d, ftt:%d, qne:%d, aexc:%d, cexc:%d",
1944 BITS (22, 1), BITS (17, 7), BITS (14, 7),
1945 BITS (13, 1), BITS (5, 31), BITS (0, 31));
1946 break;
1947 }
1948 case ASI_REGNUM:
1949 {
1950 char *asi = decode_asi (val);
1951 if (asi != NULL)
1952 printf ("\t%s", asi);
1953 break;
1954 }
1955 case VER_REGNUM:
1956 printf ("\tmanuf:%d, impl:%d, mask:%d, maxtl:%d, maxwin:%d",
1957 BITS (48, 0xffff), BITS (32, 0xffff),
1958 BITS (24, 0xff), BITS (8, 0xff), BITS (0, 31));
1959 break;
1960 case PSTATE_REGNUM:
1961 {
1962 static char *mm[4] =
1963 {"tso", "pso", "rso", "?"};
1964 printf_filtered ("\tcle:%d, tle:%d, mm:%s, red:%d, ",
1965 BITS (9, 1), BITS (8, 1),
1966 mm[BITS (6, 3)], BITS (5, 1));
1967 printf_filtered ("pef:%d, am:%d, priv:%d, ie:%d, ag:%d",
1968 BITS (4, 1), BITS (3, 1), BITS (2, 1),
1969 BITS (1, 1), BITS (0, 1));
1970 break;
1971 }
1972 case TSTATE_REGNUM:
1973 /* FIXME: print all 4? */
1974 break;
1975 case TT_REGNUM:
1976 /* FIXME: print all 4? */
1977 break;
1978 case TPC_REGNUM:
1979 /* FIXME: print all 4? */
1980 break;
1981 case TNPC_REGNUM:
1982 /* FIXME: print all 4? */
1983 break;
1984 case WSTATE_REGNUM:
1985 printf ("\tother:%d, normal:%d", BITS (3, 7), BITS (0, 7));
1986 break;
1987 case CWP_REGNUM:
1988 printf ("\t%d", BITS (0, 31));
1989 break;
1990 case CANSAVE_REGNUM:
1991 printf ("\t%-2d before spill", BITS (0, 31));
1992 break;
1993 case CANRESTORE_REGNUM:
1994 printf ("\t%-2d before fill", BITS (0, 31));
1995 break;
1996 case CLEANWIN_REGNUM:
1997 printf ("\t%-2d before clean", BITS (0, 31));
1998 break;
1999 case OTHERWIN_REGNUM:
2000 printf ("\t%d", BITS (0, 31));
c906108c
SS
2001 break;
2002 }
5af923b0
MS
2003 else /* Sparc32 */
2004 switch (regno)
c906108c 2005 {
5af923b0
MS
2006 case PS_REGNUM:
2007 printf ("\ticc:%c%c%c%c, pil:%d, s:%d, ps:%d, et:%d, cwp:%d",
2008 BITS (23, 1) ? 'N' : '-', BITS (22, 1) ? 'Z' : '-',
2009 BITS (21, 1) ? 'V' : '-', BITS (20, 1) ? 'C' : '-',
2010 BITS (8, 15), BITS (7, 1), BITS (6, 1), BITS (5, 1),
c906108c
SS
2011 BITS (0, 31));
2012 break;
5af923b0
MS
2013 case FPS_REGNUM:
2014 {
2015 static char *fcc[4] =
2016 {"=", "<", ">", "?"};
2017 static char *rd[4] =
2018 {"N", "0", "+", "-"};
2019 /* Long, but I'd rather leave it as is and use a wide screen. */
2020 printf ("\trd:%s, tem:%d, ns:%d, ver:%d, ftt:%d, qne:%d, "
2021 "fcc:%s, aexc:%d, cexc:%d",
2022 rd[BITS (30, 3)], BITS (23, 31), BITS (22, 1), BITS (17, 7),
2023 BITS (14, 7), BITS (13, 1), fcc[BITS (10, 3)], BITS (5, 31),
2024 BITS (0, 31));
2025 break;
2026 }
c906108c
SS
2027 }
2028
c906108c
SS
2029#undef BITS
2030}
87647bb0
AC
2031
2032static void
2033sparc_print_registers (struct gdbarch *gdbarch,
2034 struct ui_file *file,
2035 struct frame_info *frame,
2036 int regnum, int print_all,
2037 void (*print_register_hook) (int))
2038{
2039 int i;
2040 const int numregs = NUM_REGS + NUM_PSEUDO_REGS;
2041 char *raw_buffer = alloca (MAX_REGISTER_RAW_SIZE);
2042 char *virtual_buffer = alloca (MAX_REGISTER_VIRTUAL_SIZE);
2043
2044 for (i = 0; i < numregs; i++)
2045 {
2046 /* Decide between printing all regs, non-float / vector regs, or
2047 specific reg. */
2048 if (regnum == -1)
2049 {
2050 if (!print_all)
2051 {
2052 if (TYPE_CODE (REGISTER_VIRTUAL_TYPE (i)) == TYPE_CODE_FLT)
2053 continue;
2054 if (TYPE_VECTOR (REGISTER_VIRTUAL_TYPE (i)))
2055 continue;
2056 }
2057 }
2058 else
2059 {
2060 if (i != regnum)
2061 continue;
2062 }
2063
2064 /* If the register name is empty, it is undefined for this
2065 processor, so don't display anything. */
2066 if (REGISTER_NAME (i) == NULL || *(REGISTER_NAME (i)) == '\0')
2067 continue;
2068
2069 fputs_filtered (REGISTER_NAME (i), file);
2070 print_spaces_filtered (15 - strlen (REGISTER_NAME (i)), file);
2071
2072 /* Get the data in raw format. */
2073 if (! frame_register_read (frame, i, raw_buffer))
2074 {
2075 fprintf_filtered (file, "*value not available*\n");
2076 continue;
2077 }
2078
2079 /* FIXME: cagney/2002-08-03: This code shouldn't be necessary.
2080 The function frame_register_read() should have returned the
2081 pre-cooked register so no conversion is necessary. */
2082 /* Convert raw data to virtual format if necessary. */
2083 if (REGISTER_CONVERTIBLE (i))
2084 {
2085 REGISTER_CONVERT_TO_VIRTUAL (i, REGISTER_VIRTUAL_TYPE (i),
2086 raw_buffer, virtual_buffer);
2087 }
2088 else
2089 {
2090 memcpy (virtual_buffer, raw_buffer,
2091 REGISTER_VIRTUAL_SIZE (i));
2092 }
2093
2094 /* If virtual format is floating, print it that way, and in raw
2095 hex. */
2096 if (TYPE_CODE (REGISTER_VIRTUAL_TYPE (i)) == TYPE_CODE_FLT)
2097 {
2098 int j;
2099
2100 val_print (REGISTER_VIRTUAL_TYPE (i), virtual_buffer, 0, 0,
2101 file, 0, 1, 0, Val_pretty_default);
2102
2103 fprintf_filtered (file, "\t(raw 0x");
2104 for (j = 0; j < REGISTER_RAW_SIZE (i); j++)
2105 {
2106 int idx;
2107 if (TARGET_BYTE_ORDER == BFD_ENDIAN_BIG)
2108 idx = j;
2109 else
2110 idx = REGISTER_RAW_SIZE (i) - 1 - j;
2111 fprintf_filtered (file, "%02x", (unsigned char) raw_buffer[idx]);
2112 }
2113 fprintf_filtered (file, ")");
2114 }
2115 else
2116 {
2117 /* Print the register in hex. */
2118 val_print (REGISTER_VIRTUAL_TYPE (i), virtual_buffer, 0, 0,
2119 file, 'x', 1, 0, Val_pretty_default);
2120 /* If not a vector register, print it also according to its
2121 natural format. */
2122 if (TYPE_VECTOR (REGISTER_VIRTUAL_TYPE (i)) == 0)
2123 {
2124 fprintf_filtered (file, "\t");
2125 val_print (REGISTER_VIRTUAL_TYPE (i), virtual_buffer, 0, 0,
2126 file, 0, 1, 0, Val_pretty_default);
2127 }
2128 }
2129
2130 /* Some sparc specific info. */
2131 if (print_register_hook != NULL)
2132 print_register_hook (i);
2133
2134 fprintf_filtered (file, "\n");
2135 }
2136}
2137
2138static void
2139sparc_print_registers_info (struct gdbarch *gdbarch,
2140 struct ui_file *file,
2141 struct frame_info *frame,
2142 int regnum, int print_all)
2143{
2144 sparc_print_registers (gdbarch, file, frame, regnum, print_all,
2145 sparc_print_register_hook);
2146}
2147
2148void
2149sparc_do_registers_info (int regnum, int all)
2150{
6e7f8b9c 2151 sparc_print_registers_info (current_gdbarch, gdb_stdout, deprecated_selected_frame,
87647bb0
AC
2152 regnum, all);
2153}
2154
2155static void
2156sparclet_print_registers_info (struct gdbarch *gdbarch,
2157 struct ui_file *file,
2158 struct frame_info *frame,
2159 int regnum, int print_all)
2160{
2161 sparc_print_registers (gdbarch, file, frame, regnum, print_all, NULL);
2162}
2163
2164void
2165sparclet_do_registers_info (int regnum, int all)
2166{
6e7f8b9c
AC
2167 sparclet_print_registers_info (current_gdbarch, gdb_stdout,
2168 deprecated_selected_frame, regnum, all);
87647bb0
AC
2169}
2170
c906108c
SS
2171\f
2172int
fba45db2 2173gdb_print_insn_sparc (bfd_vma memaddr, disassemble_info *info)
c906108c
SS
2174{
2175 /* It's necessary to override mach again because print_insn messes it up. */
96baa820 2176 info->mach = TARGET_ARCHITECTURE->mach;
c906108c
SS
2177 return print_insn_sparc (memaddr, info);
2178}
2179\f
2180/* The SPARC passes the arguments on the stack; arguments smaller
5af923b0
MS
2181 than an int are promoted to an int. The first 6 words worth of
2182 args are also passed in registers o0 - o5. */
c906108c
SS
2183
2184CORE_ADDR
ea7c478f 2185sparc32_push_arguments (int nargs, struct value **args, CORE_ADDR sp,
fba45db2 2186 int struct_return, CORE_ADDR struct_addr)
c906108c 2187{
5af923b0 2188 int i, j, oregnum;
c906108c
SS
2189 int accumulate_size = 0;
2190 struct sparc_arg
2191 {
2192 char *contents;
2193 int len;
2194 int offset;
2195 };
2196 struct sparc_arg *sparc_args =
5af923b0 2197 (struct sparc_arg *) alloca (nargs * sizeof (struct sparc_arg));
c906108c
SS
2198 struct sparc_arg *m_arg;
2199
2200 /* Promote arguments if necessary, and calculate their stack offsets
2201 and sizes. */
2202 for (i = 0, m_arg = sparc_args; i < nargs; i++, m_arg++)
2203 {
ea7c478f 2204 struct value *arg = args[i];
c906108c
SS
2205 struct type *arg_type = check_typedef (VALUE_TYPE (arg));
2206 /* Cast argument to long if necessary as the compiler does it too. */
2207 switch (TYPE_CODE (arg_type))
2208 {
2209 case TYPE_CODE_INT:
2210 case TYPE_CODE_BOOL:
2211 case TYPE_CODE_CHAR:
2212 case TYPE_CODE_RANGE:
2213 case TYPE_CODE_ENUM:
2214 if (TYPE_LENGTH (arg_type) < TYPE_LENGTH (builtin_type_long))
2215 {
2216 arg_type = builtin_type_long;
2217 arg = value_cast (arg_type, arg);
2218 }
2219 break;
2220 default:
2221 break;
2222 }
2223 m_arg->len = TYPE_LENGTH (arg_type);
2224 m_arg->offset = accumulate_size;
2225 accumulate_size = (accumulate_size + m_arg->len + 3) & ~3;
c5aa993b 2226 m_arg->contents = VALUE_CONTENTS (arg);
c906108c
SS
2227 }
2228
2229 /* Make room for the arguments on the stack. */
2230 accumulate_size += CALL_DUMMY_STACK_ADJUST;
2231 sp = ((sp - accumulate_size) & ~7) + CALL_DUMMY_STACK_ADJUST;
2232
2233 /* `Push' arguments on the stack. */
5af923b0
MS
2234 for (i = 0, oregnum = 0, m_arg = sparc_args;
2235 i < nargs;
2236 i++, m_arg++)
2237 {
2238 write_memory (sp + m_arg->offset, m_arg->contents, m_arg->len);
2239 for (j = 0;
2240 j < m_arg->len && oregnum < 6;
2241 j += SPARC_INTREG_SIZE, oregnum++)
4caf0990 2242 deprecated_write_register_gen (O0_REGNUM + oregnum, m_arg->contents + j);
5af923b0 2243 }
c906108c
SS
2244
2245 return sp;
2246}
2247
2248
2249/* Extract from an array REGBUF containing the (raw) register state
2250 a function return value of type TYPE, and copy that, in virtual format,
2251 into VALBUF. */
2252
2253void
fba45db2 2254sparc32_extract_return_value (struct type *type, char *regbuf, char *valbuf)
c906108c
SS
2255{
2256 int typelen = TYPE_LENGTH (type);
2257 int regsize = REGISTER_RAW_SIZE (O0_REGNUM);
2258
2259 if (TYPE_CODE (type) == TYPE_CODE_FLT && SPARC_HAS_FPU)
c5aa993b 2260 memcpy (valbuf, &regbuf[REGISTER_BYTE (FP0_REGNUM)], typelen);
c906108c
SS
2261 else
2262 memcpy (valbuf,
c5aa993b
JM
2263 &regbuf[O0_REGNUM * regsize +
2264 (typelen >= regsize
778eb05e 2265 || TARGET_BYTE_ORDER == BFD_ENDIAN_LITTLE ? 0
c5aa993b 2266 : regsize - typelen)],
c906108c
SS
2267 typelen);
2268}
2269
2270
2271/* Write into appropriate registers a function return value
2272 of type TYPE, given in virtual format. On SPARCs with FPUs,
2273 float values are returned in %f0 (and %f1). In all other cases,
2274 values are returned in register %o0. */
2275
2276void
fba45db2 2277sparc_store_return_value (struct type *type, char *valbuf)
c906108c
SS
2278{
2279 int regno;
5af923b0
MS
2280 char *buffer;
2281
902d0061 2282 buffer = alloca (MAX_REGISTER_RAW_SIZE);
c906108c
SS
2283
2284 if (TYPE_CODE (type) == TYPE_CODE_FLT && SPARC_HAS_FPU)
2285 /* Floating-point values are returned in the register pair */
2286 /* formed by %f0 and %f1 (doubles are, anyway). */
2287 regno = FP0_REGNUM;
2288 else
2289 /* Other values are returned in register %o0. */
2290 regno = O0_REGNUM;
2291
2292 /* Add leading zeros to the value. */
c5aa993b 2293 if (TYPE_LENGTH (type) < REGISTER_RAW_SIZE (regno))
c906108c 2294 {
5af923b0 2295 memset (buffer, 0, REGISTER_RAW_SIZE (regno));
c5aa993b 2296 memcpy (buffer + REGISTER_RAW_SIZE (regno) - TYPE_LENGTH (type), valbuf,
c906108c 2297 TYPE_LENGTH (type));
4caf0990 2298 deprecated_write_register_gen (regno, buffer);
c906108c
SS
2299 }
2300 else
73937e03
AC
2301 deprecated_write_register_bytes (REGISTER_BYTE (regno), valbuf,
2302 TYPE_LENGTH (type));
c906108c
SS
2303}
2304
5af923b0
MS
2305extern void
2306sparclet_store_return_value (struct type *type, char *valbuf)
2307{
2308 /* Other values are returned in register %o0. */
73937e03
AC
2309 deprecated_write_register_bytes (REGISTER_BYTE (O0_REGNUM), valbuf,
2310 TYPE_LENGTH (type));
5af923b0
MS
2311}
2312
2313
4eb8c7fc
DM
2314#ifndef CALL_DUMMY_CALL_OFFSET
2315#define CALL_DUMMY_CALL_OFFSET \
2316 (gdbarch_tdep (current_gdbarch)->call_dummy_call_offset)
2317#endif /* CALL_DUMMY_CALL_OFFSET */
2318
c906108c
SS
2319/* Insert the function address into a call dummy instruction sequence
2320 stored at DUMMY.
2321
2322 For structs and unions, if the function was compiled with Sun cc,
2323 it expects 'unimp' after the call. But gcc doesn't use that
2324 (twisted) convention. So leave a nop there for gcc (FIX_CALL_DUMMY
2325 can assume it is operating on a pristine CALL_DUMMY, not one that
2326 has already been customized for a different function). */
2327
2328void
fba45db2
KB
2329sparc_fix_call_dummy (char *dummy, CORE_ADDR pc, CORE_ADDR fun,
2330 struct type *value_type, int using_gcc)
c906108c
SS
2331{
2332 int i;
2333
2334 /* Store the relative adddress of the target function into the
2335 'call' instruction. */
2336 store_unsigned_integer (dummy + CALL_DUMMY_CALL_OFFSET, 4,
2337 (0x40000000
2338 | (((fun - (pc + CALL_DUMMY_CALL_OFFSET)) >> 2)
c5aa993b 2339 & 0x3fffffff)));
c906108c 2340
9e36d949
PS
2341 /* If the called function returns an aggregate value, fill in the UNIMP
2342 instruction containing the size of the returned aggregate return value,
2343 which follows the call instruction.
2344 For details see the SPARC Architecture Manual Version 8, Appendix D.3.
2345
2346 Adjust the call_dummy_breakpoint_offset for the bp_call_dummy breakpoint
2347 to the proper address in the call dummy, so that `finish' after a stop
2348 in a call dummy works.
2349 Tweeking current_gdbarch is not an optimal solution, but the call to
2350 sparc_fix_call_dummy is immediately followed by a call to run_stack_dummy,
2351 which is the only function where dummy_breakpoint_offset is actually
2352 used, if it is non-zero. */
2353 if (TYPE_CODE (value_type) == TYPE_CODE_STRUCT
2354 || TYPE_CODE (value_type) == TYPE_CODE_UNION)
2355 {
2356 store_unsigned_integer (dummy + CALL_DUMMY_CALL_OFFSET + 8, 4,
2357 TYPE_LENGTH (value_type) & 0x1fff);
2358 set_gdbarch_call_dummy_breakpoint_offset (current_gdbarch, 0x30);
2359 }
2360 else
2361 set_gdbarch_call_dummy_breakpoint_offset (current_gdbarch, 0x2c);
c906108c 2362
5af923b0 2363 if (!(GDB_TARGET_IS_SPARC64))
c906108c 2364 {
5af923b0
MS
2365 /* If this is not a simulator target, change the first four
2366 instructions of the call dummy to NOPs. Those instructions
2367 include a 'save' instruction and are designed to work around
2368 problems with register window flushing in the simulator. */
2369
2370 if (strcmp (target_shortname, "sim") != 0)
2371 {
2372 for (i = 0; i < 4; i++)
2373 store_unsigned_integer (dummy + (i * 4), 4, 0x01000000);
2374 }
c906108c 2375 }
c906108c
SS
2376
2377 /* If this is a bi-endian target, GDB has written the call dummy
2378 in little-endian order. We must byte-swap it back to big-endian. */
2379 if (bi_endian)
2380 {
2381 for (i = 0; i < CALL_DUMMY_LENGTH; i += 4)
2382 {
c5aa993b
JM
2383 char tmp = dummy[i];
2384 dummy[i] = dummy[i + 3];
2385 dummy[i + 3] = tmp;
2386 tmp = dummy[i + 1];
2387 dummy[i + 1] = dummy[i + 2];
2388 dummy[i + 2] = tmp;
c906108c
SS
2389 }
2390 }
2391}
2392
2393
2394/* Set target byte order based on machine type. */
2395
2396static int
fba45db2 2397sparc_target_architecture_hook (const bfd_arch_info_type *ap)
c906108c
SS
2398{
2399 int i, j;
2400
2401 if (ap->mach == bfd_mach_sparc_sparclite_le)
2402 {
3fd3d7d2
AC
2403 target_byte_order = BFD_ENDIAN_LITTLE;
2404 bi_endian = 1;
c906108c
SS
2405 }
2406 else
2407 bi_endian = 0;
2408 return 1;
2409}
c906108c 2410\f
c5aa993b 2411
5af923b0
MS
2412/*
2413 * Module "constructor" function.
2414 */
2415
2416static struct gdbarch * sparc_gdbarch_init (struct gdbarch_info info,
2417 struct gdbarch_list *arches);
ef3cf062 2418static void sparc_dump_tdep (struct gdbarch *, struct ui_file *);
5af923b0 2419
c906108c 2420void
fba45db2 2421_initialize_sparc_tdep (void)
c906108c 2422{
5af923b0 2423 /* Hook us into the gdbarch mechanism. */
ef3cf062 2424 gdbarch_register (bfd_arch_sparc, sparc_gdbarch_init, sparc_dump_tdep);
5af923b0 2425
c906108c 2426 tm_print_insn = gdb_print_insn_sparc;
c5aa993b 2427 tm_print_insn_info.mach = TM_PRINT_INSN_MACH; /* Selects sparc/sparclite */
c906108c
SS
2428 target_architecture_hook = sparc_target_architecture_hook;
2429}
2430
5af923b0
MS
2431/* Compensate for stack bias. Note that we currently don't handle
2432 mixed 32/64 bit code. */
c906108c 2433
c906108c 2434CORE_ADDR
5af923b0 2435sparc64_read_sp (void)
c906108c
SS
2436{
2437 CORE_ADDR sp = read_register (SP_REGNUM);
2438
2439 if (sp & 1)
2440 sp += 2047;
2441 return sp;
2442}
2443
2444CORE_ADDR
5af923b0 2445sparc64_read_fp (void)
c906108c
SS
2446{
2447 CORE_ADDR fp = read_register (FP_REGNUM);
2448
2449 if (fp & 1)
2450 fp += 2047;
2451 return fp;
2452}
2453
2454void
fba45db2 2455sparc64_write_sp (CORE_ADDR val)
c906108c
SS
2456{
2457 CORE_ADDR oldsp = read_register (SP_REGNUM);
2458 if (oldsp & 1)
2459 write_register (SP_REGNUM, val - 2047);
2460 else
2461 write_register (SP_REGNUM, val);
2462}
2463
5af923b0
MS
2464/* The SPARC 64 ABI passes floating-point arguments in FP0 to FP31,
2465 and all other arguments in O0 to O5. They are also copied onto
2466 the stack in the correct places. Apparently (empirically),
2467 structs of less than 16 bytes are passed member-by-member in
2468 separate registers, but I am unable to figure out the algorithm.
2469 Some members go in floating point regs, but I don't know which.
2470
2471 FIXME: Handle small structs (less than 16 bytes containing floats).
2472
2473 The counting regimen for using both integer and FP registers
2474 for argument passing is rather odd -- a single counter is used
2475 for both; this means that if the arguments alternate between
2476 int and float, we will waste every other register of both types. */
c906108c
SS
2477
2478CORE_ADDR
ea7c478f 2479sparc64_push_arguments (int nargs, struct value **args, CORE_ADDR sp,
fba45db2 2480 int struct_return, CORE_ADDR struct_retaddr)
c906108c 2481{
5af923b0 2482 int i, j, register_counter = 0;
c906108c 2483 CORE_ADDR tempsp;
5af923b0
MS
2484 struct type *sparc_intreg_type =
2485 TYPE_LENGTH (builtin_type_long) == SPARC_INTREG_SIZE ?
2486 builtin_type_long : builtin_type_long_long;
c5aa993b 2487
5af923b0 2488 sp = (sp & ~(((unsigned long) SPARC_INTREG_SIZE) - 1UL));
c906108c
SS
2489
2490 /* Figure out how much space we'll need. */
5af923b0 2491 for (i = nargs - 1; i >= 0; i--)
c906108c 2492 {
5af923b0 2493 int len = TYPE_LENGTH (check_typedef (VALUE_TYPE (args[i])));
ea7c478f 2494 struct value *copyarg = args[i];
c906108c
SS
2495 int copylen = len;
2496
5af923b0 2497 if (copylen < SPARC_INTREG_SIZE)
c906108c 2498 {
5af923b0
MS
2499 copyarg = value_cast (sparc_intreg_type, copyarg);
2500 copylen = SPARC_INTREG_SIZE;
c5aa993b 2501 }
c906108c
SS
2502 sp -= copylen;
2503 }
2504
2505 /* Round down. */
2506 sp = sp & ~7;
2507 tempsp = sp;
2508
5af923b0
MS
2509 /* if STRUCT_RETURN, then first argument is the struct return location. */
2510 if (struct_return)
2511 write_register (O0_REGNUM + register_counter++, struct_retaddr);
2512
2513 /* Now write the arguments onto the stack, while writing FP
2514 arguments into the FP registers, and other arguments into the
2515 first six 'O' registers. */
2516
2517 for (i = 0; i < nargs; i++)
c906108c 2518 {
5af923b0 2519 int len = TYPE_LENGTH (check_typedef (VALUE_TYPE (args[i])));
ea7c478f 2520 struct value *copyarg = args[i];
5af923b0 2521 enum type_code typecode = TYPE_CODE (VALUE_TYPE (args[i]));
c906108c
SS
2522 int copylen = len;
2523
5af923b0
MS
2524 if (typecode == TYPE_CODE_INT ||
2525 typecode == TYPE_CODE_BOOL ||
2526 typecode == TYPE_CODE_CHAR ||
2527 typecode == TYPE_CODE_RANGE ||
2528 typecode == TYPE_CODE_ENUM)
2529 if (len < SPARC_INTREG_SIZE)
2530 {
2531 /* Small ints will all take up the size of one intreg on
2532 the stack. */
2533 copyarg = value_cast (sparc_intreg_type, copyarg);
2534 copylen = SPARC_INTREG_SIZE;
2535 }
2536
c906108c
SS
2537 write_memory (tempsp, VALUE_CONTENTS (copyarg), copylen);
2538 tempsp += copylen;
5af923b0
MS
2539
2540 /* Corner case: Structs consisting of a single float member are floats.
2541 * FIXME! I don't know about structs containing multiple floats!
2542 * Structs containing mixed floats and ints are even more weird.
2543 */
2544
2545
2546
2547 /* Separate float args from all other args. */
2548 if (typecode == TYPE_CODE_FLT && SPARC_HAS_FPU)
c906108c 2549 {
5af923b0
MS
2550 if (register_counter < 16)
2551 {
2552 /* This arg gets copied into a FP register. */
2553 int fpreg;
2554
2555 switch (len) {
2556 case 4: /* Single-precision (float) */
2557 fpreg = FP0_REGNUM + 2 * register_counter + 1;
2558 register_counter += 1;
2559 break;
2560 case 8: /* Double-precision (double) */
2561 fpreg = FP0_REGNUM + 2 * register_counter;
2562 register_counter += 1;
2563 break;
2564 case 16: /* Quad-precision (long double) */
2565 fpreg = FP0_REGNUM + 2 * register_counter;
2566 register_counter += 2;
2567 break;
93d56215
AC
2568 default:
2569 internal_error (__FILE__, __LINE__, "bad switch");
5af923b0 2570 }
73937e03
AC
2571 deprecated_write_register_bytes (REGISTER_BYTE (fpreg),
2572 VALUE_CONTENTS (args[i]),
2573 len);
5af923b0 2574 }
c906108c 2575 }
5af923b0
MS
2576 else /* all other args go into the first six 'o' registers */
2577 {
2578 for (j = 0;
2579 j < len && register_counter < 6;
2580 j += SPARC_INTREG_SIZE)
2581 {
2582 int oreg = O0_REGNUM + register_counter;
2583
4caf0990 2584 deprecated_write_register_gen (oreg, VALUE_CONTENTS (copyarg) + j);
5af923b0
MS
2585 register_counter += 1;
2586 }
2587 }
c906108c
SS
2588 }
2589 return sp;
2590}
2591
2592/* Values <= 32 bytes are returned in o0-o3 (floating-point values are
2593 returned in f0-f3). */
5af923b0 2594
c906108c 2595void
fba45db2
KB
2596sp64_extract_return_value (struct type *type, char *regbuf, char *valbuf,
2597 int bitoffset)
c906108c
SS
2598{
2599 int typelen = TYPE_LENGTH (type);
2600 int regsize = REGISTER_RAW_SIZE (O0_REGNUM);
2601
2602 if (TYPE_CODE (type) == TYPE_CODE_FLT && SPARC_HAS_FPU)
2603 {
c5aa993b 2604 memcpy (valbuf, &regbuf[REGISTER_BYTE (FP0_REGNUM)], typelen);
c906108c
SS
2605 return;
2606 }
2607
2608 if (TYPE_CODE (type) != TYPE_CODE_STRUCT
2609 || (TYPE_LENGTH (type) > 32))
2610 {
2611 memcpy (valbuf,
c5aa993b 2612 &regbuf[O0_REGNUM * regsize +
c906108c
SS
2613 (typelen >= regsize ? 0 : regsize - typelen)],
2614 typelen);
2615 return;
2616 }
2617 else
2618 {
2619 char *o0 = &regbuf[O0_REGNUM * regsize];
2620 char *f0 = &regbuf[FP0_REGNUM * regsize];
2621 int x;
2622
2623 for (x = 0; x < TYPE_NFIELDS (type); x++)
2624 {
c5aa993b 2625 struct field *f = &TYPE_FIELDS (type)[x];
c906108c
SS
2626 /* FIXME: We may need to handle static fields here. */
2627 int whichreg = (f->loc.bitpos + bitoffset) / 32;
2628 int remainder = ((f->loc.bitpos + bitoffset) % 32) / 8;
2629 int where = (f->loc.bitpos + bitoffset) / 8;
2630 int size = TYPE_LENGTH (f->type);
2631 int typecode = TYPE_CODE (f->type);
2632
2633 if (typecode == TYPE_CODE_STRUCT)
2634 {
5af923b0
MS
2635 sp64_extract_return_value (f->type,
2636 regbuf,
2637 valbuf,
2638 bitoffset + f->loc.bitpos);
c906108c 2639 }
5af923b0 2640 else if (typecode == TYPE_CODE_FLT && SPARC_HAS_FPU)
c906108c
SS
2641 {
2642 memcpy (valbuf + where, &f0[whichreg * 4] + remainder, size);
2643 }
2644 else
2645 {
2646 memcpy (valbuf + where, &o0[whichreg * 4] + remainder, size);
2647 }
2648 }
2649 }
2650}
2acceee2 2651
5af923b0
MS
2652extern void
2653sparc64_extract_return_value (struct type *type, char *regbuf, char *valbuf)
2654{
2655 sp64_extract_return_value (type, regbuf, valbuf, 0);
2656}
2657
2658extern void
2659sparclet_extract_return_value (struct type *type,
2660 char *regbuf,
2661 char *valbuf)
2662{
2663 regbuf += REGISTER_RAW_SIZE (O0_REGNUM) * 8;
2664 if (TYPE_LENGTH (type) < REGISTER_RAW_SIZE (O0_REGNUM))
2665 regbuf += REGISTER_RAW_SIZE (O0_REGNUM) - TYPE_LENGTH (type);
2666
2667 memcpy ((void *) valbuf, regbuf, TYPE_LENGTH (type));
2668}
2669
2670
2671extern CORE_ADDR
2672sparc32_stack_align (CORE_ADDR addr)
2673{
2674 return ((addr + 7) & -8);
2675}
2676
2677extern CORE_ADDR
2678sparc64_stack_align (CORE_ADDR addr)
2679{
2680 return ((addr + 15) & -16);
2681}
2682
2683extern void
2684sparc_print_extra_frame_info (struct frame_info *fi)
2685{
2686 if (fi && fi->extra_info && fi->extra_info->flat)
2687 printf_filtered (" flat, pc saved at 0x%s, fp saved at 0x%s\n",
2688 paddr_nz (fi->extra_info->pc_addr),
2689 paddr_nz (fi->extra_info->fp_addr));
2690}
2691
2692/* MULTI_ARCH support */
2693
fa88f677 2694static const char *
5af923b0
MS
2695sparc32_register_name (int regno)
2696{
2697 static char *register_names[] =
2698 { "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
2699 "o0", "o1", "o2", "o3", "o4", "o5", "sp", "o7",
2700 "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
2701 "i0", "i1", "i2", "i3", "i4", "i5", "fp", "i7",
2702
2703 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
2704 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
2705 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
2706 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
2707
2708 "y", "psr", "wim", "tbr", "pc", "npc", "fpsr", "cpsr"
2709 };
2710
2711 if (regno < 0 ||
2712 regno >= (sizeof (register_names) / sizeof (register_names[0])))
2713 return NULL;
2714 else
2715 return register_names[regno];
2716}
2717
fa88f677 2718static const char *
5af923b0
MS
2719sparc64_register_name (int regno)
2720{
2721 static char *register_names[] =
2722 { "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
2723 "o0", "o1", "o2", "o3", "o4", "o5", "sp", "o7",
2724 "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
2725 "i0", "i1", "i2", "i3", "i4", "i5", "fp", "i7",
2726
2727 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
2728 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
2729 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
2730 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
2731 "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46",
2732 "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62",
2733
2734 "pc", "npc", "ccr", "fsr", "fprs", "y", "asi", "ver",
2735 "tick", "pil", "pstate", "tstate", "tba", "tl", "tt", "tpc",
2736 "tnpc", "wstate", "cwp", "cansave", "canrestore", "cleanwin", "otherwin",
2737 "asr16", "asr17", "asr18", "asr19", "asr20", "asr21", "asr22", "asr23",
2738 "asr24", "asr25", "asr26", "asr27", "asr28", "asr29", "asr30", "asr31",
2739 /* These are here at the end to simplify removing them if we have to. */
2740 "icc", "xcc", "fcc0", "fcc1", "fcc2", "fcc3"
2741 };
2742
2743 if (regno < 0 ||
2744 regno >= (sizeof (register_names) / sizeof (register_names[0])))
2745 return NULL;
2746 else
2747 return register_names[regno];
2748}
2749
fa88f677 2750static const char *
5af923b0
MS
2751sparclite_register_name (int regno)
2752{
2753 static char *register_names[] =
2754 { "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
2755 "o0", "o1", "o2", "o3", "o4", "o5", "sp", "o7",
2756 "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
2757 "i0", "i1", "i2", "i3", "i4", "i5", "fp", "i7",
2758
2759 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
2760 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
2761 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
2762 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
2763
2764 "y", "psr", "wim", "tbr", "pc", "npc", "fpsr", "cpsr",
2765 "dia1", "dia2", "dda1", "dda2", "ddv1", "ddv2", "dcr", "dsr"
2766 };
2767
2768 if (regno < 0 ||
2769 regno >= (sizeof (register_names) / sizeof (register_names[0])))
2770 return NULL;
2771 else
2772 return register_names[regno];
2773}
2774
fa88f677 2775static const char *
5af923b0
MS
2776sparclet_register_name (int regno)
2777{
2778 static char *register_names[] =
2779 { "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
2780 "o0", "o1", "o2", "o3", "o4", "o5", "sp", "o7",
2781 "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
2782 "i0", "i1", "i2", "i3", "i4", "i5", "fp", "i7",
2783
2784 "", "", "", "", "", "", "", "", /* no floating point registers */
2785 "", "", "", "", "", "", "", "",
2786 "", "", "", "", "", "", "", "",
2787 "", "", "", "", "", "", "", "",
2788
2789 "y", "psr", "wim", "tbr", "pc", "npc", "", "", /* no FPSR or CPSR */
2790 "ccsr", "ccpr", "cccrcr", "ccor", "ccobr", "ccibr", "ccir", "",
2791
2792 /* ASR15 ASR19 (don't display them) */
2793 "asr1", "", "asr17", "asr18", "", "asr20", "asr21", "asr22"
2794 /* None of the rest get displayed */
2795#if 0
2796 "awr0", "awr1", "awr2", "awr3", "awr4", "awr5", "awr6", "awr7",
2797 "awr8", "awr9", "awr10", "awr11", "awr12", "awr13", "awr14", "awr15",
2798 "awr16", "awr17", "awr18", "awr19", "awr20", "awr21", "awr22", "awr23",
2799 "awr24", "awr25", "awr26", "awr27", "awr28", "awr29", "awr30", "awr31",
2800 "apsr"
2801#endif /* 0 */
2802 };
2803
2804 if (regno < 0 ||
2805 regno >= (sizeof (register_names) / sizeof (register_names[0])))
2806 return NULL;
2807 else
2808 return register_names[regno];
2809}
2810
2811CORE_ADDR
2812sparc_push_return_address (CORE_ADDR pc_unused, CORE_ADDR sp)
2813{
2814 if (CALL_DUMMY_LOCATION == AT_ENTRY_POINT)
2815 {
2816 /* The return PC of the dummy_frame is the former 'current' PC
2817 (where we were before we made the target function call).
2818 This is saved in %i7 by push_dummy_frame.
2819
2820 We will save the 'call dummy location' (ie. the address
2821 to which the target function will return) in %o7.
2822 This address will actually be the program's entry point.
2823 There will be a special call_dummy breakpoint there. */
2824
2825 write_register (O7_REGNUM,
2826 CALL_DUMMY_ADDRESS () - 8);
2827 }
2828
2829 return sp;
2830}
2831
2832/* Should call_function allocate stack space for a struct return? */
2833
2834static int
2835sparc64_use_struct_convention (int gcc_p, struct type *type)
2836{
2837 return (TYPE_LENGTH (type) > 32);
2838}
2839
2840/* Store the address of the place in which to copy the structure the
2841 subroutine will return. This is called from call_function_by_hand.
2842 The ultimate mystery is, tho, what is the value "16"?
2843
2844 MVS: That's the offset from where the sp is now, to where the
2845 subroutine is gonna expect to find the struct return address. */
2846
2847static void
2848sparc32_store_struct_return (CORE_ADDR addr, CORE_ADDR sp)
2849{
2850 char *val;
2851 CORE_ADDR o7;
2852
2853 val = alloca (SPARC_INTREG_SIZE);
2854 store_unsigned_integer (val, SPARC_INTREG_SIZE, addr);
2855 write_memory (sp + (16 * SPARC_INTREG_SIZE), val, SPARC_INTREG_SIZE);
2856
2857 if (CALL_DUMMY_LOCATION == AT_ENTRY_POINT)
2858 {
2859 /* Now adjust the value of the link register, which was previously
2860 stored by push_return_address. Functions that return structs are
2861 peculiar in that they return to link register + 12, rather than
2862 link register + 8. */
2863
2864 o7 = read_register (O7_REGNUM);
2865 write_register (O7_REGNUM, o7 - 4);
2866 }
2867}
2868
2869static void
2870sparc64_store_struct_return (CORE_ADDR addr, CORE_ADDR sp)
2871{
2872 /* FIXME: V9 uses %o0 for this. */
2873 /* FIXME MVS: Only for small enough structs!!! */
2acceee2 2874
5af923b0
MS
2875 target_write_memory (sp + (16 * SPARC_INTREG_SIZE),
2876 (char *) &addr, SPARC_INTREG_SIZE);
2877#if 0
2878 if (CALL_DUMMY_LOCATION == AT_ENTRY_POINT)
2879 {
2880 /* Now adjust the value of the link register, which was previously
2881 stored by push_return_address. Functions that return structs are
2882 peculiar in that they return to link register + 12, rather than
2883 link register + 8. */
2884
2885 write_register (O7_REGNUM, read_register (O7_REGNUM) - 4);
2886 }
c906108c 2887#endif
5af923b0
MS
2888}
2889
2890/* Default target data type for register REGNO. */
2891
2892static struct type *
2893sparc32_register_virtual_type (int regno)
2894{
2895 if (regno == PC_REGNUM ||
2896 regno == FP_REGNUM ||
2897 regno == SP_REGNUM)
2898 return builtin_type_unsigned_int;
2899 if (regno < 32)
2900 return builtin_type_int;
2901 if (regno < 64)
2902 return builtin_type_float;
2903 return builtin_type_int;
2904}
2905
2906static struct type *
2907sparc64_register_virtual_type (int regno)
2908{
2909 if (regno == PC_REGNUM ||
2910 regno == FP_REGNUM ||
2911 regno == SP_REGNUM)
2912 return builtin_type_unsigned_long_long;
2913 if (regno < 32)
2914 return builtin_type_long_long;
2915 if (regno < 64)
2916 return builtin_type_float;
2917 if (regno < 80)
2918 return builtin_type_double;
2919 return builtin_type_long_long;
2920}
2921
2922/* Number of bytes of storage in the actual machine representation for
2923 register REGNO. */
2924
2925static int
2926sparc32_register_size (int regno)
2927{
2928 return 4;
2929}
2930
2931static int
2932sparc64_register_size (int regno)
2933{
2934 return (regno < 32 ? 8 : regno < 64 ? 4 : 8);
2935}
2936
2937/* Index within the `registers' buffer of the first byte of the space
2938 for register REGNO. */
2939
2940static int
2941sparc32_register_byte (int regno)
2942{
2943 return (regno * 4);
2944}
2945
2946static int
2947sparc64_register_byte (int regno)
2948{
2949 if (regno < 32)
2950 return regno * 8;
2951 else if (regno < 64)
2952 return 32 * 8 + (regno - 32) * 4;
2953 else if (regno < 80)
2954 return 32 * 8 + 32 * 4 + (regno - 64) * 8;
2955 else
2956 return 64 * 8 + (regno - 80) * 8;
2957}
2958
5af923b0
MS
2959/* Immediately after a function call, return the saved pc.
2960 Can't go through the frames for this because on some machines
2961 the new frame is not set up until the new function executes
2962 some instructions. */
2963
2964static CORE_ADDR
2965sparc_saved_pc_after_call (struct frame_info *fi)
2966{
2967 return sparc_pc_adjust (read_register (RP_REGNUM));
2968}
2969
2970/* Convert registers between 'raw' and 'virtual' formats.
2971 They are the same on sparc, so there's nothing to do. */
2972
2973static void
2974sparc_convert_to_virtual (int regnum, struct type *type, char *from, char *to)
2975{ /* do nothing (should never be called) */
2976}
2977
2978static void
2979sparc_convert_to_raw (struct type *type, int regnum, char *from, char *to)
2980{ /* do nothing (should never be called) */
2981}
2982
2983/* Init saved regs: nothing to do, just a place-holder function. */
2984
2985static void
2986sparc_frame_init_saved_regs (struct frame_info *fi_ignored)
2987{ /* no-op */
2988}
2989
5af923b0
MS
2990/* gdbarch fix call dummy:
2991 All this function does is rearrange the arguments before calling
2992 sparc_fix_call_dummy (which does the real work). */
2993
2994static void
2995sparc_gdbarch_fix_call_dummy (char *dummy,
2996 CORE_ADDR pc,
2997 CORE_ADDR fun,
2998 int nargs,
2999 struct value **args,
3000 struct type *type,
3001 int gcc_p)
3002{
3003 if (CALL_DUMMY_LOCATION == ON_STACK)
3004 sparc_fix_call_dummy (dummy, pc, fun, type, gcc_p);
3005}
3006
5af923b0
MS
3007/* CALL_DUMMY_ADDRESS: fetch the breakpoint address for a call dummy. */
3008
3009static CORE_ADDR
3010sparc_call_dummy_address (void)
3011{
3012 return (CALL_DUMMY_START_OFFSET) + CALL_DUMMY_BREAKPOINT_OFFSET;
3013}
3014
3015/* Supply the Y register number to those that need it. */
3016
3017int
3018sparc_y_regnum (void)
3019{
3020 return gdbarch_tdep (current_gdbarch)->y_regnum;
3021}
3022
3023int
3024sparc_reg_struct_has_addr (int gcc_p, struct type *type)
3025{
3026 if (GDB_TARGET_IS_SPARC64)
3027 return (TYPE_LENGTH (type) > 32);
3028 else
3029 return (gcc_p != 1);
3030}
3031
3032int
3033sparc_intreg_size (void)
3034{
3035 return SPARC_INTREG_SIZE;
3036}
3037
3038static int
3039sparc_return_value_on_stack (struct type *type)
3040{
3041 if (TYPE_CODE (type) == TYPE_CODE_FLT &&
3042 TYPE_LENGTH (type) > 8)
3043 return 1;
3044 else
3045 return 0;
3046}
3047
3048/*
3049 * Gdbarch "constructor" function.
3050 */
3051
3052#define SPARC32_CALL_DUMMY_ON_STACK
3053
3054#define SPARC_SP_REGNUM 14
3055#define SPARC_FP_REGNUM 30
3056#define SPARC_FP0_REGNUM 32
3057#define SPARC32_NPC_REGNUM 69
3058#define SPARC32_PC_REGNUM 68
3059#define SPARC32_Y_REGNUM 64
3060#define SPARC64_PC_REGNUM 80
3061#define SPARC64_NPC_REGNUM 81
3062#define SPARC64_Y_REGNUM 85
3063
3064static struct gdbarch *
3065sparc_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
3066{
3067 struct gdbarch *gdbarch;
3068 struct gdbarch_tdep *tdep;
3069
3070 static LONGEST call_dummy_32[] =
3071 { 0xbc100001, 0x9de38000, 0xbc100002, 0xbe100003,
3072 0xda03a058, 0xd803a054, 0xd603a050, 0xd403a04c,
3073 0xd203a048, 0x40000000, 0xd003a044, 0x01000000,
3074 0x91d02001, 0x01000000
3075 };
3076 static LONGEST call_dummy_64[] =
3077 { 0x9de3bec0fd3fa7f7LL, 0xf93fa7eff53fa7e7LL,
3078 0xf13fa7dfed3fa7d7LL, 0xe93fa7cfe53fa7c7LL,
3079 0xe13fa7bfdd3fa7b7LL, 0xd93fa7afd53fa7a7LL,
3080 0xd13fa79fcd3fa797LL, 0xc93fa78fc53fa787LL,
3081 0xc13fa77fcc3fa777LL, 0xc83fa76fc43fa767LL,
3082 0xc03fa75ffc3fa757LL, 0xf83fa74ff43fa747LL,
3083 0xf03fa73f01000000LL, 0x0100000001000000LL,
3084 0x0100000091580000LL, 0xd027a72b93500000LL,
3085 0xd027a72791480000LL, 0xd027a72391400000LL,
3086 0xd027a71fda5ba8a7LL, 0xd85ba89fd65ba897LL,
3087 0xd45ba88fd25ba887LL, 0x9fc02000d05ba87fLL,
3088 0x0100000091d02001LL, 0x0100000001000000LL
3089 };
3090 static LONGEST call_dummy_nil[] = {0};
3091
ef3cf062
JT
3092 /* Try to determine the OS ABI of the object we are loading. */
3093
4be87837
DJ
3094 if (info.abfd != NULL
3095 && info.osabi == GDB_OSABI_UNKNOWN)
ef3cf062 3096 {
4be87837
DJ
3097 /* If it's an ELF file, assume it's Solaris. */
3098 if (bfd_get_flavour (info.abfd) == bfd_target_elf_flavour)
3099 info.osabi = GDB_OSABI_SOLARIS;
ef3cf062
JT
3100 }
3101
5af923b0 3102 /* First see if there is already a gdbarch that can satisfy the request. */
4be87837
DJ
3103 arches = gdbarch_list_lookup_by_info (arches, &info);
3104 if (arches != NULL)
3105 return arches->gdbarch;
5af923b0
MS
3106
3107 /* None found: is the request for a sparc architecture? */
aca21d9a 3108 if (info.bfd_arch_info->arch != bfd_arch_sparc)
5af923b0
MS
3109 return NULL; /* No; then it's not for us. */
3110
3111 /* Yes: create a new gdbarch for the specified machine type. */
3112 tdep = (struct gdbarch_tdep *) xmalloc (sizeof (struct gdbarch_tdep));
3113 gdbarch = gdbarch_alloc (&info, tdep);
3114
3115 /* First set settings that are common for all sparc architectures. */
3116 set_gdbarch_believe_pcc_promotion (gdbarch, 1);
3117 set_gdbarch_breakpoint_from_pc (gdbarch, memory_breakpoint_from_pc);
5af923b0
MS
3118 set_gdbarch_call_dummy_breakpoint_offset_p (gdbarch, 1);
3119 set_gdbarch_call_dummy_p (gdbarch, 1);
3120 set_gdbarch_call_dummy_stack_adjust_p (gdbarch, 1);
3121 set_gdbarch_decr_pc_after_break (gdbarch, 0);
3122 set_gdbarch_double_bit (gdbarch, 8 * TARGET_CHAR_BIT);
26e9b323 3123 set_gdbarch_deprecated_extract_struct_value_address (gdbarch, sparc_extract_struct_value_address);
5af923b0
MS
3124 set_gdbarch_fix_call_dummy (gdbarch, sparc_gdbarch_fix_call_dummy);
3125 set_gdbarch_float_bit (gdbarch, 4 * TARGET_CHAR_BIT);
3126 set_gdbarch_fp_regnum (gdbarch, SPARC_FP_REGNUM);
3127 set_gdbarch_fp0_regnum (gdbarch, SPARC_FP0_REGNUM);
5af923b0
MS
3128 set_gdbarch_frame_chain (gdbarch, sparc_frame_chain);
3129 set_gdbarch_frame_init_saved_regs (gdbarch, sparc_frame_init_saved_regs);
5af923b0
MS
3130 set_gdbarch_frame_num_args (gdbarch, frame_num_args_unknown);
3131 set_gdbarch_frame_saved_pc (gdbarch, sparc_frame_saved_pc);
3132 set_gdbarch_frameless_function_invocation (gdbarch,
3133 frameless_look_for_prologue);
3134 set_gdbarch_get_saved_register (gdbarch, sparc_get_saved_register);
5af923b0
MS
3135 set_gdbarch_init_extra_frame_info (gdbarch, sparc_init_extra_frame_info);
3136 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
3137 set_gdbarch_int_bit (gdbarch, 4 * TARGET_CHAR_BIT);
3138 set_gdbarch_long_double_bit (gdbarch, 16 * TARGET_CHAR_BIT);
3139 set_gdbarch_long_long_bit (gdbarch, 8 * TARGET_CHAR_BIT);
3140 set_gdbarch_max_register_raw_size (gdbarch, 8);
3141 set_gdbarch_max_register_virtual_size (gdbarch, 8);
5af923b0
MS
3142 set_gdbarch_pop_frame (gdbarch, sparc_pop_frame);
3143 set_gdbarch_push_return_address (gdbarch, sparc_push_return_address);
3144 set_gdbarch_push_dummy_frame (gdbarch, sparc_push_dummy_frame);
3145 set_gdbarch_read_pc (gdbarch, generic_target_read_pc);
3146 set_gdbarch_register_convert_to_raw (gdbarch, sparc_convert_to_raw);
3147 set_gdbarch_register_convert_to_virtual (gdbarch,
3148 sparc_convert_to_virtual);
3149 set_gdbarch_register_convertible (gdbarch,
3150 generic_register_convertible_not);
3151 set_gdbarch_reg_struct_has_addr (gdbarch, sparc_reg_struct_has_addr);
3152 set_gdbarch_return_value_on_stack (gdbarch, sparc_return_value_on_stack);
3153 set_gdbarch_saved_pc_after_call (gdbarch, sparc_saved_pc_after_call);
9319a2fe 3154 set_gdbarch_prologue_frameless_p (gdbarch, sparc_prologue_frameless_p);
5af923b0 3155 set_gdbarch_short_bit (gdbarch, 2 * TARGET_CHAR_BIT);
f510d44e 3156 set_gdbarch_skip_prologue (gdbarch, sparc_skip_prologue);
5af923b0 3157 set_gdbarch_sp_regnum (gdbarch, SPARC_SP_REGNUM);
07555a72 3158 set_gdbarch_deprecated_use_generic_dummy_frames (gdbarch, 0);
5af923b0
MS
3159 set_gdbarch_write_pc (gdbarch, generic_target_write_pc);
3160
3161 /*
3162 * Settings that depend only on 32/64 bit word size
3163 */
3164
3165 switch (info.bfd_arch_info->mach)
3166 {
3167 case bfd_mach_sparc:
3168 case bfd_mach_sparc_sparclet:
3169 case bfd_mach_sparc_sparclite:
3170 case bfd_mach_sparc_v8plus:
3171 case bfd_mach_sparc_v8plusa:
3172 case bfd_mach_sparc_sparclite_le:
3173 /* 32-bit machine types: */
3174
3175#ifdef SPARC32_CALL_DUMMY_ON_STACK
ae45cd16 3176 set_gdbarch_deprecated_pc_in_call_dummy (gdbarch, deprecated_pc_in_call_dummy_on_stack);
5af923b0
MS
3177 set_gdbarch_call_dummy_address (gdbarch, sparc_call_dummy_address);
3178 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 0x30);
3179 set_gdbarch_call_dummy_length (gdbarch, 0x38);
7e57f5f4
AC
3180
3181 /* NOTE: cagney/2002-04-26: Based from info posted by Peter
3182 Schauer around Oct '99. Briefly, due to aspects of the SPARC
3183 ABI, it isn't possible to use ON_STACK with a strictly
3184 compliant compiler.
3185
3186 Peter Schauer writes ...
3187
3188 No, any call from GDB to a user function returning a
3189 struct/union will fail miserably. Try this:
3190
3191 *NOINDENT*
3192 struct x
3193 {
3194 int a[4];
3195 };
3196
3197 struct x gx;
3198
3199 struct x
3200 sret ()
3201 {
3202 return gx;
3203 }
3204
3205 main ()
3206 {
3207 int i;
3208 for (i = 0; i < 4; i++)
3209 gx.a[i] = i + 1;
3210 gx = sret ();
3211 }
3212 *INDENT*
3213
3214 Set a breakpoint at the gx = sret () statement, run to it and
3215 issue a `print sret()'. It will not succed with your
3216 approach, and I doubt that continuing the program will work
3217 as well.
3218
3219 For details of the ABI see the Sparc Architecture Manual. I
3220 have Version 8 (Prentice Hall ISBN 0-13-825001-4) and the
3221 calling conventions for functions returning aggregate values
3222 are explained in Appendix D.3. */
3223
5af923b0
MS
3224 set_gdbarch_call_dummy_location (gdbarch, ON_STACK);
3225 set_gdbarch_call_dummy_words (gdbarch, call_dummy_32);
3226#else
ae45cd16 3227 set_gdbarch_deprecated_pc_in_call_dummy (gdbarch, deprecated_pc_in_call_dummy_at_entry_point);
5af923b0
MS
3228 set_gdbarch_call_dummy_address (gdbarch, entry_point_address);
3229 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 0);
3230 set_gdbarch_call_dummy_length (gdbarch, 0);
5af923b0
MS
3231 set_gdbarch_call_dummy_words (gdbarch, call_dummy_nil);
3232#endif
3233 set_gdbarch_call_dummy_stack_adjust (gdbarch, 68);
3234 set_gdbarch_call_dummy_start_offset (gdbarch, 0);
3235 set_gdbarch_frame_args_skip (gdbarch, 68);
3236 set_gdbarch_function_start_offset (gdbarch, 0);
3237 set_gdbarch_long_bit (gdbarch, 4 * TARGET_CHAR_BIT);
3238 set_gdbarch_npc_regnum (gdbarch, SPARC32_NPC_REGNUM);
3239 set_gdbarch_pc_regnum (gdbarch, SPARC32_PC_REGNUM);
3240 set_gdbarch_ptr_bit (gdbarch, 4 * TARGET_CHAR_BIT);
3241 set_gdbarch_push_arguments (gdbarch, sparc32_push_arguments);
3242 set_gdbarch_read_fp (gdbarch, generic_target_read_fp);
3243 set_gdbarch_read_sp (gdbarch, generic_target_read_sp);
3244
3245 set_gdbarch_register_byte (gdbarch, sparc32_register_byte);
3246 set_gdbarch_register_raw_size (gdbarch, sparc32_register_size);
3247 set_gdbarch_register_size (gdbarch, 4);
3248 set_gdbarch_register_virtual_size (gdbarch, sparc32_register_size);
3249 set_gdbarch_register_virtual_type (gdbarch,
3250 sparc32_register_virtual_type);
3251#ifdef SPARC32_CALL_DUMMY_ON_STACK
3252 set_gdbarch_sizeof_call_dummy_words (gdbarch, sizeof (call_dummy_32));
3253#else
3254 set_gdbarch_sizeof_call_dummy_words (gdbarch, 0);
3255#endif
3256 set_gdbarch_stack_align (gdbarch, sparc32_stack_align);
3257 set_gdbarch_store_struct_return (gdbarch, sparc32_store_struct_return);
3258 set_gdbarch_use_struct_convention (gdbarch,
3259 generic_use_struct_convention);
5af923b0
MS
3260 set_gdbarch_write_sp (gdbarch, generic_target_write_sp);
3261 tdep->y_regnum = SPARC32_Y_REGNUM;
3262 tdep->fp_max_regnum = SPARC_FP0_REGNUM + 32;
3263 tdep->intreg_size = 4;
3264 tdep->reg_save_offset = 0x60;
3265 tdep->call_dummy_call_offset = 0x24;
3266 break;
3267
3268 case bfd_mach_sparc_v9:
3269 case bfd_mach_sparc_v9a:
3270 /* 64-bit machine types: */
3271 default: /* Any new machine type is likely to be 64-bit. */
3272
3273#ifdef SPARC64_CALL_DUMMY_ON_STACK
ae45cd16 3274 set_gdbarch_deprecated_pc_in_call_dummy (gdbarch, deprecated_pc_in_call_dummy_on_stack);
5af923b0
MS
3275 set_gdbarch_call_dummy_address (gdbarch, sparc_call_dummy_address);
3276 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 8 * 4);
3277 set_gdbarch_call_dummy_length (gdbarch, 192);
3278 set_gdbarch_call_dummy_location (gdbarch, ON_STACK);
3279 set_gdbarch_call_dummy_start_offset (gdbarch, 148);
3280 set_gdbarch_call_dummy_words (gdbarch, call_dummy_64);
3281#else
ae45cd16 3282 set_gdbarch_deprecated_pc_in_call_dummy (gdbarch, deprecated_pc_in_call_dummy_at_entry_point);
5af923b0
MS
3283 set_gdbarch_call_dummy_address (gdbarch, entry_point_address);
3284 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 0);
3285 set_gdbarch_call_dummy_length (gdbarch, 0);
5af923b0
MS
3286 set_gdbarch_call_dummy_start_offset (gdbarch, 0);
3287 set_gdbarch_call_dummy_words (gdbarch, call_dummy_nil);
3288#endif
3289 set_gdbarch_call_dummy_stack_adjust (gdbarch, 128);
3290 set_gdbarch_frame_args_skip (gdbarch, 136);
3291 set_gdbarch_function_start_offset (gdbarch, 0);
3292 set_gdbarch_long_bit (gdbarch, 8 * TARGET_CHAR_BIT);
3293 set_gdbarch_npc_regnum (gdbarch, SPARC64_NPC_REGNUM);
3294 set_gdbarch_pc_regnum (gdbarch, SPARC64_PC_REGNUM);
3295 set_gdbarch_ptr_bit (gdbarch, 8 * TARGET_CHAR_BIT);
3296 set_gdbarch_push_arguments (gdbarch, sparc64_push_arguments);
3297 /* NOTE different for at_entry */
3298 set_gdbarch_read_fp (gdbarch, sparc64_read_fp);
3299 set_gdbarch_read_sp (gdbarch, sparc64_read_sp);
3300 /* Some of the registers aren't 64 bits, but it's a lot simpler just
3301 to assume they all are (since most of them are). */
3302 set_gdbarch_register_byte (gdbarch, sparc64_register_byte);
3303 set_gdbarch_register_raw_size (gdbarch, sparc64_register_size);
3304 set_gdbarch_register_size (gdbarch, 8);
3305 set_gdbarch_register_virtual_size (gdbarch, sparc64_register_size);
3306 set_gdbarch_register_virtual_type (gdbarch,
3307 sparc64_register_virtual_type);
3308#ifdef SPARC64_CALL_DUMMY_ON_STACK
3309 set_gdbarch_sizeof_call_dummy_words (gdbarch, sizeof (call_dummy_64));
3310#else
3311 set_gdbarch_sizeof_call_dummy_words (gdbarch, 0);
3312#endif
3313 set_gdbarch_stack_align (gdbarch, sparc64_stack_align);
3314 set_gdbarch_store_struct_return (gdbarch, sparc64_store_struct_return);
3315 set_gdbarch_use_struct_convention (gdbarch,
3316 sparc64_use_struct_convention);
5af923b0
MS
3317 set_gdbarch_write_sp (gdbarch, sparc64_write_sp);
3318 tdep->y_regnum = SPARC64_Y_REGNUM;
3319 tdep->fp_max_regnum = SPARC_FP0_REGNUM + 48;
3320 tdep->intreg_size = 8;
3321 tdep->reg_save_offset = 0x90;
3322 tdep->call_dummy_call_offset = 148 + 4 * 5;
3323 break;
3324 }
3325
3326 /*
3327 * Settings that vary per-architecture:
3328 */
3329
3330 switch (info.bfd_arch_info->mach)
3331 {
3332 case bfd_mach_sparc:
26e9b323 3333 set_gdbarch_deprecated_extract_return_value (gdbarch, sparc32_extract_return_value);
5af923b0
MS
3334 set_gdbarch_num_regs (gdbarch, 72);
3335 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4);
3336 set_gdbarch_register_name (gdbarch, sparc32_register_name);
ebba8386 3337 set_gdbarch_deprecated_store_return_value (gdbarch, sparc_store_return_value);
5af923b0
MS
3338 tdep->has_fpu = 1; /* (all but sparclet and sparclite) */
3339 tdep->fp_register_bytes = 32 * 4;
3340 tdep->print_insn_mach = bfd_mach_sparc;
3341 break;
3342 case bfd_mach_sparc_sparclet:
26e9b323 3343 set_gdbarch_deprecated_extract_return_value (gdbarch, sparclet_extract_return_value);
5af923b0
MS
3344 set_gdbarch_num_regs (gdbarch, 32 + 32 + 8 + 8 + 8);
3345 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4 + 8*4 + 8*4);
3346 set_gdbarch_register_name (gdbarch, sparclet_register_name);
ebba8386 3347 set_gdbarch_deprecated_store_return_value (gdbarch, sparclet_store_return_value);
5af923b0
MS
3348 tdep->has_fpu = 0; /* (all but sparclet and sparclite) */
3349 tdep->fp_register_bytes = 0;
3350 tdep->print_insn_mach = bfd_mach_sparc_sparclet;
3351 break;
3352 case bfd_mach_sparc_sparclite:
26e9b323 3353 set_gdbarch_deprecated_extract_return_value (gdbarch, sparc32_extract_return_value);
5af923b0
MS
3354 set_gdbarch_num_regs (gdbarch, 80);
3355 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4 + 8*4);
3356 set_gdbarch_register_name (gdbarch, sparclite_register_name);
ebba8386 3357 set_gdbarch_deprecated_store_return_value (gdbarch, sparc_store_return_value);
5af923b0
MS
3358 tdep->has_fpu = 0; /* (all but sparclet and sparclite) */
3359 tdep->fp_register_bytes = 0;
3360 tdep->print_insn_mach = bfd_mach_sparc_sparclite;
3361 break;
3362 case bfd_mach_sparc_v8plus:
26e9b323 3363 set_gdbarch_deprecated_extract_return_value (gdbarch, sparc32_extract_return_value);
5af923b0
MS
3364 set_gdbarch_num_regs (gdbarch, 72);
3365 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4);
3366 set_gdbarch_register_name (gdbarch, sparc32_register_name);
ebba8386 3367 set_gdbarch_deprecated_store_return_value (gdbarch, sparc_store_return_value);
5af923b0
MS
3368 tdep->print_insn_mach = bfd_mach_sparc;
3369 tdep->fp_register_bytes = 32 * 4;
3370 tdep->has_fpu = 1; /* (all but sparclet and sparclite) */
3371 break;
3372 case bfd_mach_sparc_v8plusa:
26e9b323 3373 set_gdbarch_deprecated_extract_return_value (gdbarch, sparc32_extract_return_value);
5af923b0
MS
3374 set_gdbarch_num_regs (gdbarch, 72);
3375 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4);
3376 set_gdbarch_register_name (gdbarch, sparc32_register_name);
ebba8386 3377 set_gdbarch_deprecated_store_return_value (gdbarch, sparc_store_return_value);
5af923b0
MS
3378 tdep->has_fpu = 1; /* (all but sparclet and sparclite) */
3379 tdep->fp_register_bytes = 32 * 4;
3380 tdep->print_insn_mach = bfd_mach_sparc;
3381 break;
3382 case bfd_mach_sparc_sparclite_le:
26e9b323 3383 set_gdbarch_deprecated_extract_return_value (gdbarch, sparc32_extract_return_value);
5af923b0
MS
3384 set_gdbarch_num_regs (gdbarch, 80);
3385 set_gdbarch_register_bytes (gdbarch, 32*4 + 32*4 + 8*4 + 8*4);
3386 set_gdbarch_register_name (gdbarch, sparclite_register_name);
ebba8386 3387 set_gdbarch_deprecated_store_return_value (gdbarch, sparc_store_return_value);
5af923b0
MS
3388 tdep->has_fpu = 0; /* (all but sparclet and sparclite) */
3389 tdep->fp_register_bytes = 0;
3390 tdep->print_insn_mach = bfd_mach_sparc_sparclite;
3391 break;
3392 case bfd_mach_sparc_v9:
26e9b323 3393 set_gdbarch_deprecated_extract_return_value (gdbarch, sparc64_extract_return_value);
5af923b0
MS
3394 set_gdbarch_num_regs (gdbarch, 125);
3395 set_gdbarch_register_bytes (gdbarch, 32*8 + 32*8 + 45*8);
3396 set_gdbarch_register_name (gdbarch, sparc64_register_name);
ebba8386 3397 set_gdbarch_deprecated_store_return_value (gdbarch, sparc_store_return_value);
5af923b0
MS
3398 tdep->has_fpu = 1; /* (all but sparclet and sparclite) */
3399 tdep->fp_register_bytes = 64 * 4;
3400 tdep->print_insn_mach = bfd_mach_sparc_v9a;
3401 break;
3402 case bfd_mach_sparc_v9a:
26e9b323 3403 set_gdbarch_deprecated_extract_return_value (gdbarch, sparc64_extract_return_value);
5af923b0
MS
3404 set_gdbarch_num_regs (gdbarch, 125);
3405 set_gdbarch_register_bytes (gdbarch, 32*8 + 32*8 + 45*8);
3406 set_gdbarch_register_name (gdbarch, sparc64_register_name);
ebba8386 3407 set_gdbarch_deprecated_store_return_value (gdbarch, sparc_store_return_value);
5af923b0
MS
3408 tdep->has_fpu = 1; /* (all but sparclet and sparclite) */
3409 tdep->fp_register_bytes = 64 * 4;
3410 tdep->print_insn_mach = bfd_mach_sparc_v9a;
3411 break;
3412 }
3413
ef3cf062 3414 /* Hook in OS ABI-specific overrides, if they have been registered. */
4be87837 3415 gdbarch_init_osabi (info, gdbarch);
ef3cf062 3416
5af923b0
MS
3417 return gdbarch;
3418}
3419
ef3cf062
JT
3420static void
3421sparc_dump_tdep (struct gdbarch *current_gdbarch, struct ui_file *file)
3422{
3423 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
3424
3425 if (tdep == NULL)
3426 return;
3427
4be87837
DJ
3428 fprintf_unfiltered (file, "sparc_dump_tdep: has_fpu = %d\n",
3429 tdep->has_fpu);
3430 fprintf_unfiltered (file, "sparc_dump_tdep: fp_register_bytes = %d\n",
3431 tdep->fp_register_bytes);
3432 fprintf_unfiltered (file, "sparc_dump_tdep: y_regnum = %d\n",
3433 tdep->y_regnum);
3434 fprintf_unfiltered (file, "sparc_dump_tdep: fp_max_regnum = %d\n",
3435 tdep->fp_max_regnum);
3436 fprintf_unfiltered (file, "sparc_dump_tdep: intreg_size = %d\n",
3437 tdep->intreg_size);
3438 fprintf_unfiltered (file, "sparc_dump_tdep: reg_save_offset = %d\n",
3439 tdep->reg_save_offset);
3440 fprintf_unfiltered (file, "sparc_dump_tdep: call_dummy_call_offset = %d\n",
3441 tdep->call_dummy_call_offset);
3442 fprintf_unfiltered (file, "sparc_dump_tdep: print_insn_match = %d\n",
d995ff4b 3443 tdep->print_insn_mach);
ef3cf062 3444}
This page took 0.446193 seconds and 4 git commands to generate.