[POWERPC] Oprofile cleanup
[deliverable/linux.git] / include / asm-powerpc / cputable.h
CommitLineData
10b35d99
KG
1#ifndef __ASM_POWERPC_CPUTABLE_H
2#define __ASM_POWERPC_CPUTABLE_H
3
3ddfbcf1 4#include <asm/asm-compat.h>
10b35d99
KG
5
6#define PPC_FEATURE_32 0x80000000
7#define PPC_FEATURE_64 0x40000000
8#define PPC_FEATURE_601_INSTR 0x20000000
9#define PPC_FEATURE_HAS_ALTIVEC 0x10000000
10#define PPC_FEATURE_HAS_FPU 0x08000000
11#define PPC_FEATURE_HAS_MMU 0x04000000
12#define PPC_FEATURE_HAS_4xxMAC 0x02000000
13#define PPC_FEATURE_UNIFIED_CACHE 0x01000000
14#define PPC_FEATURE_HAS_SPE 0x00800000
15#define PPC_FEATURE_HAS_EFP_SINGLE 0x00400000
16#define PPC_FEATURE_HAS_EFP_DOUBLE 0x00200000
98599013 17#define PPC_FEATURE_NO_TB 0x00100000
a7ddc5e8
PM
18#define PPC_FEATURE_POWER4 0x00080000
19#define PPC_FEATURE_POWER5 0x00040000
20#define PPC_FEATURE_POWER5_PLUS 0x00020000
21#define PPC_FEATURE_CELL 0x00010000
80f15dc7 22#define PPC_FEATURE_BOOKE 0x00008000
aa5cb021
BH
23#define PPC_FEATURE_SMT 0x00004000
24#define PPC_FEATURE_ICACHE_SNOOP 0x00002000
03054d51 25#define PPC_FEATURE_ARCH_2_05 0x00001000
b3ebd1d8 26#define PPC_FEATURE_PA6T 0x00000800
974a76f5
PM
27#define PPC_FEATURE_HAS_DFP 0x00000400
28#define PPC_FEATURE_POWER6_EXT 0x00000200
10b35d99 29
fab5db97
PM
30#define PPC_FEATURE_TRUE_LE 0x00000002
31#define PPC_FEATURE_PPC_LE 0x00000001
32
10b35d99
KG
33#ifdef __KERNEL__
34#ifndef __ASSEMBLY__
35
36/* This structure can grow, it's real size is used by head.S code
37 * via the mkdefs mechanism.
38 */
39struct cpu_spec;
10b35d99 40
10b35d99 41typedef void (*cpu_setup_t)(unsigned long offset, struct cpu_spec* spec);
f39b7a55 42typedef void (*cpu_restore_t)(void);
10b35d99 43
32a33994 44enum powerpc_oprofile_type {
7a45fb19
AW
45 PPC_OPROFILE_INVALID = 0,
46 PPC_OPROFILE_RS64 = 1,
47 PPC_OPROFILE_POWER4 = 2,
48 PPC_OPROFILE_G4 = 3,
49 PPC_OPROFILE_BOOKE = 4,
18f2190d 50 PPC_OPROFILE_CELL = 5,
32a33994
AB
51};
52
10b35d99
KG
53struct cpu_spec {
54 /* CPU is matched via (PVR & pvr_mask) == pvr_value */
55 unsigned int pvr_mask;
56 unsigned int pvr_value;
57
58 char *cpu_name;
59 unsigned long cpu_features; /* Kernel features */
60 unsigned int cpu_user_features; /* Userland features */
61
62 /* cache line sizes */
63 unsigned int icache_bsize;
64 unsigned int dcache_bsize;
65
66 /* number of performance monitor counters */
67 unsigned int num_pmcs;
68
69 /* this is called to initialize various CPU bits like L1 cache,
70 * BHT, SPD, etc... from head.S before branching to identify_machine
71 */
72 cpu_setup_t cpu_setup;
f39b7a55
OJ
73 /* Used to restore cpu setup on secondary processors and at resume */
74 cpu_restore_t cpu_restore;
10b35d99
KG
75
76 /* Used by oprofile userspace to select the right counters */
77 char *oprofile_cpu_type;
78
79 /* Processor specific oprofile operations */
32a33994 80 enum powerpc_oprofile_type oprofile_type;
80f15dc7 81
e78dbc80
MN
82 /* Bit locations inside the mmcra change */
83 unsigned long oprofile_mmcra_sihv;
84 unsigned long oprofile_mmcra_sipr;
85
86 /* Bits to clear during an oprofile exception */
87 unsigned long oprofile_mmcra_clear;
88
80f15dc7
PM
89 /* Name of processor class, for the ELF AT_PLATFORM entry */
90 char *platform;
10b35d99
KG
91};
92
10b35d99 93extern struct cpu_spec *cur_cpu_spec;
10b35d99 94
42c4aaad
BH
95extern unsigned int __start___ftr_fixup, __stop___ftr_fixup;
96
974a76f5 97extern struct cpu_spec *identify_cpu(unsigned long offset, unsigned int pvr);
0909c8c2
BH
98extern void do_feature_fixups(unsigned long value, void *fixup_start,
99 void *fixup_end);
9b6b563c 100
10b35d99
KG
101#endif /* __ASSEMBLY__ */
102
103/* CPU kernel features */
104
105/* Retain the 32b definitions all use bottom half of word */
106#define CPU_FTR_SPLIT_ID_CACHE ASM_CONST(0x0000000000000001)
107#define CPU_FTR_L2CR ASM_CONST(0x0000000000000002)
108#define CPU_FTR_SPEC7450 ASM_CONST(0x0000000000000004)
109#define CPU_FTR_ALTIVEC ASM_CONST(0x0000000000000008)
110#define CPU_FTR_TAU ASM_CONST(0x0000000000000010)
111#define CPU_FTR_CAN_DOZE ASM_CONST(0x0000000000000020)
112#define CPU_FTR_USE_TB ASM_CONST(0x0000000000000040)
113#define CPU_FTR_604_PERF_MON ASM_CONST(0x0000000000000080)
114#define CPU_FTR_601 ASM_CONST(0x0000000000000100)
115#define CPU_FTR_HPTE_TABLE ASM_CONST(0x0000000000000200)
116#define CPU_FTR_CAN_NAP ASM_CONST(0x0000000000000400)
117#define CPU_FTR_L3CR ASM_CONST(0x0000000000000800)
118#define CPU_FTR_L3_DISABLE_NAP ASM_CONST(0x0000000000001000)
119#define CPU_FTR_NAP_DISABLE_L2_PR ASM_CONST(0x0000000000002000)
120#define CPU_FTR_DUAL_PLL_750FX ASM_CONST(0x0000000000004000)
121#define CPU_FTR_NO_DPM ASM_CONST(0x0000000000008000)
122#define CPU_FTR_HAS_HIGH_BATS ASM_CONST(0x0000000000010000)
123#define CPU_FTR_NEED_COHERENT ASM_CONST(0x0000000000020000)
124#define CPU_FTR_NO_BTIC ASM_CONST(0x0000000000040000)
125#define CPU_FTR_BIG_PHYS ASM_CONST(0x0000000000080000)
3d15910b 126#define CPU_FTR_NODSISRALIGN ASM_CONST(0x0000000000100000)
fab5db97
PM
127#define CPU_FTR_PPC_LE ASM_CONST(0x0000000000200000)
128#define CPU_FTR_REAL_LE ASM_CONST(0x0000000000400000)
aa42c69c 129#define CPU_FTR_FPU_UNAVAILABLE ASM_CONST(0x0000000000800000)
10b35d99 130
3965f8c5
PM
131/*
132 * Add the 64-bit processor unique features in the top half of the word;
133 * on 32-bit, make the names available but defined to be 0.
134 */
10b35d99 135#ifdef __powerpc64__
3965f8c5 136#define LONG_ASM_CONST(x) ASM_CONST(x)
10b35d99 137#else
3965f8c5 138#define LONG_ASM_CONST(x) 0
10b35d99
KG
139#endif
140
3965f8c5
PM
141#define CPU_FTR_SLB LONG_ASM_CONST(0x0000000100000000)
142#define CPU_FTR_16M_PAGE LONG_ASM_CONST(0x0000000200000000)
143#define CPU_FTR_TLBIEL LONG_ASM_CONST(0x0000000400000000)
144#define CPU_FTR_NOEXECUTE LONG_ASM_CONST(0x0000000800000000)
145#define CPU_FTR_IABR LONG_ASM_CONST(0x0000002000000000)
146#define CPU_FTR_MMCRA LONG_ASM_CONST(0x0000004000000000)
147#define CPU_FTR_CTRL LONG_ASM_CONST(0x0000008000000000)
148#define CPU_FTR_SMT LONG_ASM_CONST(0x0000010000000000)
149#define CPU_FTR_COHERENT_ICACHE LONG_ASM_CONST(0x0000020000000000)
150#define CPU_FTR_LOCKLESS_TLBIE LONG_ASM_CONST(0x0000040000000000)
151#define CPU_FTR_CI_LARGE_PAGE LONG_ASM_CONST(0x0000100000000000)
152#define CPU_FTR_PAUSE_ZERO LONG_ASM_CONST(0x0000200000000000)
153#define CPU_FTR_PURR LONG_ASM_CONST(0x0000400000000000)
859deea9 154#define CPU_FTR_CELL_TB_BUG LONG_ASM_CONST(0x0000800000000000)
974a76f5 155#define CPU_FTR_SPURR LONG_ASM_CONST(0x0001000000000000)
4c198557 156#define CPU_FTR_DSCR LONG_ASM_CONST(0x0002000000000000)
3965f8c5 157
10b35d99
KG
158#ifndef __ASSEMBLY__
159
0470466d
SR
160#define CPU_FTR_PPCAS_ARCH_V2 (CPU_FTR_SLB | \
161 CPU_FTR_TLBIEL | CPU_FTR_NOEXECUTE | \
162 CPU_FTR_NODSISRALIGN | CPU_FTR_16M_PAGE)
10b35d99
KG
163
164/* We only set the altivec features if the kernel was compiled with altivec
165 * support
166 */
167#ifdef CONFIG_ALTIVEC
168#define CPU_FTR_ALTIVEC_COMP CPU_FTR_ALTIVEC
169#define PPC_FEATURE_HAS_ALTIVEC_COMP PPC_FEATURE_HAS_ALTIVEC
170#else
171#define CPU_FTR_ALTIVEC_COMP 0
172#define PPC_FEATURE_HAS_ALTIVEC_COMP 0
173#endif
174
175/* We need to mark all pages as being coherent if we're SMP or we
1775dbbc
KG
176 * have a 74[45]x and an MPC107 host bridge. Also 83xx requires
177 * it for PCI "streaming/prefetch" to work properly.
10b35d99 178 */
1775dbbc
KG
179#if defined(CONFIG_SMP) || defined(CONFIG_MPC10X_BRIDGE) \
180 || defined(CONFIG_PPC_83xx)
10b35d99
KG
181#define CPU_FTR_COMMON CPU_FTR_NEED_COHERENT
182#else
183#define CPU_FTR_COMMON 0
184#endif
185
186/* The powersave features NAP & DOZE seems to confuse BDI when
187 debugging. So if a BDI is used, disable theses
188 */
189#ifndef CONFIG_BDI_SWITCH
190#define CPU_FTR_MAYBE_CAN_DOZE CPU_FTR_CAN_DOZE
191#define CPU_FTR_MAYBE_CAN_NAP CPU_FTR_CAN_NAP
192#else
193#define CPU_FTR_MAYBE_CAN_DOZE 0
194#define CPU_FTR_MAYBE_CAN_NAP 0
195#endif
196
197#define CLASSIC_PPC (!defined(CONFIG_8xx) && !defined(CONFIG_4xx) && \
198 !defined(CONFIG_POWER3) && !defined(CONFIG_POWER4) && \
199 !defined(CONFIG_BOOKE))
200
7c92943c
SR
201#define CPU_FTRS_PPC601 (CPU_FTR_COMMON | CPU_FTR_601 | CPU_FTR_HPTE_TABLE)
202#define CPU_FTRS_603 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
203 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | \
fab5db97 204 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
7c92943c 205#define CPU_FTRS_604 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
fab5db97
PM
206 CPU_FTR_USE_TB | CPU_FTR_604_PERF_MON | CPU_FTR_HPTE_TABLE | \
207 CPU_FTR_PPC_LE)
7c92943c
SR
208#define CPU_FTRS_740_NOTAU (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
209 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
fab5db97 210 CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
7c92943c
SR
211#define CPU_FTRS_740 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
212 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
fab5db97
PM
213 CPU_FTR_TAU | CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP | \
214 CPU_FTR_PPC_LE)
7c92943c
SR
215#define CPU_FTRS_750 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
216 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
fab5db97
PM
217 CPU_FTR_TAU | CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP | \
218 CPU_FTR_PPC_LE)
7c92943c
SR
219#define CPU_FTRS_750FX1 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
220 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
221 CPU_FTR_TAU | CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP | \
fab5db97 222 CPU_FTR_DUAL_PLL_750FX | CPU_FTR_NO_DPM | CPU_FTR_PPC_LE)
7c92943c
SR
223#define CPU_FTRS_750FX2 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
224 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
225 CPU_FTR_TAU | CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP | \
fab5db97 226 CPU_FTR_NO_DPM | CPU_FTR_PPC_LE)
7c92943c
SR
227#define CPU_FTRS_750FX (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
228 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
229 CPU_FTR_TAU | CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP | \
fab5db97 230 CPU_FTR_DUAL_PLL_750FX | CPU_FTR_HAS_HIGH_BATS | CPU_FTR_PPC_LE)
7c92943c
SR
231#define CPU_FTRS_750GX (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE | \
232 CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU | \
233 CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP | \
fab5db97 234 CPU_FTR_DUAL_PLL_750FX | CPU_FTR_HAS_HIGH_BATS | CPU_FTR_PPC_LE)
7c92943c
SR
235#define CPU_FTRS_7400_NOTAU (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
236 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
237 CPU_FTR_ALTIVEC_COMP | CPU_FTR_HPTE_TABLE | \
fab5db97 238 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
7c92943c
SR
239#define CPU_FTRS_7400 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
240 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
241 CPU_FTR_TAU | CPU_FTR_ALTIVEC_COMP | CPU_FTR_HPTE_TABLE | \
fab5db97 242 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
7c92943c
SR
243#define CPU_FTRS_7450_20 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
244 CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
245 CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
fab5db97 246 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
7c92943c
SR
247#define CPU_FTRS_7450_21 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
248 CPU_FTR_USE_TB | \
249 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
250 CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
251 CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
fab5db97 252 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
7c92943c
SR
253#define CPU_FTRS_7450_23 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
254 CPU_FTR_USE_TB | \
255 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
256 CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
fab5db97 257 CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
7c92943c
SR
258#define CPU_FTRS_7455_1 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
259 CPU_FTR_USE_TB | \
260 CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR | \
261 CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | CPU_FTR_HAS_HIGH_BATS | \
fab5db97 262 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
7c92943c
SR
263#define CPU_FTRS_7455_20 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
264 CPU_FTR_USE_TB | \
265 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
266 CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
267 CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
fab5db97 268 CPU_FTR_NEED_COHERENT | CPU_FTR_HAS_HIGH_BATS | CPU_FTR_PPC_LE)
7c92943c
SR
269#define CPU_FTRS_7455 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
270 CPU_FTR_USE_TB | \
271 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
272 CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
273 CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS | \
fab5db97 274 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
7c92943c
SR
275#define CPU_FTRS_7447_10 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
276 CPU_FTR_USE_TB | \
277 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
278 CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
279 CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS | \
fab5db97 280 CPU_FTR_NEED_COHERENT | CPU_FTR_NO_BTIC | CPU_FTR_PPC_LE)
7c92943c
SR
281#define CPU_FTRS_7447 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
282 CPU_FTR_USE_TB | \
283 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
284 CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
285 CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS | \
fab5db97 286 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
7c92943c
SR
287#define CPU_FTRS_7447A (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
288 CPU_FTR_USE_TB | \
289 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
290 CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
291 CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS | \
fab5db97 292 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
7c92943c
SR
293#define CPU_FTRS_82XX (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
294 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB)
295#define CPU_FTRS_G2_LE (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE | \
296 CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_HAS_HIGH_BATS)
297#define CPU_FTRS_E300 (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE | \
298 CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_HAS_HIGH_BATS | \
299 CPU_FTR_COMMON)
aa42c69c
KP
300#define CPU_FTRS_E300C2 (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE | \
301 CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_HAS_HIGH_BATS | \
302 CPU_FTR_COMMON | CPU_FTR_FPU_UNAVAILABLE)
7c92943c
SR
303#define CPU_FTRS_CLASSIC32 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
304 CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE)
7c92943c
SR
305#define CPU_FTRS_8XX (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB)
306#define CPU_FTRS_40X (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB | \
307 CPU_FTR_NODSISRALIGN)
308#define CPU_FTRS_44X (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB | \
309 CPU_FTR_NODSISRALIGN)
310#define CPU_FTRS_E200 (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN)
311#define CPU_FTRS_E500 (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB | \
312 CPU_FTR_NODSISRALIGN)
313#define CPU_FTRS_E500_2 (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB | \
314 CPU_FTR_BIG_PHYS | CPU_FTR_NODSISRALIGN)
315#define CPU_FTRS_GENERIC_32 (CPU_FTR_COMMON | CPU_FTR_NODSISRALIGN)
0b8e2e13
ME
316
317/* 64-bit CPUs */
7c92943c 318#define CPU_FTRS_POWER3 (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB | \
fab5db97 319 CPU_FTR_HPTE_TABLE | CPU_FTR_IABR | CPU_FTR_PPC_LE)
7c92943c
SR
320#define CPU_FTRS_RS64 (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB | \
321 CPU_FTR_HPTE_TABLE | CPU_FTR_IABR | \
322 CPU_FTR_MMCRA | CPU_FTR_CTRL)
323#define CPU_FTRS_POWER4 (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB | \
00243000
OJ
324 CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
325 CPU_FTR_MMCRA)
7c92943c 326#define CPU_FTRS_PPC970 (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB | \
00243000 327 CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
7c92943c
SR
328 CPU_FTR_ALTIVEC_COMP | CPU_FTR_CAN_NAP | CPU_FTR_MMCRA)
329#define CPU_FTRS_POWER5 (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB | \
00243000 330 CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
7c92943c
SR
331 CPU_FTR_MMCRA | CPU_FTR_SMT | \
332 CPU_FTR_COHERENT_ICACHE | CPU_FTR_LOCKLESS_TLBIE | \
e78dbc80 333 CPU_FTR_PURR)
03054d51 334#define CPU_FTRS_POWER6 (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB | \
00243000 335 CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
03054d51
AB
336 CPU_FTR_MMCRA | CPU_FTR_SMT | \
337 CPU_FTR_COHERENT_ICACHE | CPU_FTR_LOCKLESS_TLBIE | \
4c198557
AB
338 CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
339 CPU_FTR_DSCR)
7c92943c 340#define CPU_FTRS_CELL (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB | \
00243000 341 CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
7c92943c 342 CPU_FTR_ALTIVEC_COMP | CPU_FTR_MMCRA | CPU_FTR_SMT | \
859deea9 343 CPU_FTR_PAUSE_ZERO | CPU_FTR_CI_LARGE_PAGE | CPU_FTR_CELL_TB_BUG)
b3ebd1d8
OJ
344#define CPU_FTRS_PA6T (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB | \
345 CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 | \
346 CPU_FTR_ALTIVEC_COMP | CPU_FTR_CI_LARGE_PAGE | \
347 CPU_FTR_PURR | CPU_FTR_REAL_LE)
7c92943c
SR
348#define CPU_FTRS_COMPATIBLE (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB | \
349 CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2)
10b35d99 350
2406f606 351#ifdef __powerpc64__
7c92943c
SR
352#define CPU_FTRS_POSSIBLE \
353 (CPU_FTRS_POWER3 | CPU_FTRS_RS64 | CPU_FTRS_POWER4 | \
03054d51 354 CPU_FTRS_PPC970 | CPU_FTRS_POWER5 | CPU_FTRS_POWER6 | \
b3ebd1d8 355 CPU_FTRS_CELL | CPU_FTRS_PA6T)
2406f606 356#else
7c92943c
SR
357enum {
358 CPU_FTRS_POSSIBLE =
10b35d99
KG
359#if CLASSIC_PPC
360 CPU_FTRS_PPC601 | CPU_FTRS_603 | CPU_FTRS_604 | CPU_FTRS_740_NOTAU |
361 CPU_FTRS_740 | CPU_FTRS_750 | CPU_FTRS_750FX1 |
362 CPU_FTRS_750FX2 | CPU_FTRS_750FX | CPU_FTRS_750GX |
363 CPU_FTRS_7400_NOTAU | CPU_FTRS_7400 | CPU_FTRS_7450_20 |
364 CPU_FTRS_7450_21 | CPU_FTRS_7450_23 | CPU_FTRS_7455_1 |
365 CPU_FTRS_7455_20 | CPU_FTRS_7455 | CPU_FTRS_7447_10 |
366 CPU_FTRS_7447 | CPU_FTRS_7447A | CPU_FTRS_82XX |
aa42c69c
KP
367 CPU_FTRS_G2_LE | CPU_FTRS_E300 | CPU_FTRS_E300C2 |
368 CPU_FTRS_CLASSIC32 |
10b35d99
KG
369#else
370 CPU_FTRS_GENERIC_32 |
371#endif
10b35d99
KG
372#ifdef CONFIG_8xx
373 CPU_FTRS_8XX |
374#endif
375#ifdef CONFIG_40x
376 CPU_FTRS_40X |
377#endif
378#ifdef CONFIG_44x
379 CPU_FTRS_44X |
380#endif
381#ifdef CONFIG_E200
382 CPU_FTRS_E200 |
383#endif
384#ifdef CONFIG_E500
385 CPU_FTRS_E500 | CPU_FTRS_E500_2 |
386#endif
10b35d99 387 0,
7c92943c
SR
388};
389#endif /* __powerpc64__ */
10b35d99 390
2406f606 391#ifdef __powerpc64__
7c92943c
SR
392#define CPU_FTRS_ALWAYS \
393 (CPU_FTRS_POWER3 & CPU_FTRS_RS64 & CPU_FTRS_POWER4 & \
03054d51 394 CPU_FTRS_PPC970 & CPU_FTRS_POWER5 & CPU_FTRS_POWER6 & \
b3ebd1d8 395 CPU_FTRS_CELL & CPU_FTRS_PA6T & CPU_FTRS_POSSIBLE)
2406f606 396#else
7c92943c
SR
397enum {
398 CPU_FTRS_ALWAYS =
10b35d99
KG
399#if CLASSIC_PPC
400 CPU_FTRS_PPC601 & CPU_FTRS_603 & CPU_FTRS_604 & CPU_FTRS_740_NOTAU &
401 CPU_FTRS_740 & CPU_FTRS_750 & CPU_FTRS_750FX1 &
402 CPU_FTRS_750FX2 & CPU_FTRS_750FX & CPU_FTRS_750GX &
403 CPU_FTRS_7400_NOTAU & CPU_FTRS_7400 & CPU_FTRS_7450_20 &
404 CPU_FTRS_7450_21 & CPU_FTRS_7450_23 & CPU_FTRS_7455_1 &
405 CPU_FTRS_7455_20 & CPU_FTRS_7455 & CPU_FTRS_7447_10 &
406 CPU_FTRS_7447 & CPU_FTRS_7447A & CPU_FTRS_82XX &
aa42c69c
KP
407 CPU_FTRS_G2_LE & CPU_FTRS_E300 & CPU_FTRS_E300C2 &
408 CPU_FTRS_CLASSIC32 &
10b35d99
KG
409#else
410 CPU_FTRS_GENERIC_32 &
411#endif
10b35d99
KG
412#ifdef CONFIG_8xx
413 CPU_FTRS_8XX &
414#endif
415#ifdef CONFIG_40x
416 CPU_FTRS_40X &
417#endif
418#ifdef CONFIG_44x
419 CPU_FTRS_44X &
420#endif
421#ifdef CONFIG_E200
422 CPU_FTRS_E200 &
423#endif
424#ifdef CONFIG_E500
425 CPU_FTRS_E500 & CPU_FTRS_E500_2 &
426#endif
10b35d99
KG
427 CPU_FTRS_POSSIBLE,
428};
7c92943c 429#endif /* __powerpc64__ */
10b35d99
KG
430
431static inline int cpu_has_feature(unsigned long feature)
432{
433 return (CPU_FTRS_ALWAYS & feature) ||
434 (CPU_FTRS_POSSIBLE
10b35d99 435 & cur_cpu_spec->cpu_features
10b35d99
KG
436 & feature);
437}
438
439#endif /* !__ASSEMBLY__ */
440
441#ifdef __ASSEMBLY__
442
7aeb7324 443#define BEGIN_FTR_SECTION_NESTED(label) label:
0909c8c2 444#define BEGIN_FTR_SECTION BEGIN_FTR_SECTION_NESTED(97)
7aeb7324 445#define END_FTR_SECTION_NESTED(msk, val, label) \
0909c8c2 446 MAKE_FTR_SECTION_ENTRY(msk, val, label, __ftr_fixup)
7aeb7324 447#define END_FTR_SECTION(msk, val) \
0909c8c2 448 END_FTR_SECTION_NESTED(msk, val, 97)
7aeb7324 449
10b35d99
KG
450#define END_FTR_SECTION_IFSET(msk) END_FTR_SECTION((msk), (msk))
451#define END_FTR_SECTION_IFCLR(msk) END_FTR_SECTION((msk), 0)
452#endif /* __ASSEMBLY__ */
453
454#endif /* __KERNEL__ */
455#endif /* __ASM_POWERPC_CPUTABLE_H */
This page took 0.175627 seconds and 5 git commands to generate.