Merge branch 'linus' into x86/fixmap
[deliverable/linux.git] / include / asm-x86 / paravirt.h
CommitLineData
d3561b7f
RR
1#ifndef __ASM_PARAVIRT_H
2#define __ASM_PARAVIRT_H
3/* Various instructions on x86 need to be replaced for
4 * para-virtualization: those hooks are defined here. */
b239fb25
JF
5
6#ifdef CONFIG_PARAVIRT
da181a8b 7#include <asm/page.h>
658be9d3 8#include <asm/asm.h>
d3561b7f 9
139ec7c4 10/* Bitmask of what can be clobbered: usually at least eax. */
21438f7c
GOC
11#define CLBR_NONE 0
12#define CLBR_EAX (1 << 0)
13#define CLBR_ECX (1 << 1)
14#define CLBR_EDX (1 << 2)
15
16#ifdef CONFIG_X86_64
17#define CLBR_RSI (1 << 3)
18#define CLBR_RDI (1 << 4)
19#define CLBR_R8 (1 << 5)
20#define CLBR_R9 (1 << 6)
21#define CLBR_R10 (1 << 7)
22#define CLBR_R11 (1 << 8)
23#define CLBR_ANY ((1 << 9) - 1)
24#include <asm/desc_defs.h>
25#else
26/* CLBR_ANY should match all regs platform has. For i386, that's just it */
27#define CLBR_ANY ((1 << 3) - 1)
28#endif /* X86_64 */
139ec7c4 29
d3561b7f 30#ifndef __ASSEMBLY__
3dc494e8 31#include <linux/types.h>
d4c10477 32#include <linux/cpumask.h>
ce6234b5 33#include <asm/kmap_types.h>
8d947344 34#include <asm/desc_defs.h>
3dc494e8 35
ce6234b5 36struct page;
d3561b7f 37struct thread_struct;
6b68f01b 38struct desc_ptr;
d3561b7f 39struct tss_struct;
da181a8b 40struct mm_struct;
90a0a06a 41struct desc_struct;
294688c0 42
93b1eab3
JF
43/* general info */
44struct pv_info {
d3561b7f 45 unsigned int kernel_rpl;
5311ab62 46 int shared_kernel_pmd;
93b1eab3 47 int paravirt_enabled;
d3561b7f 48 const char *name;
93b1eab3 49};
d3561b7f 50
93b1eab3 51struct pv_init_ops {
139ec7c4 52 /*
93b1eab3
JF
53 * Patch may replace one of the defined code sequences with
54 * arbitrary code, subject to the same register constraints.
55 * This generally means the code is not free to clobber any
56 * registers other than EAX. The patch function should return
57 * the number of bytes of code generated, as we nop pad the
58 * rest in generic code.
139ec7c4 59 */
ab144f5e
AK
60 unsigned (*patch)(u8 type, u16 clobber, void *insnbuf,
61 unsigned long addr, unsigned len);
139ec7c4 62
294688c0 63 /* Basic arch-specific setup */
d3561b7f
RR
64 void (*arch_setup)(void);
65 char *(*memory_setup)(void);
6996d3b6
JF
66 void (*post_allocator_init)(void);
67
294688c0 68 /* Print a banner to identify the environment */
d3561b7f 69 void (*banner)(void);
93b1eab3
JF
70};
71
72
8965c1c0 73struct pv_lazy_ops {
93b1eab3 74 /* Set deferred update mode, used for batching operations. */
8965c1c0
JF
75 void (*enter)(void);
76 void (*leave)(void);
93b1eab3
JF
77};
78
79struct pv_time_ops {
80 void (*time_init)(void);
d3561b7f 81
294688c0 82 /* Set and set time of day */
d3561b7f
RR
83 unsigned long (*get_wallclock)(void);
84 int (*set_wallclock)(unsigned long);
d3561b7f 85
93b1eab3
JF
86 unsigned long long (*sched_clock)(void);
87 unsigned long (*get_cpu_khz)(void);
88};
d3561b7f 89
93b1eab3 90struct pv_cpu_ops {
294688c0 91 /* hooks for various privileged instructions */
1a1eecd1
AK
92 unsigned long (*get_debugreg)(int regno);
93 void (*set_debugreg)(int regno, unsigned long value);
d3561b7f 94
1a1eecd1 95 void (*clts)(void);
d3561b7f 96
1a1eecd1
AK
97 unsigned long (*read_cr0)(void);
98 void (*write_cr0)(unsigned long);
d3561b7f 99
1a1eecd1
AK
100 unsigned long (*read_cr4_safe)(void);
101 unsigned long (*read_cr4)(void);
102 void (*write_cr4)(unsigned long);
d3561b7f 103
4c9890c2
GOC
104#ifdef CONFIG_X86_64
105 unsigned long (*read_cr8)(void);
106 void (*write_cr8)(unsigned long);
107#endif
108
294688c0 109 /* Segment descriptor handling */
1a1eecd1 110 void (*load_tr_desc)(void);
6b68f01b
GOC
111 void (*load_gdt)(const struct desc_ptr *);
112 void (*load_idt)(const struct desc_ptr *);
113 void (*store_gdt)(struct desc_ptr *);
114 void (*store_idt)(struct desc_ptr *);
1a1eecd1
AK
115 void (*set_ldt)(const void *desc, unsigned entries);
116 unsigned long (*store_tr)(void);
117 void (*load_tls)(struct thread_struct *t, unsigned int cpu);
75b8bb3e
GOC
118 void (*write_ldt_entry)(struct desc_struct *ldt, int entrynum,
119 const void *desc);
90a0a06a 120 void (*write_gdt_entry)(struct desc_struct *,
014b15be 121 int entrynum, const void *desc, int size);
8d947344
GOC
122 void (*write_idt_entry)(gate_desc *,
123 int entrynum, const gate_desc *gate);
faca6227 124 void (*load_sp0)(struct tss_struct *tss, struct thread_struct *t);
d3561b7f 125
1a1eecd1 126 void (*set_iopl_mask)(unsigned mask);
93b1eab3
JF
127
128 void (*wbinvd)(void);
1a1eecd1 129 void (*io_delay)(void);
d3561b7f 130
93b1eab3
JF
131 /* cpuid emulation, mostly so that caps bits can be disabled */
132 void (*cpuid)(unsigned int *eax, unsigned int *ebx,
133 unsigned int *ecx, unsigned int *edx);
134
135 /* MSR, PMC and TSR operations.
136 err = 0/-EFAULT. wrmsr returns 0/-EFAULT. */
137 u64 (*read_msr)(unsigned int msr, int *err);
c9dcda5c 138 int (*write_msr)(unsigned int msr, unsigned low, unsigned high);
93b1eab3
JF
139
140 u64 (*read_tsc)(void);
b8d1fae7 141 u64 (*read_pmc)(int counter);
e5aaac44 142 unsigned long long (*read_tscp)(unsigned int *aux);
93b1eab3
JF
143
144 /* These two are jmp to, not actually called. */
6abcd98f 145 void (*irq_enable_syscall_ret)(void);
93b1eab3 146 void (*iret)(void);
8965c1c0 147
e801f864
GOC
148 void (*swapgs)(void);
149
8965c1c0 150 struct pv_lazy_ops lazy_mode;
93b1eab3
JF
151};
152
153struct pv_irq_ops {
154 void (*init_IRQ)(void);
155
294688c0 156 /*
93b1eab3
JF
157 * Get/set interrupt state. save_fl and restore_fl are only
158 * expected to use X86_EFLAGS_IF; all other bits
159 * returned from save_fl are undefined, and may be ignored by
160 * restore_fl.
294688c0 161 */
93b1eab3
JF
162 unsigned long (*save_fl)(void);
163 void (*restore_fl)(unsigned long);
164 void (*irq_disable)(void);
165 void (*irq_enable)(void);
166 void (*safe_halt)(void);
167 void (*halt)(void);
168};
d6dd61c8 169
93b1eab3 170struct pv_apic_ops {
13623d79 171#ifdef CONFIG_X86_LOCAL_APIC
294688c0
JF
172 /*
173 * Direct APIC operations, principally for VMI. Ideally
174 * these shouldn't be in this interface.
175 */
42e0a9aa
TG
176 void (*apic_write)(unsigned long reg, u32 v);
177 void (*apic_write_atomic)(unsigned long reg, u32 v);
178 u32 (*apic_read)(unsigned long reg);
bbab4f3b
ZA
179 void (*setup_boot_clock)(void);
180 void (*setup_secondary_clock)(void);
294688c0
JF
181
182 void (*startup_ipi_hook)(int phys_apicid,
183 unsigned long start_eip,
184 unsigned long start_esp);
13623d79 185#endif
93b1eab3
JF
186};
187
188struct pv_mmu_ops {
189 /*
190 * Called before/after init_mm pagetable setup. setup_start
191 * may reset %cr3, and may pre-install parts of the pagetable;
192 * pagetable setup is expected to preserve any existing
193 * mapping.
194 */
195 void (*pagetable_setup_start)(pgd_t *pgd_base);
196 void (*pagetable_setup_done)(pgd_t *pgd_base);
197
198 unsigned long (*read_cr2)(void);
199 void (*write_cr2)(unsigned long);
200
201 unsigned long (*read_cr3)(void);
202 void (*write_cr3)(unsigned long);
203
204 /*
205 * Hooks for intercepting the creation/use/destruction of an
206 * mm_struct.
207 */
208 void (*activate_mm)(struct mm_struct *prev,
209 struct mm_struct *next);
210 void (*dup_mmap)(struct mm_struct *oldmm,
211 struct mm_struct *mm);
212 void (*exit_mmap)(struct mm_struct *mm);
213
13623d79 214
294688c0 215 /* TLB operations */
1a1eecd1
AK
216 void (*flush_tlb_user)(void);
217 void (*flush_tlb_kernel)(void);
f8822f42 218 void (*flush_tlb_single)(unsigned long addr);
d4c10477
JF
219 void (*flush_tlb_others)(const cpumask_t *cpus, struct mm_struct *mm,
220 unsigned long va);
1a1eecd1 221
294688c0 222 /* Hooks for allocating/releasing pagetable pages */
6944a9c8
JF
223 void (*alloc_pte)(struct mm_struct *mm, u32 pfn);
224 void (*alloc_pmd)(struct mm_struct *mm, u32 pfn);
225 void (*alloc_pmd_clone)(u32 pfn, u32 clonepfn, u32 start, u32 count);
2761fa09 226 void (*alloc_pud)(struct mm_struct *mm, u32 pfn);
6944a9c8
JF
227 void (*release_pte)(u32 pfn);
228 void (*release_pmd)(u32 pfn);
2761fa09 229 void (*release_pud)(u32 pfn);
1a1eecd1 230
294688c0 231 /* Pagetable manipulation functions */
1a1eecd1 232 void (*set_pte)(pte_t *ptep, pte_t pteval);
294688c0
JF
233 void (*set_pte_at)(struct mm_struct *mm, unsigned long addr,
234 pte_t *ptep, pte_t pteval);
1a1eecd1 235 void (*set_pmd)(pmd_t *pmdp, pmd_t pmdval);
49cd740b
JP
236 void (*pte_update)(struct mm_struct *mm, unsigned long addr,
237 pte_t *ptep);
294688c0
JF
238 void (*pte_update_defer)(struct mm_struct *mm,
239 unsigned long addr, pte_t *ptep);
3dc494e8 240
5b8dd1e9
JF
241 pteval_t (*pte_val)(pte_t);
242 pte_t (*make_pte)(pteval_t pte);
243
244 pgdval_t (*pgd_val)(pgd_t);
245 pgd_t (*make_pgd)(pgdval_t pgd);
246
247#if PAGETABLE_LEVELS >= 3
da181a8b 248#ifdef CONFIG_X86_PAE
1a1eecd1 249 void (*set_pte_atomic)(pte_t *ptep, pte_t pteval);
93b1eab3
JF
250 void (*set_pte_present)(struct mm_struct *mm, unsigned long addr,
251 pte_t *ptep, pte_t pte);
49cd740b
JP
252 void (*pte_clear)(struct mm_struct *mm, unsigned long addr,
253 pte_t *ptep);
1a1eecd1 254 void (*pmd_clear)(pmd_t *pmdp);
3dc494e8 255
5b8dd1e9 256#endif /* CONFIG_X86_PAE */
3dc494e8 257
5b8dd1e9 258 void (*set_pud)(pud_t *pudp, pud_t pudval);
3dc494e8 259
5b8dd1e9
JF
260 pmdval_t (*pmd_val)(pmd_t);
261 pmd_t (*make_pmd)(pmdval_t pmd);
262
263#if PAGETABLE_LEVELS == 4
264 pudval_t (*pud_val)(pud_t);
265 pud_t (*make_pud)(pudval_t pud);
9042219c
EH
266
267 void (*set_pgd)(pgd_t *pudp, pgd_t pgdval);
5b8dd1e9
JF
268#endif /* PAGETABLE_LEVELS == 4 */
269#endif /* PAGETABLE_LEVELS >= 3 */
da181a8b 270
93b1eab3
JF
271#ifdef CONFIG_HIGHPTE
272 void *(*kmap_atomic_pte)(struct page *page, enum km_type type);
273#endif
8965c1c0
JF
274
275 struct pv_lazy_ops lazy_mode;
aeaaa59c
JF
276
277 /* dom0 ops */
278
279 /* Sometimes the physical address is a pfn, and sometimes its
280 an mfn. We can tell which is which from the index. */
281 void (*set_fixmap)(unsigned /* enum fixed_addresses */ idx,
282 unsigned long phys, pgprot_t flags);
93b1eab3 283};
9226d125 284
93b1eab3
JF
285/* This contains all the paravirt structures: we get a convenient
286 * number for each function using the offset which we use to indicate
287 * what to patch. */
49cd740b 288struct paravirt_patch_template {
93b1eab3 289 struct pv_init_ops pv_init_ops;
93b1eab3
JF
290 struct pv_time_ops pv_time_ops;
291 struct pv_cpu_ops pv_cpu_ops;
292 struct pv_irq_ops pv_irq_ops;
293 struct pv_apic_ops pv_apic_ops;
294 struct pv_mmu_ops pv_mmu_ops;
d3561b7f
RR
295};
296
93b1eab3
JF
297extern struct pv_info pv_info;
298extern struct pv_init_ops pv_init_ops;
93b1eab3
JF
299extern struct pv_time_ops pv_time_ops;
300extern struct pv_cpu_ops pv_cpu_ops;
301extern struct pv_irq_ops pv_irq_ops;
302extern struct pv_apic_ops pv_apic_ops;
303extern struct pv_mmu_ops pv_mmu_ops;
d3561b7f 304
d5822035 305#define PARAVIRT_PATCH(x) \
93b1eab3 306 (offsetof(struct paravirt_patch_template, x) / sizeof(void *))
d5822035 307
93b1eab3
JF
308#define paravirt_type(op) \
309 [paravirt_typenum] "i" (PARAVIRT_PATCH(op)), \
310 [paravirt_opptr] "m" (op)
d5822035
JF
311#define paravirt_clobber(clobber) \
312 [paravirt_clobber] "i" (clobber)
313
294688c0
JF
314/*
315 * Generate some code, and mark it as patchable by the
316 * apply_paravirt() alternate instruction patcher.
317 */
d5822035
JF
318#define _paravirt_alt(insn_string, type, clobber) \
319 "771:\n\t" insn_string "\n" "772:\n" \
320 ".pushsection .parainstructions,\"a\"\n" \
658be9d3
GOC
321 _ASM_ALIGN "\n" \
322 _ASM_PTR " 771b\n" \
d5822035
JF
323 " .byte " type "\n" \
324 " .byte 772b-771b\n" \
325 " .short " clobber "\n" \
326 ".popsection\n"
327
294688c0 328/* Generate patchable code, with the default asm parameters. */
f8822f42 329#define paravirt_alt(insn_string) \
d5822035
JF
330 _paravirt_alt(insn_string, "%c[paravirt_typenum]", "%c[paravirt_clobber]")
331
2f485ef5
GOC
332/* Simple instruction patching code. */
333#define DEF_NATIVE(ops, name, code) \
334 extern const char start_##ops##_##name[], end_##ops##_##name[]; \
335 asm("start_" #ops "_" #name ": " code "; end_" #ops "_" #name ":")
336
63f70270
JF
337unsigned paravirt_patch_nop(void);
338unsigned paravirt_patch_ignore(unsigned len);
ab144f5e
AK
339unsigned paravirt_patch_call(void *insnbuf,
340 const void *target, u16 tgt_clobbers,
341 unsigned long addr, u16 site_clobbers,
63f70270 342 unsigned len);
93b1eab3 343unsigned paravirt_patch_jmp(void *insnbuf, const void *target,
ab144f5e
AK
344 unsigned long addr, unsigned len);
345unsigned paravirt_patch_default(u8 type, u16 clobbers, void *insnbuf,
346 unsigned long addr, unsigned len);
63f70270 347
ab144f5e 348unsigned paravirt_patch_insns(void *insnbuf, unsigned len,
63f70270
JF
349 const char *start, const char *end);
350
2f485ef5
GOC
351unsigned native_patch(u8 type, u16 clobbers, void *ibuf,
352 unsigned long addr, unsigned len);
353
d572929c 354int paravirt_disable_iospace(void);
63f70270 355
294688c0
JF
356/*
357 * This generates an indirect call based on the operation type number.
358 * The type number, computed in PARAVIRT_PATCH, is derived from the
93b1eab3
JF
359 * offset into the paravirt_patch_template structure, and can therefore be
360 * freely converted back into a structure offset.
294688c0 361 */
93b1eab3 362#define PARAVIRT_CALL "call *%[paravirt_opptr];"
294688c0
JF
363
364/*
93b1eab3
JF
365 * These macros are intended to wrap calls through one of the paravirt
366 * ops structs, so that they can be later identified and patched at
294688c0
JF
367 * runtime.
368 *
369 * Normally, a call to a pv_op function is a simple indirect call:
a4746364 370 * (pv_op_struct.operations)(args...).
294688c0
JF
371 *
372 * Unfortunately, this is a relatively slow operation for modern CPUs,
373 * because it cannot necessarily determine what the destination
374 * address is. In this case, the address is a runtime constant, so at
375 * the very least we can patch the call to e a simple direct call, or
376 * ideally, patch an inline implementation into the callsite. (Direct
377 * calls are essentially free, because the call and return addresses
378 * are completely predictable.)
379 *
a4746364 380 * For i386, these macros rely on the standard gcc "regparm(3)" calling
294688c0
JF
381 * convention, in which the first three arguments are placed in %eax,
382 * %edx, %ecx (in that order), and the remaining arguments are placed
383 * on the stack. All caller-save registers (eax,edx,ecx) are expected
384 * to be modified (either clobbered or used for return values).
a4746364
GOC
385 * X86_64, on the other hand, already specifies a register-based calling
386 * conventions, returning at %rax, with parameteres going on %rdi, %rsi,
387 * %rdx, and %rcx. Note that for this reason, x86_64 does not need any
388 * special handling for dealing with 4 arguments, unlike i386.
389 * However, x86_64 also have to clobber all caller saved registers, which
390 * unfortunately, are quite a bit (r8 - r11)
294688c0
JF
391 *
392 * The call instruction itself is marked by placing its start address
393 * and size into the .parainstructions section, so that
394 * apply_paravirt() in arch/i386/kernel/alternative.c can do the
93b1eab3 395 * appropriate patching under the control of the backend pv_init_ops
294688c0
JF
396 * implementation.
397 *
398 * Unfortunately there's no way to get gcc to generate the args setup
399 * for the call, and then allow the call itself to be generated by an
400 * inline asm. Because of this, we must do the complete arg setup and
401 * return value handling from within these macros. This is fairly
402 * cumbersome.
403 *
404 * There are 5 sets of PVOP_* macros for dealing with 0-4 arguments.
405 * It could be extended to more arguments, but there would be little
406 * to be gained from that. For each number of arguments, there are
407 * the two VCALL and CALL variants for void and non-void functions.
408 *
409 * When there is a return value, the invoker of the macro must specify
410 * the return type. The macro then uses sizeof() on that type to
411 * determine whether its a 32 or 64 bit value, and places the return
412 * in the right register(s) (just %eax for 32-bit, and %edx:%eax for
a4746364
GOC
413 * 64-bit). For x86_64 machines, it just returns at %rax regardless of
414 * the return value size.
294688c0
JF
415 *
416 * 64-bit arguments are passed as a pair of adjacent 32-bit arguments
a4746364
GOC
417 * i386 also passes 64-bit arguments as a pair of adjacent 32-bit arguments
418 * in low,high order
294688c0
JF
419 *
420 * Small structures are passed and returned in registers. The macro
421 * calling convention can't directly deal with this, so the wrapper
422 * functions must do this.
423 *
424 * These PVOP_* macros are only defined within this header. This
425 * means that all uses must be wrapped in inline functions. This also
426 * makes sure the incoming and outgoing types are always correct.
427 */
a4746364
GOC
428#ifdef CONFIG_X86_32
429#define PVOP_VCALL_ARGS unsigned long __eax, __edx, __ecx
430#define PVOP_CALL_ARGS PVOP_VCALL_ARGS
431#define PVOP_VCALL_CLOBBERS "=a" (__eax), "=d" (__edx), \
432 "=c" (__ecx)
433#define PVOP_CALL_CLOBBERS PVOP_VCALL_CLOBBERS
434#define EXTRA_CLOBBERS
435#define VEXTRA_CLOBBERS
436#else
437#define PVOP_VCALL_ARGS unsigned long __edi, __esi, __edx, __ecx
438#define PVOP_CALL_ARGS PVOP_VCALL_ARGS, __eax
439#define PVOP_VCALL_CLOBBERS "=D" (__edi), \
440 "=S" (__esi), "=d" (__edx), \
441 "=c" (__ecx)
442
443#define PVOP_CALL_CLOBBERS PVOP_VCALL_CLOBBERS, "=a" (__eax)
444
445#define EXTRA_CLOBBERS , "r8", "r9", "r10", "r11"
446#define VEXTRA_CLOBBERS , "rax", "r8", "r9", "r10", "r11"
447#endif
448
1a45b7aa 449#define __PVOP_CALL(rettype, op, pre, post, ...) \
f8822f42 450 ({ \
1a45b7aa 451 rettype __ret; \
a4746364
GOC
452 PVOP_CALL_ARGS; \
453 /* This is 32-bit specific, but is okay in 64-bit */ \
454 /* since this condition will never hold */ \
1a45b7aa
JF
455 if (sizeof(rettype) > sizeof(unsigned long)) { \
456 asm volatile(pre \
457 paravirt_alt(PARAVIRT_CALL) \
458 post \
a4746364 459 : PVOP_CALL_CLOBBERS \
1a45b7aa
JF
460 : paravirt_type(op), \
461 paravirt_clobber(CLBR_ANY), \
462 ##__VA_ARGS__ \
a4746364 463 : "memory", "cc" EXTRA_CLOBBERS); \
1a45b7aa 464 __ret = (rettype)((((u64)__edx) << 32) | __eax); \
f8822f42 465 } else { \
1a45b7aa 466 asm volatile(pre \
f8822f42 467 paravirt_alt(PARAVIRT_CALL) \
1a45b7aa 468 post \
a4746364 469 : PVOP_CALL_CLOBBERS \
1a45b7aa
JF
470 : paravirt_type(op), \
471 paravirt_clobber(CLBR_ANY), \
472 ##__VA_ARGS__ \
a4746364 473 : "memory", "cc" EXTRA_CLOBBERS); \
1a45b7aa 474 __ret = (rettype)__eax; \
f8822f42
JF
475 } \
476 __ret; \
477 })
1a45b7aa 478#define __PVOP_VCALL(op, pre, post, ...) \
f8822f42 479 ({ \
a4746364 480 PVOP_VCALL_ARGS; \
1a45b7aa 481 asm volatile(pre \
f8822f42 482 paravirt_alt(PARAVIRT_CALL) \
1a45b7aa 483 post \
a4746364 484 : PVOP_VCALL_CLOBBERS \
1a45b7aa
JF
485 : paravirt_type(op), \
486 paravirt_clobber(CLBR_ANY), \
487 ##__VA_ARGS__ \
a4746364 488 : "memory", "cc" VEXTRA_CLOBBERS); \
f8822f42
JF
489 })
490
1a45b7aa
JF
491#define PVOP_CALL0(rettype, op) \
492 __PVOP_CALL(rettype, op, "", "")
493#define PVOP_VCALL0(op) \
494 __PVOP_VCALL(op, "", "")
495
496#define PVOP_CALL1(rettype, op, arg1) \
a4746364 497 __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)))
1a45b7aa 498#define PVOP_VCALL1(op, arg1) \
a4746364 499 __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)))
1a45b7aa
JF
500
501#define PVOP_CALL2(rettype, op, arg1, arg2) \
a4746364
GOC
502 __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
503 "1" ((unsigned long)(arg2)))
1a45b7aa 504#define PVOP_VCALL2(op, arg1, arg2) \
a4746364
GOC
505 __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
506 "1" ((unsigned long)(arg2)))
1a45b7aa
JF
507
508#define PVOP_CALL3(rettype, op, arg1, arg2, arg3) \
a4746364
GOC
509 __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
510 "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)))
1a45b7aa 511#define PVOP_VCALL3(op, arg1, arg2, arg3) \
a4746364
GOC
512 __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
513 "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)))
1a45b7aa 514
a4746364
GOC
515/* This is the only difference in x86_64. We can make it much simpler */
516#ifdef CONFIG_X86_32
1a45b7aa
JF
517#define PVOP_CALL4(rettype, op, arg1, arg2, arg3, arg4) \
518 __PVOP_CALL(rettype, op, \
519 "push %[_arg4];", "lea 4(%%esp),%%esp;", \
520 "0" ((u32)(arg1)), "1" ((u32)(arg2)), \
521 "2" ((u32)(arg3)), [_arg4] "mr" ((u32)(arg4)))
522#define PVOP_VCALL4(op, arg1, arg2, arg3, arg4) \
523 __PVOP_VCALL(op, \
524 "push %[_arg4];", "lea 4(%%esp),%%esp;", \
525 "0" ((u32)(arg1)), "1" ((u32)(arg2)), \
526 "2" ((u32)(arg3)), [_arg4] "mr" ((u32)(arg4)))
a4746364
GOC
527#else
528#define PVOP_CALL4(rettype, op, arg1, arg2, arg3, arg4) \
529 __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
530 "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)), \
531 "3"((unsigned long)(arg4)))
532#define PVOP_VCALL4(op, arg1, arg2, arg3, arg4) \
533 __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
534 "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)), \
535 "3"((unsigned long)(arg4)))
536#endif
1a45b7aa 537
f8822f42
JF
538static inline int paravirt_enabled(void)
539{
93b1eab3 540 return pv_info.paravirt_enabled;
f8822f42 541}
d3561b7f 542
faca6227 543static inline void load_sp0(struct tss_struct *tss,
d3561b7f
RR
544 struct thread_struct *thread)
545{
faca6227 546 PVOP_VCALL2(pv_cpu_ops.load_sp0, tss, thread);
d3561b7f
RR
547}
548
93b1eab3 549#define ARCH_SETUP pv_init_ops.arch_setup();
d3561b7f
RR
550static inline unsigned long get_wallclock(void)
551{
93b1eab3 552 return PVOP_CALL0(unsigned long, pv_time_ops.get_wallclock);
d3561b7f
RR
553}
554
555static inline int set_wallclock(unsigned long nowtime)
556{
93b1eab3 557 return PVOP_CALL1(int, pv_time_ops.set_wallclock, nowtime);
d3561b7f
RR
558}
559
e30fab3a 560static inline void (*choose_time_init(void))(void)
d3561b7f 561{
93b1eab3 562 return pv_time_ops.time_init;
d3561b7f
RR
563}
564
565/* The paravirtualized CPUID instruction. */
566static inline void __cpuid(unsigned int *eax, unsigned int *ebx,
567 unsigned int *ecx, unsigned int *edx)
568{
93b1eab3 569 PVOP_VCALL4(pv_cpu_ops.cpuid, eax, ebx, ecx, edx);
d3561b7f
RR
570}
571
572/*
573 * These special macros can be used to get or set a debugging register
574 */
f8822f42
JF
575static inline unsigned long paravirt_get_debugreg(int reg)
576{
93b1eab3 577 return PVOP_CALL1(unsigned long, pv_cpu_ops.get_debugreg, reg);
f8822f42
JF
578}
579#define get_debugreg(var, reg) var = paravirt_get_debugreg(reg)
580static inline void set_debugreg(unsigned long val, int reg)
581{
93b1eab3 582 PVOP_VCALL2(pv_cpu_ops.set_debugreg, reg, val);
f8822f42 583}
d3561b7f 584
f8822f42
JF
585static inline void clts(void)
586{
93b1eab3 587 PVOP_VCALL0(pv_cpu_ops.clts);
f8822f42 588}
d3561b7f 589
f8822f42
JF
590static inline unsigned long read_cr0(void)
591{
93b1eab3 592 return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr0);
f8822f42 593}
d3561b7f 594
f8822f42
JF
595static inline void write_cr0(unsigned long x)
596{
93b1eab3 597 PVOP_VCALL1(pv_cpu_ops.write_cr0, x);
f8822f42
JF
598}
599
600static inline unsigned long read_cr2(void)
601{
93b1eab3 602 return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr2);
f8822f42
JF
603}
604
605static inline void write_cr2(unsigned long x)
606{
93b1eab3 607 PVOP_VCALL1(pv_mmu_ops.write_cr2, x);
f8822f42
JF
608}
609
610static inline unsigned long read_cr3(void)
611{
93b1eab3 612 return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr3);
f8822f42 613}
d3561b7f 614
f8822f42
JF
615static inline void write_cr3(unsigned long x)
616{
93b1eab3 617 PVOP_VCALL1(pv_mmu_ops.write_cr3, x);
f8822f42 618}
d3561b7f 619
f8822f42
JF
620static inline unsigned long read_cr4(void)
621{
93b1eab3 622 return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4);
f8822f42
JF
623}
624static inline unsigned long read_cr4_safe(void)
625{
93b1eab3 626 return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4_safe);
f8822f42 627}
d3561b7f 628
f8822f42
JF
629static inline void write_cr4(unsigned long x)
630{
93b1eab3 631 PVOP_VCALL1(pv_cpu_ops.write_cr4, x);
f8822f42 632}
3dc494e8 633
94ea03cd 634#ifdef CONFIG_X86_64
4c9890c2
GOC
635static inline unsigned long read_cr8(void)
636{
637 return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr8);
638}
639
640static inline void write_cr8(unsigned long x)
641{
642 PVOP_VCALL1(pv_cpu_ops.write_cr8, x);
643}
94ea03cd 644#endif
4c9890c2 645
d3561b7f
RR
646static inline void raw_safe_halt(void)
647{
93b1eab3 648 PVOP_VCALL0(pv_irq_ops.safe_halt);
d3561b7f
RR
649}
650
651static inline void halt(void)
652{
93b1eab3 653 PVOP_VCALL0(pv_irq_ops.safe_halt);
f8822f42
JF
654}
655
656static inline void wbinvd(void)
657{
93b1eab3 658 PVOP_VCALL0(pv_cpu_ops.wbinvd);
d3561b7f 659}
d3561b7f 660
93b1eab3 661#define get_kernel_rpl() (pv_info.kernel_rpl)
d3561b7f 662
f8822f42
JF
663static inline u64 paravirt_read_msr(unsigned msr, int *err)
664{
93b1eab3 665 return PVOP_CALL2(u64, pv_cpu_ops.read_msr, msr, err);
f8822f42
JF
666}
667static inline int paravirt_write_msr(unsigned msr, unsigned low, unsigned high)
668{
93b1eab3 669 return PVOP_CALL3(int, pv_cpu_ops.write_msr, msr, low, high);
f8822f42
JF
670}
671
90a0a06a 672/* These should all do BUG_ON(_err), but our headers are too tangled. */
49cd740b
JP
673#define rdmsr(msr, val1, val2) \
674do { \
f8822f42
JF
675 int _err; \
676 u64 _l = paravirt_read_msr(msr, &_err); \
677 val1 = (u32)_l; \
678 val2 = _l >> 32; \
49cd740b 679} while (0)
d3561b7f 680
49cd740b
JP
681#define wrmsr(msr, val1, val2) \
682do { \
f8822f42 683 paravirt_write_msr(msr, val1, val2); \
49cd740b 684} while (0)
d3561b7f 685
49cd740b
JP
686#define rdmsrl(msr, val) \
687do { \
f8822f42
JF
688 int _err; \
689 val = paravirt_read_msr(msr, &_err); \
49cd740b 690} while (0)
d3561b7f 691
49cd740b
JP
692#define wrmsrl(msr, val) wrmsr(msr, (u32)((u64)(val)), ((u64)(val))>>32)
693#define wrmsr_safe(msr, a, b) paravirt_write_msr(msr, a, b)
d3561b7f
RR
694
695/* rdmsr with exception handling */
49cd740b
JP
696#define rdmsr_safe(msr, a, b) \
697({ \
f8822f42
JF
698 int _err; \
699 u64 _l = paravirt_read_msr(msr, &_err); \
700 (*a) = (u32)_l; \
701 (*b) = _l >> 32; \
49cd740b
JP
702 _err; \
703})
d3561b7f 704
1de87bd4
AK
705static inline int rdmsrl_safe(unsigned msr, unsigned long long *p)
706{
707 int err;
708
709 *p = paravirt_read_msr(msr, &err);
710 return err;
711}
f8822f42
JF
712
713static inline u64 paravirt_read_tsc(void)
714{
93b1eab3 715 return PVOP_CALL0(u64, pv_cpu_ops.read_tsc);
f8822f42 716}
d3561b7f 717
49cd740b
JP
718#define rdtscl(low) \
719do { \
f8822f42
JF
720 u64 _l = paravirt_read_tsc(); \
721 low = (int)_l; \
49cd740b 722} while (0)
d3561b7f 723
f8822f42 724#define rdtscll(val) (val = paravirt_read_tsc())
d3561b7f 725
688340ea
JF
726static inline unsigned long long paravirt_sched_clock(void)
727{
93b1eab3 728 return PVOP_CALL0(unsigned long long, pv_time_ops.sched_clock);
688340ea 729}
93b1eab3 730#define calculate_cpu_khz() (pv_time_ops.get_cpu_khz())
6cb9a835 731
f8822f42
JF
732static inline unsigned long long paravirt_read_pmc(int counter)
733{
93b1eab3 734 return PVOP_CALL1(u64, pv_cpu_ops.read_pmc, counter);
f8822f42 735}
d3561b7f 736
49cd740b
JP
737#define rdpmc(counter, low, high) \
738do { \
f8822f42
JF
739 u64 _l = paravirt_read_pmc(counter); \
740 low = (u32)_l; \
741 high = _l >> 32; \
49cd740b 742} while (0)
3dc494e8 743
e5aaac44
GOC
744static inline unsigned long long paravirt_rdtscp(unsigned int *aux)
745{
746 return PVOP_CALL1(u64, pv_cpu_ops.read_tscp, aux);
747}
748
749#define rdtscp(low, high, aux) \
750do { \
751 int __aux; \
752 unsigned long __val = paravirt_rdtscp(&__aux); \
753 (low) = (u32)__val; \
754 (high) = (u32)(__val >> 32); \
755 (aux) = __aux; \
756} while (0)
757
758#define rdtscpll(val, aux) \
759do { \
760 unsigned long __aux; \
761 val = paravirt_rdtscp(&__aux); \
762 (aux) = __aux; \
763} while (0)
764
f8822f42
JF
765static inline void load_TR_desc(void)
766{
93b1eab3 767 PVOP_VCALL0(pv_cpu_ops.load_tr_desc);
f8822f42 768}
6b68f01b 769static inline void load_gdt(const struct desc_ptr *dtr)
f8822f42 770{
93b1eab3 771 PVOP_VCALL1(pv_cpu_ops.load_gdt, dtr);
f8822f42 772}
6b68f01b 773static inline void load_idt(const struct desc_ptr *dtr)
f8822f42 774{
93b1eab3 775 PVOP_VCALL1(pv_cpu_ops.load_idt, dtr);
f8822f42
JF
776}
777static inline void set_ldt(const void *addr, unsigned entries)
778{
93b1eab3 779 PVOP_VCALL2(pv_cpu_ops.set_ldt, addr, entries);
f8822f42 780}
6b68f01b 781static inline void store_gdt(struct desc_ptr *dtr)
f8822f42 782{
93b1eab3 783 PVOP_VCALL1(pv_cpu_ops.store_gdt, dtr);
f8822f42 784}
6b68f01b 785static inline void store_idt(struct desc_ptr *dtr)
f8822f42 786{
93b1eab3 787 PVOP_VCALL1(pv_cpu_ops.store_idt, dtr);
f8822f42
JF
788}
789static inline unsigned long paravirt_store_tr(void)
790{
93b1eab3 791 return PVOP_CALL0(unsigned long, pv_cpu_ops.store_tr);
f8822f42
JF
792}
793#define store_tr(tr) ((tr) = paravirt_store_tr())
794static inline void load_TLS(struct thread_struct *t, unsigned cpu)
795{
93b1eab3 796 PVOP_VCALL2(pv_cpu_ops.load_tls, t, cpu);
f8822f42 797}
75b8bb3e
GOC
798
799static inline void write_ldt_entry(struct desc_struct *dt, int entry,
800 const void *desc)
f8822f42 801{
75b8bb3e 802 PVOP_VCALL3(pv_cpu_ops.write_ldt_entry, dt, entry, desc);
f8822f42 803}
014b15be
GOC
804
805static inline void write_gdt_entry(struct desc_struct *dt, int entry,
806 void *desc, int type)
f8822f42 807{
014b15be 808 PVOP_VCALL4(pv_cpu_ops.write_gdt_entry, dt, entry, desc, type);
f8822f42 809}
014b15be 810
8d947344 811static inline void write_idt_entry(gate_desc *dt, int entry, const gate_desc *g)
f8822f42 812{
8d947344 813 PVOP_VCALL3(pv_cpu_ops.write_idt_entry, dt, entry, g);
f8822f42
JF
814}
815static inline void set_iopl_mask(unsigned mask)
816{
93b1eab3 817 PVOP_VCALL1(pv_cpu_ops.set_iopl_mask, mask);
f8822f42 818}
3dc494e8 819
d3561b7f 820/* The paravirtualized I/O functions */
49cd740b
JP
821static inline void slow_down_io(void)
822{
93b1eab3 823 pv_cpu_ops.io_delay();
d3561b7f 824#ifdef REALLY_SLOW_IO
93b1eab3
JF
825 pv_cpu_ops.io_delay();
826 pv_cpu_ops.io_delay();
827 pv_cpu_ops.io_delay();
d3561b7f
RR
828#endif
829}
830
13623d79
RR
831#ifdef CONFIG_X86_LOCAL_APIC
832/*
833 * Basic functions accessing APICs.
834 */
42e0a9aa 835static inline void apic_write(unsigned long reg, u32 v)
13623d79 836{
93b1eab3 837 PVOP_VCALL2(pv_apic_ops.apic_write, reg, v);
13623d79
RR
838}
839
42e0a9aa 840static inline void apic_write_atomic(unsigned long reg, u32 v)
13623d79 841{
93b1eab3 842 PVOP_VCALL2(pv_apic_ops.apic_write_atomic, reg, v);
13623d79
RR
843}
844
42e0a9aa 845static inline u32 apic_read(unsigned long reg)
13623d79 846{
93b1eab3 847 return PVOP_CALL1(unsigned long, pv_apic_ops.apic_read, reg);
13623d79 848}
bbab4f3b
ZA
849
850static inline void setup_boot_clock(void)
851{
93b1eab3 852 PVOP_VCALL0(pv_apic_ops.setup_boot_clock);
bbab4f3b
ZA
853}
854
855static inline void setup_secondary_clock(void)
856{
93b1eab3 857 PVOP_VCALL0(pv_apic_ops.setup_secondary_clock);
bbab4f3b 858}
13623d79
RR
859#endif
860
6996d3b6
JF
861static inline void paravirt_post_allocator_init(void)
862{
93b1eab3
JF
863 if (pv_init_ops.post_allocator_init)
864 (*pv_init_ops.post_allocator_init)();
6996d3b6
JF
865}
866
b239fb25
JF
867static inline void paravirt_pagetable_setup_start(pgd_t *base)
868{
93b1eab3 869 (*pv_mmu_ops.pagetable_setup_start)(base);
b239fb25
JF
870}
871
872static inline void paravirt_pagetable_setup_done(pgd_t *base)
873{
93b1eab3 874 (*pv_mmu_ops.pagetable_setup_done)(base);
b239fb25 875}
3dc494e8 876
ae5da273
ZA
877#ifdef CONFIG_SMP
878static inline void startup_ipi_hook(int phys_apicid, unsigned long start_eip,
879 unsigned long start_esp)
880{
93b1eab3
JF
881 PVOP_VCALL3(pv_apic_ops.startup_ipi_hook,
882 phys_apicid, start_eip, start_esp);
ae5da273
ZA
883}
884#endif
13623d79 885
d6dd61c8
JF
886static inline void paravirt_activate_mm(struct mm_struct *prev,
887 struct mm_struct *next)
888{
93b1eab3 889 PVOP_VCALL2(pv_mmu_ops.activate_mm, prev, next);
d6dd61c8
JF
890}
891
892static inline void arch_dup_mmap(struct mm_struct *oldmm,
893 struct mm_struct *mm)
894{
93b1eab3 895 PVOP_VCALL2(pv_mmu_ops.dup_mmap, oldmm, mm);
d6dd61c8
JF
896}
897
898static inline void arch_exit_mmap(struct mm_struct *mm)
899{
93b1eab3 900 PVOP_VCALL1(pv_mmu_ops.exit_mmap, mm);
d6dd61c8
JF
901}
902
f8822f42
JF
903static inline void __flush_tlb(void)
904{
93b1eab3 905 PVOP_VCALL0(pv_mmu_ops.flush_tlb_user);
f8822f42
JF
906}
907static inline void __flush_tlb_global(void)
908{
93b1eab3 909 PVOP_VCALL0(pv_mmu_ops.flush_tlb_kernel);
f8822f42
JF
910}
911static inline void __flush_tlb_single(unsigned long addr)
912{
93b1eab3 913 PVOP_VCALL1(pv_mmu_ops.flush_tlb_single, addr);
f8822f42 914}
da181a8b 915
d4c10477
JF
916static inline void flush_tlb_others(cpumask_t cpumask, struct mm_struct *mm,
917 unsigned long va)
918{
93b1eab3 919 PVOP_VCALL3(pv_mmu_ops.flush_tlb_others, &cpumask, mm, va);
d4c10477
JF
920}
921
6944a9c8 922static inline void paravirt_alloc_pte(struct mm_struct *mm, unsigned pfn)
f8822f42 923{
6944a9c8 924 PVOP_VCALL2(pv_mmu_ops.alloc_pte, mm, pfn);
f8822f42 925}
6944a9c8 926static inline void paravirt_release_pte(unsigned pfn)
f8822f42 927{
6944a9c8 928 PVOP_VCALL1(pv_mmu_ops.release_pte, pfn);
f8822f42 929}
c119ecce 930
6944a9c8 931static inline void paravirt_alloc_pmd(struct mm_struct *mm, unsigned pfn)
f8822f42 932{
6944a9c8 933 PVOP_VCALL2(pv_mmu_ops.alloc_pmd, mm, pfn);
f8822f42 934}
c119ecce 935
6944a9c8
JF
936static inline void paravirt_alloc_pmd_clone(unsigned pfn, unsigned clonepfn,
937 unsigned start, unsigned count)
f8822f42 938{
6944a9c8 939 PVOP_VCALL4(pv_mmu_ops.alloc_pmd_clone, pfn, clonepfn, start, count);
f8822f42 940}
6944a9c8 941static inline void paravirt_release_pmd(unsigned pfn)
da181a8b 942{
6944a9c8 943 PVOP_VCALL1(pv_mmu_ops.release_pmd, pfn);
da181a8b
RR
944}
945
2761fa09
JF
946static inline void paravirt_alloc_pud(struct mm_struct *mm, unsigned pfn)
947{
948 PVOP_VCALL2(pv_mmu_ops.alloc_pud, mm, pfn);
949}
950static inline void paravirt_release_pud(unsigned pfn)
951{
952 PVOP_VCALL1(pv_mmu_ops.release_pud, pfn);
953}
954
ce6234b5
JF
955#ifdef CONFIG_HIGHPTE
956static inline void *kmap_atomic_pte(struct page *page, enum km_type type)
957{
958 unsigned long ret;
93b1eab3 959 ret = PVOP_CALL2(unsigned long, pv_mmu_ops.kmap_atomic_pte, page, type);
ce6234b5
JF
960 return (void *)ret;
961}
962#endif
963
f8822f42
JF
964static inline void pte_update(struct mm_struct *mm, unsigned long addr,
965 pte_t *ptep)
da181a8b 966{
93b1eab3 967 PVOP_VCALL3(pv_mmu_ops.pte_update, mm, addr, ptep);
da181a8b
RR
968}
969
f8822f42
JF
970static inline void pte_update_defer(struct mm_struct *mm, unsigned long addr,
971 pte_t *ptep)
da181a8b 972{
93b1eab3 973 PVOP_VCALL3(pv_mmu_ops.pte_update_defer, mm, addr, ptep);
da181a8b
RR
974}
975
773221f4 976static inline pte_t __pte(pteval_t val)
da181a8b 977{
773221f4
JF
978 pteval_t ret;
979
980 if (sizeof(pteval_t) > sizeof(long))
981 ret = PVOP_CALL2(pteval_t,
982 pv_mmu_ops.make_pte,
983 val, (u64)val >> 32);
984 else
985 ret = PVOP_CALL1(pteval_t,
986 pv_mmu_ops.make_pte,
987 val);
988
c8e5393a 989 return (pte_t) { .pte = ret };
da181a8b
RR
990}
991
773221f4
JF
992static inline pteval_t pte_val(pte_t pte)
993{
994 pteval_t ret;
995
996 if (sizeof(pteval_t) > sizeof(long))
997 ret = PVOP_CALL2(pteval_t, pv_mmu_ops.pte_val,
998 pte.pte, (u64)pte.pte >> 32);
999 else
1000 ret = PVOP_CALL1(pteval_t, pv_mmu_ops.pte_val,
1001 pte.pte);
1002
1003 return ret;
1004}
1005
ef38503e 1006static inline pgd_t __pgd(pgdval_t val)
da181a8b 1007{
ef38503e
JF
1008 pgdval_t ret;
1009
1010 if (sizeof(pgdval_t) > sizeof(long))
1011 ret = PVOP_CALL2(pgdval_t, pv_mmu_ops.make_pgd,
1012 val, (u64)val >> 32);
1013 else
1014 ret = PVOP_CALL1(pgdval_t, pv_mmu_ops.make_pgd,
1015 val);
1016
1017 return (pgd_t) { ret };
1018}
1019
1020static inline pgdval_t pgd_val(pgd_t pgd)
1021{
1022 pgdval_t ret;
1023
1024 if (sizeof(pgdval_t) > sizeof(long))
1025 ret = PVOP_CALL2(pgdval_t, pv_mmu_ops.pgd_val,
1026 pgd.pgd, (u64)pgd.pgd >> 32);
1027 else
1028 ret = PVOP_CALL1(pgdval_t, pv_mmu_ops.pgd_val,
1029 pgd.pgd);
1030
1031 return ret;
f8822f42
JF
1032}
1033
4eed80cd
JF
1034static inline void set_pte(pte_t *ptep, pte_t pte)
1035{
1036 if (sizeof(pteval_t) > sizeof(long))
1037 PVOP_VCALL3(pv_mmu_ops.set_pte, ptep,
1038 pte.pte, (u64)pte.pte >> 32);
1039 else
1040 PVOP_VCALL2(pv_mmu_ops.set_pte, ptep,
1041 pte.pte);
1042}
1043
1044static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
1045 pte_t *ptep, pte_t pte)
1046{
1047 if (sizeof(pteval_t) > sizeof(long))
1048 /* 5 arg words */
1049 pv_mmu_ops.set_pte_at(mm, addr, ptep, pte);
1050 else
1051 PVOP_VCALL4(pv_mmu_ops.set_pte_at, mm, addr, ptep, pte.pte);
1052}
1053
60b3f626
JF
1054static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
1055{
1056 pmdval_t val = native_pmd_val(pmd);
1057
1058 if (sizeof(pmdval_t) > sizeof(long))
1059 PVOP_VCALL3(pv_mmu_ops.set_pmd, pmdp, val, (u64)val >> 32);
1060 else
1061 PVOP_VCALL2(pv_mmu_ops.set_pmd, pmdp, val);
1062}
1063
1fe91514
GOC
1064#if PAGETABLE_LEVELS >= 3
1065static inline pmd_t __pmd(pmdval_t val)
1066{
1067 pmdval_t ret;
1068
1069 if (sizeof(pmdval_t) > sizeof(long))
1070 ret = PVOP_CALL2(pmdval_t, pv_mmu_ops.make_pmd,
1071 val, (u64)val >> 32);
1072 else
1073 ret = PVOP_CALL1(pmdval_t, pv_mmu_ops.make_pmd,
1074 val);
1075
1076 return (pmd_t) { ret };
1077}
1078
1079static inline pmdval_t pmd_val(pmd_t pmd)
1080{
1081 pmdval_t ret;
1082
1083 if (sizeof(pmdval_t) > sizeof(long))
1084 ret = PVOP_CALL2(pmdval_t, pv_mmu_ops.pmd_val,
1085 pmd.pmd, (u64)pmd.pmd >> 32);
1086 else
1087 ret = PVOP_CALL1(pmdval_t, pv_mmu_ops.pmd_val,
1088 pmd.pmd);
1089
1090 return ret;
1091}
1092
1093static inline void set_pud(pud_t *pudp, pud_t pud)
1094{
1095 pudval_t val = native_pud_val(pud);
1096
1097 if (sizeof(pudval_t) > sizeof(long))
1098 PVOP_VCALL3(pv_mmu_ops.set_pud, pudp,
1099 val, (u64)val >> 32);
1100 else
1101 PVOP_VCALL2(pv_mmu_ops.set_pud, pudp,
1102 val);
1103}
9042219c
EH
1104#if PAGETABLE_LEVELS == 4
1105static inline pud_t __pud(pudval_t val)
1106{
1107 pudval_t ret;
1108
1109 if (sizeof(pudval_t) > sizeof(long))
1110 ret = PVOP_CALL2(pudval_t, pv_mmu_ops.make_pud,
1111 val, (u64)val >> 32);
1112 else
1113 ret = PVOP_CALL1(pudval_t, pv_mmu_ops.make_pud,
1114 val);
1115
1116 return (pud_t) { ret };
1117}
1118
1119static inline pudval_t pud_val(pud_t pud)
1120{
1121 pudval_t ret;
1122
1123 if (sizeof(pudval_t) > sizeof(long))
1124 ret = PVOP_CALL2(pudval_t, pv_mmu_ops.pud_val,
1125 pud.pud, (u64)pud.pud >> 32);
1126 else
1127 ret = PVOP_CALL1(pudval_t, pv_mmu_ops.pud_val,
1128 pud.pud);
1129
1130 return ret;
1131}
1132
1133static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
1134{
1135 pgdval_t val = native_pgd_val(pgd);
1136
1137 if (sizeof(pgdval_t) > sizeof(long))
1138 PVOP_VCALL3(pv_mmu_ops.set_pgd, pgdp,
1139 val, (u64)val >> 32);
1140 else
1141 PVOP_VCALL2(pv_mmu_ops.set_pgd, pgdp,
1142 val);
1143}
1144
1145static inline void pgd_clear(pgd_t *pgdp)
1146{
1147 set_pgd(pgdp, __pgd(0));
1148}
1149
1150static inline void pud_clear(pud_t *pudp)
1151{
1152 set_pud(pudp, __pud(0));
1153}
1154
1155#endif /* PAGETABLE_LEVELS == 4 */
1156
1fe91514
GOC
1157#endif /* PAGETABLE_LEVELS >= 3 */
1158
4eed80cd
JF
1159#ifdef CONFIG_X86_PAE
1160/* Special-case pte-setting operations for PAE, which can't update a
1161 64-bit pte atomically */
1162static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
1163{
1164 PVOP_VCALL3(pv_mmu_ops.set_pte_atomic, ptep,
1165 pte.pte, pte.pte >> 32);
1166}
1167
1168static inline void set_pte_present(struct mm_struct *mm, unsigned long addr,
1169 pte_t *ptep, pte_t pte)
1170{
1171 /* 5 arg words */
1172 pv_mmu_ops.set_pte_present(mm, addr, ptep, pte);
1173}
1174
1175static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
1176 pte_t *ptep)
1177{
1178 PVOP_VCALL3(pv_mmu_ops.pte_clear, mm, addr, ptep);
1179}
60b3f626
JF
1180
1181static inline void pmd_clear(pmd_t *pmdp)
1182{
1183 PVOP_VCALL1(pv_mmu_ops.pmd_clear, pmdp);
1184}
4eed80cd
JF
1185#else /* !CONFIG_X86_PAE */
1186static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
1187{
1188 set_pte(ptep, pte);
1189}
1190
1191static inline void set_pte_present(struct mm_struct *mm, unsigned long addr,
1192 pte_t *ptep, pte_t pte)
1193{
1194 set_pte(ptep, pte);
1195}
1196
1197static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
1198 pte_t *ptep)
1199{
1200 set_pte_at(mm, addr, ptep, __pte(0));
1201}
60b3f626
JF
1202
1203static inline void pmd_clear(pmd_t *pmdp)
1204{
1205 set_pmd(pmdp, __pmd(0));
1206}
4eed80cd
JF
1207#endif /* CONFIG_X86_PAE */
1208
8965c1c0
JF
1209/* Lazy mode for batching updates / context switch */
1210enum paravirt_lazy_mode {
1211 PARAVIRT_LAZY_NONE,
1212 PARAVIRT_LAZY_MMU,
1213 PARAVIRT_LAZY_CPU,
1214};
1215
1216enum paravirt_lazy_mode paravirt_get_lazy_mode(void);
1217void paravirt_enter_lazy_cpu(void);
1218void paravirt_leave_lazy_cpu(void);
1219void paravirt_enter_lazy_mmu(void);
1220void paravirt_leave_lazy_mmu(void);
1221void paravirt_leave_lazy(enum paravirt_lazy_mode mode);
1222
9226d125 1223#define __HAVE_ARCH_ENTER_LAZY_CPU_MODE
f8822f42
JF
1224static inline void arch_enter_lazy_cpu_mode(void)
1225{
8965c1c0 1226 PVOP_VCALL0(pv_cpu_ops.lazy_mode.enter);
f8822f42
JF
1227}
1228
1229static inline void arch_leave_lazy_cpu_mode(void)
1230{
8965c1c0 1231 PVOP_VCALL0(pv_cpu_ops.lazy_mode.leave);
f8822f42
JF
1232}
1233
1234static inline void arch_flush_lazy_cpu_mode(void)
1235{
8965c1c0
JF
1236 if (unlikely(paravirt_get_lazy_mode() == PARAVIRT_LAZY_CPU)) {
1237 arch_leave_lazy_cpu_mode();
1238 arch_enter_lazy_cpu_mode();
1239 }
f8822f42
JF
1240}
1241
9226d125
ZA
1242
1243#define __HAVE_ARCH_ENTER_LAZY_MMU_MODE
f8822f42
JF
1244static inline void arch_enter_lazy_mmu_mode(void)
1245{
8965c1c0 1246 PVOP_VCALL0(pv_mmu_ops.lazy_mode.enter);
f8822f42
JF
1247}
1248
1249static inline void arch_leave_lazy_mmu_mode(void)
1250{
8965c1c0 1251 PVOP_VCALL0(pv_mmu_ops.lazy_mode.leave);
f8822f42
JF
1252}
1253
1254static inline void arch_flush_lazy_mmu_mode(void)
1255{
8965c1c0
JF
1256 if (unlikely(paravirt_get_lazy_mode() == PARAVIRT_LAZY_MMU)) {
1257 arch_leave_lazy_mmu_mode();
1258 arch_enter_lazy_mmu_mode();
1259 }
f8822f42 1260}
9226d125 1261
aeaaa59c
JF
1262static inline void __set_fixmap(unsigned /* enum fixed_addresses */ idx,
1263 unsigned long phys, pgprot_t flags)
1264{
1265 pv_mmu_ops.set_fixmap(idx, phys, flags);
1266}
1267
45876233
JF
1268void _paravirt_nop(void);
1269#define paravirt_nop ((void *)_paravirt_nop)
1270
139ec7c4 1271/* These all sit in the .parainstructions section to tell us what to patch. */
98de032b 1272struct paravirt_patch_site {
139ec7c4
RR
1273 u8 *instr; /* original instructions */
1274 u8 instrtype; /* type of this instruction */
1275 u8 len; /* length of original instruction */
1276 u16 clobbers; /* what registers you may clobber */
1277};
1278
98de032b
JF
1279extern struct paravirt_patch_site __parainstructions[],
1280 __parainstructions_end[];
1281
2e47d3e6
GOC
1282#ifdef CONFIG_X86_32
1283#define PV_SAVE_REGS "pushl %%ecx; pushl %%edx;"
1284#define PV_RESTORE_REGS "popl %%edx; popl %%ecx"
1285#define PV_FLAGS_ARG "0"
1286#define PV_EXTRA_CLOBBERS
1287#define PV_VEXTRA_CLOBBERS
1288#else
1289/* We save some registers, but all of them, that's too much. We clobber all
1290 * caller saved registers but the argument parameter */
1291#define PV_SAVE_REGS "pushq %%rdi;"
1292#define PV_RESTORE_REGS "popq %%rdi;"
1293#define PV_EXTRA_CLOBBERS EXTRA_CLOBBERS, "rcx" , "rdx"
1294#define PV_VEXTRA_CLOBBERS EXTRA_CLOBBERS, "rdi", "rcx" , "rdx"
1295#define PV_FLAGS_ARG "D"
1296#endif
1297
139ec7c4
RR
1298static inline unsigned long __raw_local_save_flags(void)
1299{
1300 unsigned long f;
1301
2e47d3e6 1302 asm volatile(paravirt_alt(PV_SAVE_REGS
d5822035 1303 PARAVIRT_CALL
2e47d3e6 1304 PV_RESTORE_REGS)
d5822035 1305 : "=a"(f)
93b1eab3 1306 : paravirt_type(pv_irq_ops.save_fl),
42c24fa2 1307 paravirt_clobber(CLBR_EAX)
2e47d3e6 1308 : "memory", "cc" PV_VEXTRA_CLOBBERS);
139ec7c4
RR
1309 return f;
1310}
1311
1312static inline void raw_local_irq_restore(unsigned long f)
1313{
2e47d3e6 1314 asm volatile(paravirt_alt(PV_SAVE_REGS
d5822035 1315 PARAVIRT_CALL
2e47d3e6 1316 PV_RESTORE_REGS)
d5822035 1317 : "=a"(f)
2e47d3e6 1318 : PV_FLAGS_ARG(f),
93b1eab3 1319 paravirt_type(pv_irq_ops.restore_fl),
d5822035 1320 paravirt_clobber(CLBR_EAX)
2e47d3e6 1321 : "memory", "cc" PV_EXTRA_CLOBBERS);
139ec7c4
RR
1322}
1323
1324static inline void raw_local_irq_disable(void)
1325{
2e47d3e6 1326 asm volatile(paravirt_alt(PV_SAVE_REGS
d5822035 1327 PARAVIRT_CALL
2e47d3e6 1328 PV_RESTORE_REGS)
d5822035 1329 :
93b1eab3 1330 : paravirt_type(pv_irq_ops.irq_disable),
d5822035 1331 paravirt_clobber(CLBR_EAX)
2e47d3e6 1332 : "memory", "eax", "cc" PV_EXTRA_CLOBBERS);
139ec7c4
RR
1333}
1334
1335static inline void raw_local_irq_enable(void)
1336{
2e47d3e6 1337 asm volatile(paravirt_alt(PV_SAVE_REGS
d5822035 1338 PARAVIRT_CALL
2e47d3e6 1339 PV_RESTORE_REGS)
d5822035 1340 :
93b1eab3 1341 : paravirt_type(pv_irq_ops.irq_enable),
d5822035 1342 paravirt_clobber(CLBR_EAX)
2e47d3e6 1343 : "memory", "eax", "cc" PV_EXTRA_CLOBBERS);
139ec7c4
RR
1344}
1345
1346static inline unsigned long __raw_local_irq_save(void)
1347{
1348 unsigned long f;
1349
d5822035
JF
1350 f = __raw_local_save_flags();
1351 raw_local_irq_disable();
139ec7c4
RR
1352 return f;
1353}
1354
294688c0 1355/* Make sure as little as possible of this mess escapes. */
d5822035 1356#undef PARAVIRT_CALL
1a45b7aa
JF
1357#undef __PVOP_CALL
1358#undef __PVOP_VCALL
f8822f42
JF
1359#undef PVOP_VCALL0
1360#undef PVOP_CALL0
1361#undef PVOP_VCALL1
1362#undef PVOP_CALL1
1363#undef PVOP_VCALL2
1364#undef PVOP_CALL2
1365#undef PVOP_VCALL3
1366#undef PVOP_CALL3
1367#undef PVOP_VCALL4
1368#undef PVOP_CALL4
139ec7c4 1369
d3561b7f
RR
1370#else /* __ASSEMBLY__ */
1371
658be9d3 1372#define _PVSITE(ptype, clobbers, ops, word, algn) \
139ec7c4
RR
1373771:; \
1374 ops; \
1375772:; \
1376 .pushsection .parainstructions,"a"; \
658be9d3
GOC
1377 .align algn; \
1378 word 771b; \
139ec7c4
RR
1379 .byte ptype; \
1380 .byte 772b-771b; \
1381 .short clobbers; \
1382 .popsection
1383
658be9d3
GOC
1384
1385#ifdef CONFIG_X86_64
6057fc82
GOC
1386#define PV_SAVE_REGS pushq %rax; pushq %rdi; pushq %rcx; pushq %rdx
1387#define PV_RESTORE_REGS popq %rdx; popq %rcx; popq %rdi; popq %rax
1388#define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 8)
658be9d3
GOC
1389#define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .quad, 8)
1390#else
6057fc82
GOC
1391#define PV_SAVE_REGS pushl %eax; pushl %edi; pushl %ecx; pushl %edx
1392#define PV_RESTORE_REGS popl %edx; popl %ecx; popl %edi; popl %eax
1393#define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 4)
658be9d3
GOC
1394#define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .long, 4)
1395#endif
1396
93b1eab3
JF
1397#define INTERRUPT_RETURN \
1398 PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_iret), CLBR_NONE, \
1399 jmp *%cs:pv_cpu_ops+PV_CPU_iret)
d5822035
JF
1400
1401#define DISABLE_INTERRUPTS(clobbers) \
93b1eab3 1402 PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_disable), clobbers, \
6057fc82 1403 PV_SAVE_REGS; \
93b1eab3 1404 call *%cs:pv_irq_ops+PV_IRQ_irq_disable; \
6057fc82 1405 PV_RESTORE_REGS;) \
d5822035
JF
1406
1407#define ENABLE_INTERRUPTS(clobbers) \
93b1eab3 1408 PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_enable), clobbers, \
6057fc82 1409 PV_SAVE_REGS; \
93b1eab3 1410 call *%cs:pv_irq_ops+PV_IRQ_irq_enable; \
6057fc82 1411 PV_RESTORE_REGS;)
d5822035 1412
6abcd98f
GOC
1413#define ENABLE_INTERRUPTS_SYSCALL_RET \
1414 PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_syscall_ret),\
1415 CLBR_NONE, \
1416 jmp *%cs:pv_cpu_ops+PV_CPU_irq_enable_syscall_ret)
139ec7c4 1417
2e47d3e6 1418
6057fc82 1419#ifdef CONFIG_X86_32
139ec7c4 1420#define GET_CR0_INTO_EAX \
42c24fa2 1421 push %ecx; push %edx; \
93b1eab3 1422 call *pv_cpu_ops+PV_CPU_read_cr0; \
42c24fa2 1423 pop %edx; pop %ecx
4a8c4c4e 1424#else
e801f864
GOC
1425#define SWAPGS \
1426 PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
1427 PV_SAVE_REGS; \
1428 call *pv_cpu_ops+PV_CPU_swapgs; \
1429 PV_RESTORE_REGS \
1430 )
1431
4a8c4c4e
GOC
1432#define GET_CR2_INTO_RCX \
1433 call *pv_mmu_ops+PV_MMU_read_cr2; \
1434 movq %rax, %rcx; \
1435 xorq %rax, %rax;
1436
6057fc82 1437#endif
139ec7c4 1438
d3561b7f
RR
1439#endif /* __ASSEMBLY__ */
1440#endif /* CONFIG_PARAVIRT */
1441#endif /* __ASM_PARAVIRT_H */
This page took 0.310931 seconds and 5 git commands to generate.