generic, x86: add prctl commands PR_GET_TSC and PR_SET_TSC
[deliverable/linux.git] / include / asm-x86 / processor.h
CommitLineData
c758ecf6
GOC
1#ifndef __ASM_X86_PROCESSOR_H
2#define __ASM_X86_PROCESSOR_H
3
053de044
GOC
4#include <asm/processor-flags.h>
5
e40c0fe6 6/* migration helper, for KVM - will be removed in 2.6.25: */
58f6f6ea
IM
7#define Xgt_desc_struct desc_ptr
8
683e0253
GOC
9/* Forward declaration, a strange C thing */
10struct task_struct;
11struct mm_struct;
12
2f66dcc9
GOC
13#include <asm/vm86.h>
14#include <asm/math_emu.h>
15#include <asm/segment.h>
2f66dcc9
GOC
16#include <asm/types.h>
17#include <asm/sigcontext.h>
18#include <asm/current.h>
19#include <asm/cpufeature.h>
c72dcf83 20#include <asm/system.h>
2f66dcc9 21#include <asm/page.h>
5300db88 22#include <asm/percpu.h>
2f66dcc9
GOC
23#include <asm/msr.h>
24#include <asm/desc_defs.h>
bd61643e 25#include <asm/nops.h>
4d46a89e 26
2f66dcc9 27#include <linux/personality.h>
5300db88
GOC
28#include <linux/cpumask.h>
29#include <linux/cache.h>
2f66dcc9
GOC
30#include <linux/threads.h>
31#include <linux/init.h>
c72dcf83 32
0ccb8acc
GOC
33/*
34 * Default implementation of macro that returns current
35 * instruction pointer ("program counter").
36 */
37static inline void *current_text_addr(void)
38{
39 void *pc;
4d46a89e
IM
40
41 asm volatile("mov $1f, %0; 1:":"=r" (pc));
42
0ccb8acc
GOC
43 return pc;
44}
45
dbcb4660 46#ifdef CONFIG_X86_VSMP
4d46a89e
IM
47# define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
48# define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
dbcb4660 49#else
4d46a89e
IM
50# define ARCH_MIN_TASKALIGN 16
51# define ARCH_MIN_MMSTRUCT_ALIGN 0
dbcb4660
GOC
52#endif
53
5300db88
GOC
54/*
55 * CPU type and hardware bug flags. Kept separately for each CPU.
56 * Members of this structure are referenced in head.S, so think twice
57 * before touching them. [mj]
58 */
59
60struct cpuinfo_x86 {
4d46a89e
IM
61 __u8 x86; /* CPU family */
62 __u8 x86_vendor; /* CPU vendor */
63 __u8 x86_model;
64 __u8 x86_mask;
5300db88 65#ifdef CONFIG_X86_32
4d46a89e
IM
66 char wp_works_ok; /* It doesn't on 386's */
67
68 /* Problems on some 486Dx4's and old 386's: */
69 char hlt_works_ok;
70 char hard_math;
71 char rfu;
72 char fdiv_bug;
73 char f00f_bug;
74 char coma_bug;
75 char pad0;
5300db88 76#else
4d46a89e
IM
77 /* Number of 4K pages in DTLB/ITLB combined(in pages): */
78 int x86_tlbsize;
79 __u8 x86_virt_bits;
80 __u8 x86_phys_bits;
81 /* CPUID returned core id bits: */
82 __u8 x86_coreid_bits;
83 /* Max extended CPUID function supported: */
84 __u32 extended_cpuid_level;
5300db88 85#endif
4d46a89e
IM
86 /* Maximum supported CPUID level, -1=no CPUID: */
87 int cpuid_level;
88 __u32 x86_capability[NCAPINTS];
89 char x86_vendor_id[16];
90 char x86_model_id[64];
91 /* in KB - valid for CPUS which support this call: */
92 int x86_cache_size;
93 int x86_cache_alignment; /* In bytes */
94 int x86_power;
95 unsigned long loops_per_jiffy;
5300db88 96#ifdef CONFIG_SMP
4d46a89e
IM
97 /* cpus sharing the last level cache: */
98 cpumask_t llc_shared_map;
5300db88 99#endif
4d46a89e
IM
100 /* cpuid returned max cores value: */
101 u16 x86_max_cores;
102 u16 apicid;
01aaea1a 103 u16 initial_apicid;
4d46a89e 104 u16 x86_clflush_size;
5300db88 105#ifdef CONFIG_SMP
4d46a89e
IM
106 /* number of cores as seen by the OS: */
107 u16 booted_cores;
108 /* Physical processor id: */
109 u16 phys_proc_id;
110 /* Core id: */
111 u16 cpu_core_id;
112 /* Index into per_cpu list: */
113 u16 cpu_index;
5300db88
GOC
114#endif
115} __attribute__((__aligned__(SMP_CACHE_BYTES)));
116
4d46a89e
IM
117#define X86_VENDOR_INTEL 0
118#define X86_VENDOR_CYRIX 1
119#define X86_VENDOR_AMD 2
120#define X86_VENDOR_UMC 3
121#define X86_VENDOR_NEXGEN 4
122#define X86_VENDOR_CENTAUR 5
123#define X86_VENDOR_TRANSMETA 7
124#define X86_VENDOR_NSC 8
125#define X86_VENDOR_NUM 9
126
127#define X86_VENDOR_UNKNOWN 0xff
5300db88 128
1a53905a
GOC
129/*
130 * capabilities of CPUs
131 */
4d46a89e
IM
132extern struct cpuinfo_x86 boot_cpu_data;
133extern struct cpuinfo_x86 new_cpu_data;
134
135extern struct tss_struct doublefault_tss;
136extern __u32 cleared_cpu_caps[NCAPINTS];
5300db88
GOC
137
138#ifdef CONFIG_SMP
139DECLARE_PER_CPU(struct cpuinfo_x86, cpu_info);
140#define cpu_data(cpu) per_cpu(cpu_info, cpu)
141#define current_cpu_data cpu_data(smp_processor_id())
142#else
143#define cpu_data(cpu) boot_cpu_data
144#define current_cpu_data boot_cpu_data
145#endif
146
3d3f487c
GC
147static inline int hlt_works(int cpu)
148{
149#ifdef CONFIG_X86_32
150 return cpu_data(cpu).hlt_works_ok;
151#else
152 return 1;
153#endif
154}
155
4d46a89e
IM
156#define cache_line_size() (boot_cpu_data.x86_cache_alignment)
157
158extern void cpu_detect(struct cpuinfo_x86 *c);
1a53905a
GOC
159
160extern void identify_cpu(struct cpuinfo_x86 *);
161extern void identify_boot_cpu(void);
162extern void identify_secondary_cpu(struct cpuinfo_x86 *);
5300db88
GOC
163extern void print_cpu_info(struct cpuinfo_x86 *);
164extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
165extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
166extern unsigned short num_cache_leaves;
167
1a53905a
GOC
168#if defined(CONFIG_X86_HT) || defined(CONFIG_X86_64)
169extern void detect_ht(struct cpuinfo_x86 *c);
170#else
171static inline void detect_ht(struct cpuinfo_x86 *c) {}
172#endif
173
c758ecf6 174static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
4d46a89e 175 unsigned int *ecx, unsigned int *edx)
c758ecf6
GOC
176{
177 /* ecx is often an input as well as an output. */
cca2e6f8
JP
178 asm("cpuid"
179 : "=a" (*eax),
180 "=b" (*ebx),
181 "=c" (*ecx),
182 "=d" (*edx)
183 : "0" (*eax), "2" (*ecx));
c758ecf6
GOC
184}
185
c72dcf83
GOC
186static inline void load_cr3(pgd_t *pgdir)
187{
188 write_cr3(__pa(pgdir));
189}
c758ecf6 190
ca241c75
GOC
191#ifdef CONFIG_X86_32
192/* This is the TSS defined by the hardware. */
193struct x86_hw_tss {
4d46a89e
IM
194 unsigned short back_link, __blh;
195 unsigned long sp0;
196 unsigned short ss0, __ss0h;
197 unsigned long sp1;
198 /* ss1 caches MSR_IA32_SYSENTER_CS: */
199 unsigned short ss1, __ss1h;
200 unsigned long sp2;
201 unsigned short ss2, __ss2h;
202 unsigned long __cr3;
203 unsigned long ip;
204 unsigned long flags;
205 unsigned long ax;
206 unsigned long cx;
207 unsigned long dx;
208 unsigned long bx;
209 unsigned long sp;
210 unsigned long bp;
211 unsigned long si;
212 unsigned long di;
213 unsigned short es, __esh;
214 unsigned short cs, __csh;
215 unsigned short ss, __ssh;
216 unsigned short ds, __dsh;
217 unsigned short fs, __fsh;
218 unsigned short gs, __gsh;
219 unsigned short ldt, __ldth;
220 unsigned short trace;
221 unsigned short io_bitmap_base;
222
ca241c75
GOC
223} __attribute__((packed));
224#else
225struct x86_hw_tss {
4d46a89e
IM
226 u32 reserved1;
227 u64 sp0;
228 u64 sp1;
229 u64 sp2;
230 u64 reserved2;
231 u64 ist[7];
232 u32 reserved3;
233 u32 reserved4;
234 u16 reserved5;
235 u16 io_bitmap_base;
236
ca241c75
GOC
237} __attribute__((packed)) ____cacheline_aligned;
238#endif
239
240/*
4d46a89e 241 * IO-bitmap sizes:
ca241c75 242 */
4d46a89e
IM
243#define IO_BITMAP_BITS 65536
244#define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
245#define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
246#define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
247#define INVALID_IO_BITMAP_OFFSET 0x8000
248#define INVALID_IO_BITMAP_OFFSET_LAZY 0x9000
ca241c75
GOC
249
250struct tss_struct {
4d46a89e
IM
251 /*
252 * The hardware state:
253 */
254 struct x86_hw_tss x86_tss;
ca241c75
GOC
255
256 /*
257 * The extra 1 is there because the CPU will access an
258 * additional byte beyond the end of the IO permission
259 * bitmap. The extra byte must be all 1 bits, and must
260 * be within the limit.
261 */
4d46a89e 262 unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
ca241c75
GOC
263 /*
264 * Cache the current maximum and the last task that used the bitmap:
265 */
4d46a89e
IM
266 unsigned long io_bitmap_max;
267 struct thread_struct *io_bitmap_owner;
268
ca241c75 269 /*
4d46a89e 270 * Pad the TSS to be cacheline-aligned (size is 0x100):
ca241c75 271 */
4d46a89e 272 unsigned long __cacheline_filler[35];
ca241c75 273 /*
4d46a89e 274 * .. and then another 0x100 bytes for the emergency kernel stack:
ca241c75 275 */
4d46a89e
IM
276 unsigned long stack[64];
277
ca241c75
GOC
278} __attribute__((packed));
279
280DECLARE_PER_CPU(struct tss_struct, init_tss);
281
4d46a89e
IM
282/*
283 * Save the original ist values for checking stack pointers during debugging
284 */
1a53905a 285struct orig_ist {
4d46a89e 286 unsigned long ist[7];
1a53905a
GOC
287};
288
99f8ecdf 289#define MXCSR_DEFAULT 0x1f80
46265df0 290
99f8ecdf 291struct i387_fsave_struct {
ca9cda2f
IM
292 u32 cwd; /* FPU Control Word */
293 u32 swd; /* FPU Status Word */
294 u32 twd; /* FPU Tag Word */
295 u32 fip; /* FPU IP Offset */
296 u32 fcs; /* FPU IP Selector */
297 u32 foo; /* FPU Operand Pointer Offset */
298 u32 fos; /* FPU Operand Pointer Selector */
299
300 /* 8*10 bytes for each FP-reg = 80 bytes: */
4d46a89e 301 u32 st_space[20];
ca9cda2f
IM
302
303 /* Software status information [not touched by FSAVE ]: */
4d46a89e 304 u32 status;
46265df0
GOC
305};
306
46265df0 307struct i387_fxsave_struct {
ca9cda2f
IM
308 u16 cwd; /* Control Word */
309 u16 swd; /* Status Word */
310 u16 twd; /* Tag Word */
311 u16 fop; /* Last Instruction Opcode */
99f8ecdf
RM
312 union {
313 struct {
ca9cda2f
IM
314 u64 rip; /* Instruction Pointer */
315 u64 rdp; /* Data Pointer */
99f8ecdf
RM
316 };
317 struct {
ca9cda2f
IM
318 u32 fip; /* FPU IP Offset */
319 u32 fcs; /* FPU IP Selector */
320 u32 foo; /* FPU Operand Offset */
321 u32 fos; /* FPU Operand Selector */
99f8ecdf
RM
322 };
323 };
ca9cda2f
IM
324 u32 mxcsr; /* MXCSR Register State */
325 u32 mxcsr_mask; /* MXCSR Mask */
326
327 /* 8*16 bytes for each FP-reg = 128 bytes: */
4d46a89e 328 u32 st_space[32];
ca9cda2f
IM
329
330 /* 16*16 bytes for each XMM-reg = 256 bytes: */
4d46a89e 331 u32 xmm_space[64];
ca9cda2f 332
4d46a89e
IM
333 u32 padding[24];
334
46265df0
GOC
335} __attribute__((aligned(16)));
336
99f8ecdf 337struct i387_soft_struct {
4d46a89e
IM
338 u32 cwd;
339 u32 swd;
340 u32 twd;
341 u32 fip;
342 u32 fcs;
343 u32 foo;
344 u32 fos;
345 /* 8*10 bytes for each FP-reg = 80 bytes: */
346 u32 st_space[20];
347 u8 ftop;
348 u8 changed;
349 u8 lookahead;
350 u8 no_update;
351 u8 rm;
352 u8 alimit;
353 struct info *info;
354 u32 entry_eip;
99f8ecdf
RM
355};
356
46265df0 357union i387_union {
99f8ecdf 358 struct i387_fsave_struct fsave;
46265df0 359 struct i387_fxsave_struct fxsave;
4d46a89e 360 struct i387_soft_struct soft;
46265df0
GOC
361};
362
fe676203 363#ifdef CONFIG_X86_64
2f66dcc9 364DECLARE_PER_CPU(struct orig_ist, orig_ist);
96a388de 365#endif
c758ecf6 366
683e0253
GOC
367extern void print_cpu_info(struct cpuinfo_x86 *);
368extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
369extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
370extern unsigned short num_cache_leaves;
371
cb38d377 372struct thread_struct {
4d46a89e
IM
373 /* Cached TLS descriptors: */
374 struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
375 unsigned long sp0;
376 unsigned long sp;
cb38d377 377#ifdef CONFIG_X86_32
4d46a89e 378 unsigned long sysenter_cs;
cb38d377 379#else
4d46a89e
IM
380 unsigned long usersp; /* Copy from PDA */
381 unsigned short es;
382 unsigned short ds;
383 unsigned short fsindex;
384 unsigned short gsindex;
cb38d377 385#endif
4d46a89e
IM
386 unsigned long ip;
387 unsigned long fs;
388 unsigned long gs;
389 /* Hardware debugging registers: */
390 unsigned long debugreg0;
391 unsigned long debugreg1;
392 unsigned long debugreg2;
393 unsigned long debugreg3;
394 unsigned long debugreg6;
395 unsigned long debugreg7;
396 /* Fault info: */
397 unsigned long cr2;
398 unsigned long trap_no;
399 unsigned long error_code;
400 /* Floating point info: */
cb38d377
GOC
401 union i387_union i387 __attribute__((aligned(16)));;
402#ifdef CONFIG_X86_32
4d46a89e 403 /* Virtual 86 mode info */
cb38d377
GOC
404 struct vm86_struct __user *vm86_info;
405 unsigned long screen_bitmap;
4d46a89e
IM
406 unsigned long v86flags;
407 unsigned long v86mask;
408 unsigned long saved_sp0;
409 unsigned int saved_fs;
410 unsigned int saved_gs;
cb38d377 411#endif
4d46a89e
IM
412 /* IO permissions: */
413 unsigned long *io_bitmap_ptr;
414 unsigned long iopl;
415 /* Max allowed port in the bitmap, in bytes: */
416 unsigned io_bitmap_max;
cb38d377
GOC
417/* MSR_IA32_DEBUGCTLMSR value to switch in if TIF_DEBUGCTLMSR is set. */
418 unsigned long debugctlmsr;
419/* Debug Store - if not 0 points to a DS Save Area configuration;
420 * goes into MSR_IA32_DS_AREA */
421 unsigned long ds_area_msr;
422};
423
1b46cbe0
GOC
424static inline unsigned long native_get_debugreg(int regno)
425{
4d46a89e 426 unsigned long val = 0; /* Damn you, gcc! */
1b46cbe0
GOC
427
428 switch (regno) {
429 case 0:
cca2e6f8
JP
430 asm("mov %%db0, %0" :"=r" (val));
431 break;
1b46cbe0 432 case 1:
cca2e6f8
JP
433 asm("mov %%db1, %0" :"=r" (val));
434 break;
1b46cbe0 435 case 2:
cca2e6f8
JP
436 asm("mov %%db2, %0" :"=r" (val));
437 break;
1b46cbe0 438 case 3:
cca2e6f8
JP
439 asm("mov %%db3, %0" :"=r" (val));
440 break;
1b46cbe0 441 case 6:
cca2e6f8
JP
442 asm("mov %%db6, %0" :"=r" (val));
443 break;
1b46cbe0 444 case 7:
cca2e6f8
JP
445 asm("mov %%db7, %0" :"=r" (val));
446 break;
1b46cbe0
GOC
447 default:
448 BUG();
449 }
450 return val;
451}
452
453static inline void native_set_debugreg(int regno, unsigned long value)
454{
455 switch (regno) {
456 case 0:
4d46a89e 457 asm("mov %0, %%db0" ::"r" (value));
1b46cbe0
GOC
458 break;
459 case 1:
4d46a89e 460 asm("mov %0, %%db1" ::"r" (value));
1b46cbe0
GOC
461 break;
462 case 2:
4d46a89e 463 asm("mov %0, %%db2" ::"r" (value));
1b46cbe0
GOC
464 break;
465 case 3:
4d46a89e 466 asm("mov %0, %%db3" ::"r" (value));
1b46cbe0
GOC
467 break;
468 case 6:
4d46a89e 469 asm("mov %0, %%db6" ::"r" (value));
1b46cbe0
GOC
470 break;
471 case 7:
4d46a89e 472 asm("mov %0, %%db7" ::"r" (value));
1b46cbe0
GOC
473 break;
474 default:
475 BUG();
476 }
477}
478
62d7d7ed
GOC
479/*
480 * Set IOPL bits in EFLAGS from given mask
481 */
482static inline void native_set_iopl_mask(unsigned mask)
483{
484#ifdef CONFIG_X86_32
485 unsigned int reg;
4d46a89e 486
cca2e6f8
JP
487 asm volatile ("pushfl;"
488 "popl %0;"
489 "andl %1, %0;"
490 "orl %2, %0;"
491 "pushl %0;"
492 "popfl"
493 : "=&r" (reg)
494 : "i" (~X86_EFLAGS_IOPL), "r" (mask));
62d7d7ed
GOC
495#endif
496}
497
4d46a89e
IM
498static inline void
499native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
7818a1e0
GOC
500{
501 tss->x86_tss.sp0 = thread->sp0;
502#ifdef CONFIG_X86_32
4d46a89e 503 /* Only happens when SEP is enabled, no need to test "SEP"arately: */
7818a1e0
GOC
504 if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
505 tss->x86_tss.ss1 = thread->sysenter_cs;
506 wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
507 }
508#endif
509}
1b46cbe0 510
e801f864
GOC
511static inline void native_swapgs(void)
512{
513#ifdef CONFIG_X86_64
514 asm volatile("swapgs" ::: "memory");
515#endif
516}
517
7818a1e0
GOC
518#ifdef CONFIG_PARAVIRT
519#include <asm/paravirt.h>
520#else
4d46a89e
IM
521#define __cpuid native_cpuid
522#define paravirt_enabled() 0
1b46cbe0
GOC
523
524/*
525 * These special macros can be used to get or set a debugging register
526 */
527#define get_debugreg(var, register) \
528 (var) = native_get_debugreg(register)
529#define set_debugreg(value, register) \
530 native_set_debugreg(register, value)
531
cca2e6f8
JP
532static inline void load_sp0(struct tss_struct *tss,
533 struct thread_struct *thread)
7818a1e0
GOC
534{
535 native_load_sp0(tss, thread);
536}
537
62d7d7ed 538#define set_iopl_mask native_set_iopl_mask
e801f864 539#define SWAPGS swapgs
1b46cbe0
GOC
540#endif /* CONFIG_PARAVIRT */
541
542/*
543 * Save the cr4 feature set we're using (ie
544 * Pentium 4MB enable and PPro Global page
545 * enable), so that any CPU's that boot up
546 * after us can get the correct flags.
547 */
4d46a89e 548extern unsigned long mmu_cr4_features;
1b46cbe0
GOC
549
550static inline void set_in_cr4(unsigned long mask)
551{
552 unsigned cr4;
4d46a89e 553
1b46cbe0
GOC
554 mmu_cr4_features |= mask;
555 cr4 = read_cr4();
556 cr4 |= mask;
557 write_cr4(cr4);
558}
559
560static inline void clear_in_cr4(unsigned long mask)
561{
562 unsigned cr4;
4d46a89e 563
1b46cbe0
GOC
564 mmu_cr4_features &= ~mask;
565 cr4 = read_cr4();
566 cr4 &= ~mask;
567 write_cr4(cr4);
568}
569
683e0253 570struct microcode_header {
4d46a89e
IM
571 unsigned int hdrver;
572 unsigned int rev;
573 unsigned int date;
574 unsigned int sig;
575 unsigned int cksum;
576 unsigned int ldrver;
577 unsigned int pf;
578 unsigned int datasize;
579 unsigned int totalsize;
580 unsigned int reserved[3];
683e0253
GOC
581};
582
583struct microcode {
4d46a89e
IM
584 struct microcode_header hdr;
585 unsigned int bits[0];
683e0253
GOC
586};
587
4d46a89e
IM
588typedef struct microcode microcode_t;
589typedef struct microcode_header microcode_header_t;
683e0253
GOC
590
591/* microcode format is extended from prescott processors */
592struct extended_signature {
4d46a89e
IM
593 unsigned int sig;
594 unsigned int pf;
595 unsigned int cksum;
683e0253
GOC
596};
597
598struct extended_sigtable {
4d46a89e
IM
599 unsigned int count;
600 unsigned int cksum;
601 unsigned int reserved[3];
683e0253
GOC
602 struct extended_signature sigs[0];
603};
604
fc87e906 605typedef struct {
4d46a89e 606 unsigned long seg;
fc87e906
GOC
607} mm_segment_t;
608
609
683e0253
GOC
610/*
611 * create a kernel thread without removing it from tasklists
612 */
613extern int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);
614
615/* Free all resources held by a thread. */
616extern void release_thread(struct task_struct *);
617
4d46a89e 618/* Prepare to copy thread state - unlazy all lazy state */
683e0253 619extern void prepare_to_copy(struct task_struct *tsk);
1b46cbe0 620
683e0253 621unsigned long get_wchan(struct task_struct *p);
c758ecf6
GOC
622
623/*
624 * Generic CPUID function
625 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
626 * resulting in stale register contents being returned.
627 */
628static inline void cpuid(unsigned int op,
629 unsigned int *eax, unsigned int *ebx,
630 unsigned int *ecx, unsigned int *edx)
631{
632 *eax = op;
633 *ecx = 0;
634 __cpuid(eax, ebx, ecx, edx);
635}
636
637/* Some CPUID calls want 'count' to be placed in ecx */
638static inline void cpuid_count(unsigned int op, int count,
639 unsigned int *eax, unsigned int *ebx,
640 unsigned int *ecx, unsigned int *edx)
641{
642 *eax = op;
643 *ecx = count;
644 __cpuid(eax, ebx, ecx, edx);
645}
646
647/*
648 * CPUID functions returning a single datum
649 */
650static inline unsigned int cpuid_eax(unsigned int op)
651{
652 unsigned int eax, ebx, ecx, edx;
653
654 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 655
c758ecf6
GOC
656 return eax;
657}
4d46a89e 658
c758ecf6
GOC
659static inline unsigned int cpuid_ebx(unsigned int op)
660{
661 unsigned int eax, ebx, ecx, edx;
662
663 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 664
c758ecf6
GOC
665 return ebx;
666}
4d46a89e 667
c758ecf6
GOC
668static inline unsigned int cpuid_ecx(unsigned int op)
669{
670 unsigned int eax, ebx, ecx, edx;
671
672 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 673
c758ecf6
GOC
674 return ecx;
675}
4d46a89e 676
c758ecf6
GOC
677static inline unsigned int cpuid_edx(unsigned int op)
678{
679 unsigned int eax, ebx, ecx, edx;
680
681 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 682
c758ecf6
GOC
683 return edx;
684}
685
683e0253
GOC
686/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
687static inline void rep_nop(void)
688{
cca2e6f8 689 asm volatile("rep; nop" ::: "memory");
683e0253
GOC
690}
691
4d46a89e
IM
692static inline void cpu_relax(void)
693{
694 rep_nop();
695}
696
697/* Stop speculative execution: */
683e0253
GOC
698static inline void sync_core(void)
699{
700 int tmp;
4d46a89e 701
683e0253 702 asm volatile("cpuid" : "=a" (tmp) : "0" (1)
cca2e6f8 703 : "ebx", "ecx", "edx", "memory");
683e0253
GOC
704}
705
cca2e6f8
JP
706static inline void __monitor(const void *eax, unsigned long ecx,
707 unsigned long edx)
683e0253 708{
4d46a89e 709 /* "monitor %eax, %ecx, %edx;" */
cca2e6f8
JP
710 asm volatile(".byte 0x0f, 0x01, 0xc8;"
711 :: "a" (eax), "c" (ecx), "d"(edx));
683e0253
GOC
712}
713
714static inline void __mwait(unsigned long eax, unsigned long ecx)
715{
4d46a89e 716 /* "mwait %eax, %ecx;" */
cca2e6f8
JP
717 asm volatile(".byte 0x0f, 0x01, 0xc9;"
718 :: "a" (eax), "c" (ecx));
683e0253
GOC
719}
720
721static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
722{
4d46a89e 723 /* "mwait %eax, %ecx;" */
cca2e6f8
JP
724 asm volatile("sti; .byte 0x0f, 0x01, 0xc9;"
725 :: "a" (eax), "c" (ecx));
683e0253
GOC
726}
727
728extern void mwait_idle_with_hints(unsigned long eax, unsigned long ecx);
729
4d46a89e 730extern int force_mwait;
683e0253
GOC
731
732extern void select_idle_routine(const struct cpuinfo_x86 *c);
733
4d46a89e 734extern unsigned long boot_option_idle_override;
683e0253 735
1a53905a
GOC
736extern void enable_sep_cpu(void);
737extern int sysenter_setup(void);
738
739/* Defined in head.S */
4d46a89e 740extern struct desc_ptr early_gdt_descr;
1a53905a
GOC
741
742extern void cpu_set_gdt(int);
743extern void switch_to_new_gdt(void);
744extern void cpu_init(void);
745extern void init_gdt(int cpu);
746
5b0e5084
JB
747static inline void update_debugctlmsr(unsigned long debugctlmsr)
748{
749#ifndef CONFIG_X86_DEBUGCTLMSR
750 if (boot_cpu_data.x86 < 6)
751 return;
752#endif
753 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
754}
755
4d46a89e
IM
756/*
757 * from system description table in BIOS. Mostly for MCA use, but
758 * others may find it useful:
759 */
760extern unsigned int machine_id;
761extern unsigned int machine_submodel_id;
762extern unsigned int BIOS_revision;
1a53905a 763
4d46a89e
IM
764/* Boot loader type from the setup header: */
765extern int bootloader_type;
1a53905a 766
4d46a89e 767extern char ignore_fpu_irq;
683e0253
GOC
768
769#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
770#define ARCH_HAS_PREFETCHW
771#define ARCH_HAS_SPINLOCK_PREFETCH
772
ae2e15eb 773#ifdef CONFIG_X86_32
4d46a89e
IM
774# define BASE_PREFETCH ASM_NOP4
775# define ARCH_HAS_PREFETCH
ae2e15eb 776#else
4d46a89e 777# define BASE_PREFETCH "prefetcht0 (%1)"
ae2e15eb
GOC
778#endif
779
4d46a89e
IM
780/*
781 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
782 *
783 * It's not worth to care about 3dnow prefetches for the K6
784 * because they are microcoded there and very slow.
785 */
ae2e15eb
GOC
786static inline void prefetch(const void *x)
787{
788 alternative_input(BASE_PREFETCH,
789 "prefetchnta (%1)",
790 X86_FEATURE_XMM,
791 "r" (x));
792}
793
4d46a89e
IM
794/*
795 * 3dnow prefetch to get an exclusive cache line.
796 * Useful for spinlocks to avoid one state transition in the
797 * cache coherency protocol:
798 */
ae2e15eb
GOC
799static inline void prefetchw(const void *x)
800{
801 alternative_input(BASE_PREFETCH,
802 "prefetchw (%1)",
803 X86_FEATURE_3DNOW,
804 "r" (x));
805}
806
4d46a89e
IM
807static inline void spin_lock_prefetch(const void *x)
808{
809 prefetchw(x);
810}
811
2f66dcc9
GOC
812#ifdef CONFIG_X86_32
813/*
814 * User space process size: 3GB (default).
815 */
4d46a89e
IM
816#define TASK_SIZE PAGE_OFFSET
817#define STACK_TOP TASK_SIZE
818#define STACK_TOP_MAX STACK_TOP
819
820#define INIT_THREAD { \
821 .sp0 = sizeof(init_stack) + (long)&init_stack, \
822 .vm86_info = NULL, \
823 .sysenter_cs = __KERNEL_CS, \
824 .io_bitmap_ptr = NULL, \
825 .fs = __KERNEL_PERCPU, \
2f66dcc9
GOC
826}
827
828/*
829 * Note that the .io_bitmap member must be extra-big. This is because
830 * the CPU will access an additional byte beyond the end of the IO
831 * permission bitmap. The extra byte must be all 1 bits, and must
832 * be within the limit.
833 */
4d46a89e
IM
834#define INIT_TSS { \
835 .x86_tss = { \
2f66dcc9 836 .sp0 = sizeof(init_stack) + (long)&init_stack, \
4d46a89e
IM
837 .ss0 = __KERNEL_DS, \
838 .ss1 = __KERNEL_CS, \
839 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
840 }, \
841 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
2f66dcc9
GOC
842}
843
2f66dcc9
GOC
844extern unsigned long thread_saved_pc(struct task_struct *tsk);
845
846#define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
847#define KSTK_TOP(info) \
848({ \
849 unsigned long *__ptr = (unsigned long *)(info); \
850 (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
851})
852
853/*
854 * The below -8 is to reserve 8 bytes on top of the ring0 stack.
855 * This is necessary to guarantee that the entire "struct pt_regs"
856 * is accessable even if the CPU haven't stored the SS/ESP registers
857 * on the stack (interrupt gate does not save these registers
858 * when switching to the same priv ring).
859 * Therefore beware: accessing the ss/esp fields of the
860 * "struct pt_regs" is possible, but they may contain the
861 * completely wrong values.
862 */
863#define task_pt_regs(task) \
864({ \
865 struct pt_regs *__regs__; \
866 __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
867 __regs__ - 1; \
868})
869
4d46a89e 870#define KSTK_ESP(task) (task_pt_regs(task)->sp)
2f66dcc9
GOC
871
872#else
873/*
874 * User space process size. 47bits minus one guard page.
875 */
a5ae1c37 876#define TASK_SIZE64 ((1UL << 47) - PAGE_SIZE)
2f66dcc9
GOC
877
878/* This decides where the kernel will search for a free chunk of vm
879 * space during mmap's.
880 */
4d46a89e
IM
881#define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
882 0xc0000000 : 0xFFFFe000)
2f66dcc9 883
4d46a89e
IM
884#define TASK_SIZE (test_thread_flag(TIF_IA32) ? \
885 IA32_PAGE_OFFSET : TASK_SIZE64)
886#define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_IA32)) ? \
887 IA32_PAGE_OFFSET : TASK_SIZE64)
2f66dcc9 888
922a70d3
DH
889#define STACK_TOP TASK_SIZE
890#define STACK_TOP_MAX TASK_SIZE64
891
2f66dcc9
GOC
892#define INIT_THREAD { \
893 .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
894}
895
896#define INIT_TSS { \
897 .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
898}
899
2f66dcc9
GOC
900/*
901 * Return saved PC of a blocked thread.
902 * What is this good for? it will be always the scheduler or ret_from_fork.
903 */
4d46a89e 904#define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
2f66dcc9 905
4d46a89e
IM
906#define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
907#define KSTK_ESP(tsk) -1 /* sorry. doesn't work for syscall. */
2f66dcc9
GOC
908#endif /* CONFIG_X86_64 */
909
513ad84b
IM
910extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
911 unsigned long new_sp);
912
4d46a89e
IM
913/*
914 * This decides where the kernel will search for a free chunk of vm
683e0253
GOC
915 * space during mmap's.
916 */
917#define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
918
4d46a89e 919#define KSTK_EIP(task) (task_pt_regs(task)->ip)
683e0253 920
c758ecf6 921#endif
This page took 0.159025 seconds and 5 git commands to generate.