reset: Silence warning in reset-controller.h
[deliverable/linux.git] / include / linux / clk-provider.h
CommitLineData
b2476490
MT
1/*
2 * linux/include/linux/clk-provider.h
3 *
4 * Copyright (c) 2010-2011 Jeremy Kerr <jeremy.kerr@canonical.com>
5 * Copyright (C) 2011-2012 Linaro Ltd <mturquette@linaro.org>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#ifndef __LINUX_CLK_PROVIDER_H
12#define __LINUX_CLK_PROVIDER_H
13
14#include <linux/clk.h>
aa514ce3 15#include <linux/io.h>
b2476490
MT
16
17#ifdef CONFIG_COMMON_CLK
18
b2476490
MT
19/*
20 * flags used across common struct clk. these flags should only affect the
21 * top-level framework. custom flags for dealing with hardware specifics
22 * belong in struct clk_foo
23 */
24#define CLK_SET_RATE_GATE BIT(0) /* must be gated across rate change */
25#define CLK_SET_PARENT_GATE BIT(1) /* must be gated across re-parent */
26#define CLK_SET_RATE_PARENT BIT(2) /* propagate rate change up one level */
27#define CLK_IGNORE_UNUSED BIT(3) /* do not gate even if unused */
28#define CLK_IS_ROOT BIT(4) /* root clk, has no parent */
f7d8caad 29#define CLK_IS_BASIC BIT(5) /* Basic clk, can't do a to_clk_foo() */
a093bde2 30#define CLK_GET_RATE_NOCACHE BIT(6) /* do not use the cached clk rate */
819c1de3 31#define CLK_SET_RATE_NO_REPARENT BIT(7) /* don't re-parent on rate change */
5279fc40 32#define CLK_GET_ACCURACY_NOCACHE BIT(8) /* do not use the cached clk accuracy */
b2476490 33
0197b3ea
SK
34struct clk_hw;
35
b2476490
MT
36/**
37 * struct clk_ops - Callback operations for hardware clocks; these are to
38 * be provided by the clock implementation, and will be called by drivers
39 * through the clk_* api.
40 *
41 * @prepare: Prepare the clock for enabling. This must not return until
42 * the clock is fully prepared, and it's safe to call clk_enable.
43 * This callback is intended to allow clock implementations to
44 * do any initialisation that may sleep. Called with
45 * prepare_lock held.
46 *
47 * @unprepare: Release the clock from its prepared state. This will typically
48 * undo any work done in the @prepare callback. Called with
49 * prepare_lock held.
50 *
3d6ee287
UH
51 * @is_prepared: Queries the hardware to determine if the clock is prepared.
52 * This function is allowed to sleep. Optional, if this op is not
53 * set then the prepare count will be used.
54 *
3cc8247f
UH
55 * @unprepare_unused: Unprepare the clock atomically. Only called from
56 * clk_disable_unused for prepare clocks with special needs.
57 * Called with prepare mutex held. This function may sleep.
58 *
b2476490
MT
59 * @enable: Enable the clock atomically. This must not return until the
60 * clock is generating a valid clock signal, usable by consumer
61 * devices. Called with enable_lock held. This function must not
62 * sleep.
63 *
64 * @disable: Disable the clock atomically. Called with enable_lock held.
65 * This function must not sleep.
66 *
119c7127
SB
67 * @is_enabled: Queries the hardware to determine if the clock is enabled.
68 * This function must not sleep. Optional, if this op is not
69 * set then the enable count will be used.
70 *
7c045a55
MT
71 * @disable_unused: Disable the clock atomically. Only called from
72 * clk_disable_unused for gate clocks with special needs.
73 * Called with enable_lock held. This function must not
74 * sleep.
75 *
7ce3e8cc 76 * @recalc_rate Recalculate the rate of this clock, by querying hardware. The
b2476490 77 * parent rate is an input parameter. It is up to the caller to
7ce3e8cc 78 * ensure that the prepare_mutex is held across this call.
b2476490
MT
79 * Returns the calculated rate. Optional, but recommended - if
80 * this op is not set then clock rate will be initialized to 0.
81 *
82 * @round_rate: Given a target rate as input, returns the closest rate actually
83 * supported by the clock.
84 *
71472c0c
JH
85 * @determine_rate: Given a target rate as input, returns the closest rate
86 * actually supported by the clock, and optionally the parent clock
87 * that should be used to provide the clock rate.
88 *
b2476490
MT
89 * @get_parent: Queries the hardware to determine the parent of a clock. The
90 * return value is a u8 which specifies the index corresponding to
91 * the parent clock. This index can be applied to either the
92 * .parent_names or .parents arrays. In short, this function
93 * translates the parent value read from hardware into an array
94 * index. Currently only called when the clock is initialized by
95 * __clk_init. This callback is mandatory for clocks with
96 * multiple parents. It is optional (and unnecessary) for clocks
97 * with 0 or 1 parents.
98 *
99 * @set_parent: Change the input source of this clock; for clocks with multiple
100 * possible parents specify a new parent by passing in the index
101 * as a u8 corresponding to the parent in either the .parent_names
102 * or .parents arrays. This function in affect translates an
103 * array index into the value programmed into the hardware.
104 * Returns 0 on success, -EERROR otherwise.
105 *
1c0035d7
SG
106 * @set_rate: Change the rate of this clock. The requested rate is specified
107 * by the second argument, which should typically be the return
108 * of .round_rate call. The third argument gives the parent rate
109 * which is likely helpful for most .set_rate implementation.
110 * Returns 0 on success, -EERROR otherwise.
b2476490 111 *
5279fc40
BB
112 * @recalc_accuracy: Recalculate the accuracy of this clock. The clock accuracy
113 * is expressed in ppb (parts per billion). The parent accuracy is
114 * an input parameter.
115 * Returns the calculated accuracy. Optional - if this op is not
116 * set then clock accuracy will be initialized to parent accuracy
117 * or 0 (perfect clock) if clock has no parent.
118 *
b2476490
MT
119 * The clk_enable/clk_disable and clk_prepare/clk_unprepare pairs allow
120 * implementations to split any work between atomic (enable) and sleepable
121 * (prepare) contexts. If enabling a clock requires code that might sleep,
122 * this must be done in clk_prepare. Clock enable code that will never be
7ce3e8cc 123 * called in a sleepable context may be implemented in clk_enable.
b2476490
MT
124 *
125 * Typically, drivers will call clk_prepare when a clock may be needed later
126 * (eg. when a device is opened), and clk_enable when the clock is actually
127 * required (eg. from an interrupt). Note that clk_prepare MUST have been
128 * called before clk_enable.
129 */
130struct clk_ops {
131 int (*prepare)(struct clk_hw *hw);
132 void (*unprepare)(struct clk_hw *hw);
3d6ee287 133 int (*is_prepared)(struct clk_hw *hw);
3cc8247f 134 void (*unprepare_unused)(struct clk_hw *hw);
b2476490
MT
135 int (*enable)(struct clk_hw *hw);
136 void (*disable)(struct clk_hw *hw);
137 int (*is_enabled)(struct clk_hw *hw);
7c045a55 138 void (*disable_unused)(struct clk_hw *hw);
b2476490
MT
139 unsigned long (*recalc_rate)(struct clk_hw *hw,
140 unsigned long parent_rate);
141 long (*round_rate)(struct clk_hw *hw, unsigned long,
142 unsigned long *);
71472c0c
JH
143 long (*determine_rate)(struct clk_hw *hw, unsigned long rate,
144 unsigned long *best_parent_rate,
145 struct clk **best_parent_clk);
b2476490
MT
146 int (*set_parent)(struct clk_hw *hw, u8 index);
147 u8 (*get_parent)(struct clk_hw *hw);
1c0035d7
SG
148 int (*set_rate)(struct clk_hw *hw, unsigned long,
149 unsigned long);
5279fc40
BB
150 unsigned long (*recalc_accuracy)(struct clk_hw *hw,
151 unsigned long parent_accuracy);
b2476490
MT
152 void (*init)(struct clk_hw *hw);
153};
154
0197b3ea
SK
155/**
156 * struct clk_init_data - holds init data that's common to all clocks and is
157 * shared between the clock provider and the common clock framework.
158 *
159 * @name: clock name
160 * @ops: operations this clock supports
161 * @parent_names: array of string names for all possible parents
162 * @num_parents: number of possible parents
163 * @flags: framework-level hints and quirks
164 */
165struct clk_init_data {
166 const char *name;
167 const struct clk_ops *ops;
168 const char **parent_names;
169 u8 num_parents;
170 unsigned long flags;
171};
172
173/**
174 * struct clk_hw - handle for traversing from a struct clk to its corresponding
175 * hardware-specific structure. struct clk_hw should be declared within struct
176 * clk_foo and then referenced by the struct clk instance that uses struct
177 * clk_foo's clk_ops
178 *
179 * @clk: pointer to the struct clk instance that points back to this struct
180 * clk_hw instance
181 *
182 * @init: pointer to struct clk_init_data that contains the init data shared
183 * with the common clock framework.
184 */
185struct clk_hw {
186 struct clk *clk;
dc4cd941 187 const struct clk_init_data *init;
0197b3ea
SK
188};
189
9d9f78ed
MT
190/*
191 * DOC: Basic clock implementations common to many platforms
192 *
193 * Each basic clock hardware type is comprised of a structure describing the
194 * clock hardware, implementations of the relevant callbacks in struct clk_ops,
195 * unique flags for that hardware type, a registration function and an
196 * alternative macro for static initialization
197 */
198
199/**
200 * struct clk_fixed_rate - fixed-rate clock
201 * @hw: handle between common and hardware-specific interfaces
202 * @fixed_rate: constant frequency of clock
203 */
204struct clk_fixed_rate {
205 struct clk_hw hw;
206 unsigned long fixed_rate;
0903ea60 207 unsigned long fixed_accuracy;
9d9f78ed
MT
208 u8 flags;
209};
210
bffad66e 211extern const struct clk_ops clk_fixed_rate_ops;
9d9f78ed
MT
212struct clk *clk_register_fixed_rate(struct device *dev, const char *name,
213 const char *parent_name, unsigned long flags,
214 unsigned long fixed_rate);
0903ea60
BB
215struct clk *clk_register_fixed_rate_with_accuracy(struct device *dev,
216 const char *name, const char *parent_name, unsigned long flags,
217 unsigned long fixed_rate, unsigned long fixed_accuracy);
9d9f78ed 218
015ba402
GL
219void of_fixed_clk_setup(struct device_node *np);
220
9d9f78ed
MT
221/**
222 * struct clk_gate - gating clock
223 *
224 * @hw: handle between common and hardware-specific interfaces
225 * @reg: register controlling gate
226 * @bit_idx: single bit controlling gate
227 * @flags: hardware-specific flags
228 * @lock: register lock
229 *
230 * Clock which can gate its output. Implements .enable & .disable
231 *
232 * Flags:
1f73f31a 233 * CLK_GATE_SET_TO_DISABLE - by default this clock sets the bit at bit_idx to
9d9f78ed
MT
234 * enable the clock. Setting this flag does the opposite: setting the bit
235 * disable the clock and clearing it enables the clock
04577994
HZ
236 * CLK_GATE_HIWORD_MASK - The gate settings are only in lower 16-bit
237 * of this register, and mask of gate bits are in higher 16-bit of this
238 * register. While setting the gate bits, higher 16-bit should also be
239 * updated to indicate changing gate bits.
9d9f78ed
MT
240 */
241struct clk_gate {
242 struct clk_hw hw;
243 void __iomem *reg;
244 u8 bit_idx;
245 u8 flags;
246 spinlock_t *lock;
9d9f78ed
MT
247};
248
249#define CLK_GATE_SET_TO_DISABLE BIT(0)
04577994 250#define CLK_GATE_HIWORD_MASK BIT(1)
9d9f78ed 251
bffad66e 252extern const struct clk_ops clk_gate_ops;
9d9f78ed
MT
253struct clk *clk_register_gate(struct device *dev, const char *name,
254 const char *parent_name, unsigned long flags,
255 void __iomem *reg, u8 bit_idx,
256 u8 clk_gate_flags, spinlock_t *lock);
257
357c3f0a
RN
258struct clk_div_table {
259 unsigned int val;
260 unsigned int div;
261};
262
9d9f78ed
MT
263/**
264 * struct clk_divider - adjustable divider clock
265 *
266 * @hw: handle between common and hardware-specific interfaces
267 * @reg: register containing the divider
268 * @shift: shift to the divider bit field
269 * @width: width of the divider bit field
357c3f0a 270 * @table: array of value/divider pairs, last entry should have div = 0
9d9f78ed
MT
271 * @lock: register lock
272 *
273 * Clock with an adjustable divider affecting its output frequency. Implements
274 * .recalc_rate, .set_rate and .round_rate
275 *
276 * Flags:
277 * CLK_DIVIDER_ONE_BASED - by default the divisor is the value read from the
278 * register plus one. If CLK_DIVIDER_ONE_BASED is set then the divider is
279 * the raw value read from the register, with the value of zero considered
056b2053 280 * invalid, unless CLK_DIVIDER_ALLOW_ZERO is set.
9d9f78ed
MT
281 * CLK_DIVIDER_POWER_OF_TWO - clock divisor is 2 raised to the value read from
282 * the hardware register
056b2053
SB
283 * CLK_DIVIDER_ALLOW_ZERO - Allow zero divisors. For dividers which have
284 * CLK_DIVIDER_ONE_BASED set, it is possible to end up with a zero divisor.
285 * Some hardware implementations gracefully handle this case and allow a
286 * zero divisor by not modifying their input clock
287 * (divide by one / bypass).
d57dfe75
HZ
288 * CLK_DIVIDER_HIWORD_MASK - The divider settings are only in lower 16-bit
289 * of this register, and mask of divider bits are in higher 16-bit of this
290 * register. While setting the divider bits, higher 16-bit should also be
291 * updated to indicate changing divider bits.
9d9f78ed
MT
292 */
293struct clk_divider {
294 struct clk_hw hw;
295 void __iomem *reg;
296 u8 shift;
297 u8 width;
298 u8 flags;
357c3f0a 299 const struct clk_div_table *table;
9d9f78ed 300 spinlock_t *lock;
9d9f78ed
MT
301};
302
303#define CLK_DIVIDER_ONE_BASED BIT(0)
304#define CLK_DIVIDER_POWER_OF_TWO BIT(1)
056b2053 305#define CLK_DIVIDER_ALLOW_ZERO BIT(2)
d57dfe75 306#define CLK_DIVIDER_HIWORD_MASK BIT(3)
9d9f78ed 307
bffad66e 308extern const struct clk_ops clk_divider_ops;
9d9f78ed
MT
309struct clk *clk_register_divider(struct device *dev, const char *name,
310 const char *parent_name, unsigned long flags,
311 void __iomem *reg, u8 shift, u8 width,
312 u8 clk_divider_flags, spinlock_t *lock);
357c3f0a
RN
313struct clk *clk_register_divider_table(struct device *dev, const char *name,
314 const char *parent_name, unsigned long flags,
315 void __iomem *reg, u8 shift, u8 width,
316 u8 clk_divider_flags, const struct clk_div_table *table,
317 spinlock_t *lock);
9d9f78ed
MT
318
319/**
320 * struct clk_mux - multiplexer clock
321 *
322 * @hw: handle between common and hardware-specific interfaces
323 * @reg: register controlling multiplexer
324 * @shift: shift to multiplexer bit field
325 * @width: width of mutliplexer bit field
3566d40c 326 * @flags: hardware-specific flags
9d9f78ed
MT
327 * @lock: register lock
328 *
329 * Clock with multiple selectable parents. Implements .get_parent, .set_parent
330 * and .recalc_rate
331 *
332 * Flags:
333 * CLK_MUX_INDEX_ONE - register index starts at 1, not 0
1f73f31a 334 * CLK_MUX_INDEX_BIT - register index is a single bit (power of two)
ba492e90
HZ
335 * CLK_MUX_HIWORD_MASK - The mux settings are only in lower 16-bit of this
336 * register, and mask of mux bits are in higher 16-bit of this register.
337 * While setting the mux bits, higher 16-bit should also be updated to
338 * indicate changing mux bits.
9d9f78ed
MT
339 */
340struct clk_mux {
341 struct clk_hw hw;
342 void __iomem *reg;
ce4f3313
PDS
343 u32 *table;
344 u32 mask;
9d9f78ed 345 u8 shift;
9d9f78ed
MT
346 u8 flags;
347 spinlock_t *lock;
348};
349
350#define CLK_MUX_INDEX_ONE BIT(0)
351#define CLK_MUX_INDEX_BIT BIT(1)
ba492e90 352#define CLK_MUX_HIWORD_MASK BIT(2)
c57acd14 353#define CLK_MUX_READ_ONLY BIT(3) /* mux setting cannot be changed */
9d9f78ed 354
bffad66e 355extern const struct clk_ops clk_mux_ops;
c57acd14 356extern const struct clk_ops clk_mux_ro_ops;
ce4f3313 357
9d9f78ed 358struct clk *clk_register_mux(struct device *dev, const char *name,
d305fb78 359 const char **parent_names, u8 num_parents, unsigned long flags,
9d9f78ed
MT
360 void __iomem *reg, u8 shift, u8 width,
361 u8 clk_mux_flags, spinlock_t *lock);
b2476490 362
ce4f3313
PDS
363struct clk *clk_register_mux_table(struct device *dev, const char *name,
364 const char **parent_names, u8 num_parents, unsigned long flags,
365 void __iomem *reg, u8 shift, u32 mask,
366 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
367
79b16641
GC
368void of_fixed_factor_clk_setup(struct device_node *node);
369
f0948f59
SH
370/**
371 * struct clk_fixed_factor - fixed multiplier and divider clock
372 *
373 * @hw: handle between common and hardware-specific interfaces
374 * @mult: multiplier
375 * @div: divider
376 *
377 * Clock with a fixed multiplier and divider. The output frequency is the
378 * parent clock rate divided by div and multiplied by mult.
379 * Implements .recalc_rate, .set_rate and .round_rate
380 */
381
382struct clk_fixed_factor {
383 struct clk_hw hw;
384 unsigned int mult;
385 unsigned int div;
386};
387
388extern struct clk_ops clk_fixed_factor_ops;
389struct clk *clk_register_fixed_factor(struct device *dev, const char *name,
390 const char *parent_name, unsigned long flags,
391 unsigned int mult, unsigned int div);
392
ece70094
PG
393/***
394 * struct clk_composite - aggregate clock of mux, divider and gate clocks
395 *
396 * @hw: handle between common and hardware-specific interfaces
d3a1c7be
MT
397 * @mux_hw: handle between composite and hardware-specific mux clock
398 * @rate_hw: handle between composite and hardware-specific rate clock
399 * @gate_hw: handle between composite and hardware-specific gate clock
ece70094 400 * @mux_ops: clock ops for mux
d3a1c7be 401 * @rate_ops: clock ops for rate
ece70094
PG
402 * @gate_ops: clock ops for gate
403 */
404struct clk_composite {
405 struct clk_hw hw;
406 struct clk_ops ops;
407
408 struct clk_hw *mux_hw;
d3a1c7be 409 struct clk_hw *rate_hw;
ece70094
PG
410 struct clk_hw *gate_hw;
411
412 const struct clk_ops *mux_ops;
d3a1c7be 413 const struct clk_ops *rate_ops;
ece70094
PG
414 const struct clk_ops *gate_ops;
415};
416
417struct clk *clk_register_composite(struct device *dev, const char *name,
418 const char **parent_names, int num_parents,
419 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
d3a1c7be 420 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
ece70094
PG
421 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
422 unsigned long flags);
423
b2476490
MT
424/**
425 * clk_register - allocate a new clock, register it and return an opaque cookie
426 * @dev: device that is registering this clock
b2476490 427 * @hw: link to hardware-specific clock data
b2476490
MT
428 *
429 * clk_register is the primary interface for populating the clock tree with new
430 * clock nodes. It returns a pointer to the newly allocated struct clk which
431 * cannot be dereferenced by driver code but may be used in conjuction with the
d1302a36
MT
432 * rest of the clock API. In the event of an error clk_register will return an
433 * error code; drivers must test for an error code after calling clk_register.
b2476490 434 */
0197b3ea 435struct clk *clk_register(struct device *dev, struct clk_hw *hw);
46c8773a 436struct clk *devm_clk_register(struct device *dev, struct clk_hw *hw);
b2476490 437
1df5c939 438void clk_unregister(struct clk *clk);
46c8773a 439void devm_clk_unregister(struct device *dev, struct clk *clk);
1df5c939 440
b2476490
MT
441/* helper functions */
442const char *__clk_get_name(struct clk *clk);
443struct clk_hw *__clk_get_hw(struct clk *clk);
444u8 __clk_get_num_parents(struct clk *clk);
445struct clk *__clk_get_parent(struct clk *clk);
7ef3dcc8 446struct clk *clk_get_parent_by_index(struct clk *clk, u8 index);
93874681
LT
447unsigned int __clk_get_enable_count(struct clk *clk);
448unsigned int __clk_get_prepare_count(struct clk *clk);
b2476490 449unsigned long __clk_get_rate(struct clk *clk);
5279fc40 450unsigned long __clk_get_accuracy(struct clk *clk);
b2476490 451unsigned long __clk_get_flags(struct clk *clk);
3d6ee287 452bool __clk_is_prepared(struct clk *clk);
2ac6b1f5 453bool __clk_is_enabled(struct clk *clk);
b2476490 454struct clk *__clk_lookup(const char *name);
e366fdd7
JH
455long __clk_mux_determine_rate(struct clk_hw *hw, unsigned long rate,
456 unsigned long *best_parent_rate,
457 struct clk **best_parent_p);
b2476490
MT
458
459/*
460 * FIXME clock api without lock protection
461 */
462int __clk_prepare(struct clk *clk);
463void __clk_unprepare(struct clk *clk);
464void __clk_reparent(struct clk *clk, struct clk *new_parent);
465unsigned long __clk_round_rate(struct clk *clk, unsigned long rate);
466
766e6a4e
GL
467struct of_device_id;
468
469typedef void (*of_clk_init_cb_t)(struct device_node *);
470
0b151deb
SH
471struct clk_onecell_data {
472 struct clk **clks;
473 unsigned int clk_num;
474};
475
476#define CLK_OF_DECLARE(name, compat, fn) \
477 static const struct of_device_id __clk_of_table_##name \
478 __used __section(__clk_of_table) \
479 = { .compatible = compat, .data = fn };
480
481#ifdef CONFIG_OF
766e6a4e
GL
482int of_clk_add_provider(struct device_node *np,
483 struct clk *(*clk_src_get)(struct of_phandle_args *args,
484 void *data),
485 void *data);
486void of_clk_del_provider(struct device_node *np);
487struct clk *of_clk_src_simple_get(struct of_phandle_args *clkspec,
488 void *data);
494bfec9 489struct clk *of_clk_src_onecell_get(struct of_phandle_args *clkspec, void *data);
f6102742 490int of_clk_get_parent_count(struct device_node *np);
766e6a4e 491const char *of_clk_get_parent_name(struct device_node *np, int index);
f2f6c255 492
766e6a4e
GL
493void of_clk_init(const struct of_device_id *matches);
494
0b151deb 495#else /* !CONFIG_OF */
f2f6c255 496
0b151deb
SH
497static inline int of_clk_add_provider(struct device_node *np,
498 struct clk *(*clk_src_get)(struct of_phandle_args *args,
499 void *data),
500 void *data)
501{
502 return 0;
503}
504#define of_clk_del_provider(np) \
505 { while (0); }
506static inline struct clk *of_clk_src_simple_get(
507 struct of_phandle_args *clkspec, void *data)
508{
509 return ERR_PTR(-ENOENT);
510}
511static inline struct clk *of_clk_src_onecell_get(
512 struct of_phandle_args *clkspec, void *data)
513{
514 return ERR_PTR(-ENOENT);
515}
516static inline const char *of_clk_get_parent_name(struct device_node *np,
517 int index)
518{
519 return NULL;
520}
521#define of_clk_init(matches) \
522 { while (0); }
523#endif /* CONFIG_OF */
aa514ce3
GS
524
525/*
526 * wrap access to peripherals in accessor routines
527 * for improved portability across platforms
528 */
529
530static inline u32 clk_readl(u32 __iomem *reg)
531{
532 return readl(reg);
533}
534
535static inline void clk_writel(u32 val, u32 __iomem *reg)
536{
537 writel(val, reg);
538}
539
b2476490
MT
540#endif /* CONFIG_COMMON_CLK */
541#endif /* CLK_PROVIDER_H */
This page took 0.148047 seconds and 5 git commands to generate.