ide: remove ide_setup_dma()
[deliverable/linux.git] / include / linux / ide.h
CommitLineData
1da177e4
LT
1#ifndef _IDE_H
2#define _IDE_H
3/*
4 * linux/include/linux/ide.h
5 *
6 * Copyright (C) 1994-2002 Linus Torvalds & authors
7 */
8
1da177e4
LT
9#include <linux/init.h>
10#include <linux/ioport.h>
11#include <linux/hdreg.h>
1da177e4
LT
12#include <linux/blkdev.h>
13#include <linux/proc_fs.h>
14#include <linux/interrupt.h>
15#include <linux/bitops.h>
16#include <linux/bio.h>
17#include <linux/device.h>
18#include <linux/pci.h>
f36d4024 19#include <linux/completion.h>
e3a59b4d
HR
20#ifdef CONFIG_BLK_DEV_IDEACPI
21#include <acpi/acpi.h>
22#endif
1da177e4
LT
23#include <asm/byteorder.h>
24#include <asm/system.h>
25#include <asm/io.h>
f9383c42 26#include <asm/mutex.h>
1da177e4 27
729d4de9 28#if defined(CONFIG_CRIS) || defined(CONFIG_FRV)
4ee06b7e
BZ
29# define SUPPORT_VLB_SYNC 0
30#else
31# define SUPPORT_VLB_SYNC 1
1da177e4
LT
32#endif
33
34/*
35 * Used to indicate "no IRQ", should be a value that cannot be an IRQ
36 * number.
37 */
38
39#define IDE_NO_IRQ (-1)
40
1da177e4
LT
41typedef unsigned char byte; /* used everywhere */
42
43/*
44 * Probably not wise to fiddle with these
45 */
46#define ERROR_MAX 8 /* Max read/write errors per sector */
47#define ERROR_RESET 3 /* Reset controller every 4th retry */
48#define ERROR_RECAL 1 /* Recalibrate every 2nd retry */
49
1da177e4
LT
50/*
51 * state flags
52 */
53
54#define DMA_PIO_RETRY 1 /* retrying in PIO */
55
56#define HWIF(drive) ((ide_hwif_t *)((drive)->hwif))
57#define HWGROUP(drive) ((ide_hwgroup_t *)(HWIF(drive)->hwgroup))
58
59/*
60 * Definitions for accessing IDE controller registers
61 */
62#define IDE_NR_PORTS (10)
63
4c3032d8
BZ
64struct ide_io_ports {
65 unsigned long data_addr;
66
67 union {
68 unsigned long error_addr; /* read: error */
69 unsigned long feature_addr; /* write: feature */
70 };
71
72 unsigned long nsect_addr;
73 unsigned long lbal_addr;
74 unsigned long lbam_addr;
75 unsigned long lbah_addr;
76
77 unsigned long device_addr;
78
79 union {
80 unsigned long status_addr; /*  read: status  */
81 unsigned long command_addr; /* write: command */
82 };
83
84 unsigned long ctl_addr;
85
86 unsigned long irq_addr;
87};
1da177e4
LT
88
89#define OK_STAT(stat,good,bad) (((stat)&((good)|(bad)))==(good))
90#define BAD_R_STAT (BUSY_STAT | ERR_STAT)
91#define BAD_W_STAT (BAD_R_STAT | WRERR_STAT)
92#define BAD_STAT (BAD_R_STAT | DRQ_STAT)
93#define DRIVE_READY (READY_STAT | SEEK_STAT)
1da177e4
LT
94
95#define BAD_CRC (ABRT_ERR | ICRC_ERR)
96
97#define SATA_NR_PORTS (3) /* 16 possible ?? */
98
99#define SATA_STATUS_OFFSET (0)
1da177e4 100#define SATA_ERROR_OFFSET (1)
1da177e4 101#define SATA_CONTROL_OFFSET (2)
1da177e4 102
1da177e4
LT
103/*
104 * Our Physical Region Descriptor (PRD) table should be large enough
105 * to handle the biggest I/O request we are likely to see. Since requests
106 * can have no more than 256 sectors, and since the typical blocksize is
107 * two or more sectors, we could get by with a limit of 128 entries here for
108 * the usual worst case. Most requests seem to include some contiguous blocks,
109 * further reducing the number of table entries required.
110 *
111 * The driver reverts to PIO mode for individual requests that exceed
112 * this limit (possible with 512 byte blocksizes, eg. MSDOS f/s), so handling
113 * 100% of all crazy scenarios here is not necessary.
114 *
115 * As it turns out though, we must allocate a full 4KB page for this,
116 * so the two PRD tables (ide0 & ide1) will each get half of that,
117 * allowing each to have about 256 entries (8 bytes each) from this.
118 */
119#define PRD_BYTES 8
120#define PRD_ENTRIES 256
121
122/*
123 * Some more useful definitions
124 */
125#define PARTN_BITS 6 /* number of minor dev bits for partitions */
126#define MAX_DRIVES 2 /* per interface; 2 assumed by lots of code */
127#define SECTOR_SIZE 512
128#define SECTOR_WORDS (SECTOR_SIZE / 4) /* number of 32bit words per sector */
129#define IDE_LARGE_SEEK(b1,b2,t) (((b1) > (b2) + (t)) || ((b2) > (b1) + (t)))
130
131/*
132 * Timeouts for various operations:
133 */
134#define WAIT_DRQ (HZ/10) /* 100msec - spec allows up to 20ms */
135#define WAIT_READY (5*HZ) /* 5sec - some laptops are very slow */
136#define WAIT_PIDENTIFY (10*HZ) /* 10sec - should be less than 3ms (?), if all ATAPI CD is closed at boot */
137#define WAIT_WORSTCASE (30*HZ) /* 30sec - worst case when spinning up */
138#define WAIT_CMD (10*HZ) /* 10sec - maximum wait for an IRQ to happen */
139#define WAIT_MIN_SLEEP (2*HZ/100) /* 20msec - minimum sleep time */
140
79e36a9f
EO
141/*
142 * Op codes for special requests to be handled by ide_special_rq().
143 * Values should be in the range of 0x20 to 0x3f.
144 */
145#define REQ_DRIVE_RESET 0x20
146
1da177e4
LT
147/*
148 * Check for an interrupt and acknowledge the interrupt status
149 */
150struct hwif_s;
151typedef int (ide_ack_intr_t)(struct hwif_s *);
152
1da177e4
LT
153/*
154 * hwif_chipset_t is used to keep track of the specific hardware
155 * chipset used by each IDE interface, if known.
156 */
528a572d 157enum { ide_unknown, ide_generic, ide_pci,
1da177e4
LT
158 ide_cmd640, ide_dtc2278, ide_ali14xx,
159 ide_qd65xx, ide_umc8672, ide_ht6560b,
160 ide_rz1000, ide_trm290,
161 ide_cmd646, ide_cy82c693, ide_4drives,
b7691646 162 ide_pmac, ide_acorn,
9a0e77f2 163 ide_au1xxx, ide_palm3710
528a572d
BZ
164};
165
166typedef u8 hwif_chipset_t;
1da177e4
LT
167
168/*
169 * Structure to hold all information about the location of this port
170 */
171typedef struct hw_regs_s {
4c3032d8
BZ
172 union {
173 struct ide_io_ports io_ports;
174 unsigned long io_ports_array[IDE_NR_PORTS];
175 };
176
1da177e4 177 int irq; /* our irq number */
1da177e4
LT
178 ide_ack_intr_t *ack_intr; /* acknowledge interrupt */
179 hwif_chipset_t chipset;
c56c5648 180 struct device *dev, *parent;
1da177e4
LT
181} hw_regs_t;
182
cbb010c1 183void ide_init_port_data(struct hwif_s *, unsigned int);
57c802e8 184void ide_init_port_hw(struct hwif_s *, hw_regs_t *);
baa8f3e9 185
1da177e4
LT
186static inline void ide_std_init_ports(hw_regs_t *hw,
187 unsigned long io_addr,
188 unsigned long ctl_addr)
189{
190 unsigned int i;
191
4c3032d8
BZ
192 for (i = 0; i <= 7; i++)
193 hw->io_ports_array[i] = io_addr++;
1da177e4 194
4c3032d8 195 hw->io_ports.ctl_addr = ctl_addr;
1da177e4
LT
196}
197
a861beb1
BZ
198/* for IDE PCI controllers in legacy mode, temporary */
199static inline int __ide_default_irq(unsigned long base)
200{
201 switch (base) {
202#ifdef CONFIG_IA64
203 case 0x1f0: return isa_irq_to_vector(14);
204 case 0x170: return isa_irq_to_vector(15);
205#else
206 case 0x1f0: return 14;
207 case 0x170: return 15;
208#endif
209 }
210 return 0;
211}
212
1da177e4
LT
213#include <asm/ide.h>
214
83d7dbc4
MM
215#if !defined(MAX_HWIFS) || defined(CONFIG_EMBEDDED)
216#undef MAX_HWIFS
83ae20c8
BH
217#define MAX_HWIFS CONFIG_IDE_MAX_HWIFS
218#endif
219
1da177e4
LT
220/* Currently only m68k, apus and m8xx need it */
221#ifndef IDE_ARCH_ACK_INTR
222# define ide_ack_intr(hwif) (1)
223#endif
224
225/* Currently only Atari needs it */
226#ifndef IDE_ARCH_LOCK
227# define ide_release_lock() do {} while (0)
228# define ide_get_lock(hdlr, data) do {} while (0)
229#endif /* IDE_ARCH_LOCK */
230
231/*
232 * Now for the data we need to maintain per-drive: ide_drive_t
233 */
234
235#define ide_scsi 0x21
236#define ide_disk 0x20
237#define ide_optical 0x7
238#define ide_cdrom 0x5
239#define ide_tape 0x1
240#define ide_floppy 0x0
241
242/*
243 * Special Driver Flags
244 *
245 * set_geometry : respecify drive geometry
246 * recalibrate : seek to cyl 0
247 * set_multmode : set multmode count
248 * set_tune : tune interface for drive
249 * serviced : service command
250 * reserved : unused
251 */
252typedef union {
253 unsigned all : 8;
254 struct {
1da177e4
LT
255 unsigned set_geometry : 1;
256 unsigned recalibrate : 1;
257 unsigned set_multmode : 1;
258 unsigned set_tune : 1;
259 unsigned serviced : 1;
260 unsigned reserved : 3;
1da177e4
LT
261 } b;
262} special_t;
263
1da177e4
LT
264/*
265 * ATA-IDE Select Register, aka Device-Head
266 *
267 * head : always zeros here
268 * unit : drive select number: 0/1
269 * bit5 : always 1
270 * lba : using LBA instead of CHS
271 * bit7 : always 1
272 */
273typedef union {
274 unsigned all : 8;
275 struct {
276#if defined(__LITTLE_ENDIAN_BITFIELD)
277 unsigned head : 4;
278 unsigned unit : 1;
279 unsigned bit5 : 1;
280 unsigned lba : 1;
281 unsigned bit7 : 1;
282#elif defined(__BIG_ENDIAN_BITFIELD)
283 unsigned bit7 : 1;
284 unsigned lba : 1;
285 unsigned bit5 : 1;
286 unsigned unit : 1;
287 unsigned head : 4;
288#else
289#error "Please fix <asm/byteorder.h>"
290#endif
291 } b;
292} select_t, ata_select_t;
293
1da177e4
LT
294/*
295 * Status returned from various ide_ functions
296 */
297typedef enum {
298 ide_stopped, /* no drive operation was started */
299 ide_started, /* a drive operation was started, handler was set */
300} ide_startstop_t;
301
302struct ide_driver_s;
303struct ide_settings_s;
304
e3a59b4d
HR
305#ifdef CONFIG_BLK_DEV_IDEACPI
306struct ide_acpi_drive_link;
307struct ide_acpi_hwif_link;
308#endif
309
1da177e4
LT
310typedef struct ide_drive_s {
311 char name[4]; /* drive name, such as "hda" */
312 char driver_req[10]; /* requests specific driver */
313
165125e1 314 struct request_queue *queue; /* request queue */
1da177e4
LT
315
316 struct request *rq; /* current request */
317 struct ide_drive_s *next; /* circular list of hwgroup drives */
1da177e4
LT
318 void *driver_data; /* extra driver data */
319 struct hd_driveid *id; /* drive model identification info */
7662d046 320#ifdef CONFIG_IDE_PROC_FS
1da177e4
LT
321 struct proc_dir_entry *proc; /* /proc/ide/ directory entry */
322 struct ide_settings_s *settings;/* /proc/ide/ drive settings */
7662d046 323#endif
1da177e4
LT
324 struct hwif_s *hwif; /* actually (ide_hwif_t *) */
325
326 unsigned long sleep; /* sleep until this time */
327 unsigned long service_start; /* time we started last request */
328 unsigned long service_time; /* service time of last request */
329 unsigned long timeout; /* max time to wait for irq */
330
331 special_t special; /* special action flags */
332 select_t select; /* basic drive/head select reg value */
333
334 u8 keep_settings; /* restore settings after drive reset */
1da177e4
LT
335 u8 using_dma; /* disk is using dma for read/write */
336 u8 retry_pio; /* retrying dma capable host in pio */
337 u8 state; /* retry state */
338 u8 waiting_for_dma; /* dma currently in progress */
339 u8 unmask; /* okay to unmask other irqs */
36193484 340 u8 noflush; /* don't attempt flushes */
1da177e4
LT
341 u8 dsc_overlap; /* DSC overlap */
342 u8 nice1; /* give potential excess bandwidth */
343
344 unsigned present : 1; /* drive is physically present */
345 unsigned dead : 1; /* device ejected hint */
346 unsigned id_read : 1; /* 1=id read from disk 0 = synthetic */
347 unsigned noprobe : 1; /* from: hdx=noprobe */
348 unsigned removable : 1; /* 1 if need to do check_media_change */
349 unsigned attach : 1; /* needed for removable devices */
1da177e4
LT
350 unsigned forced_geom : 1; /* 1 if hdx=c,h,s was given at boot */
351 unsigned no_unmask : 1; /* disallow setting unmask bit */
352 unsigned no_io_32bit : 1; /* disallow enabling 32bit I/O */
353 unsigned atapi_overlap : 1; /* ATAPI overlap (not supported) */
1da177e4 354 unsigned doorlocking : 1; /* for removable only: door lock/unlock works */
c223701c 355 unsigned nodma : 1; /* disallow DMA */
1da177e4
LT
356 unsigned remap_0_to_1 : 1; /* 0=noremap, 1=remap 0->1 (for EZDrive) */
357 unsigned blocked : 1; /* 1=powermanagment told us not to do anything, so sleep nicely */
358 unsigned vdma : 1; /* 1=doing PIO over DMA 0=doing normal DMA */
1da177e4
LT
359 unsigned scsi : 1; /* 0=default, 1=ide-scsi emulation */
360 unsigned sleeping : 1; /* 1=sleeping & sleep field valid */
361 unsigned post_reset : 1;
7f8f48af 362 unsigned udma33_warned : 1;
1da177e4 363
1497943e 364 u8 addressing; /* 0=28-bit, 1=48-bit, 2=48-bit doing 28-bit */
1da177e4
LT
365 u8 quirk_list; /* considered quirky, set for a specific host */
366 u8 init_speed; /* transfer rate set at boot */
1da177e4 367 u8 current_speed; /* current transfer rate set */
513daadd 368 u8 desired_speed; /* desired transfer rate set */
1da177e4
LT
369 u8 dn; /* now wide spread use */
370 u8 wcache; /* status of write cache */
371 u8 acoustic; /* acoustic management */
372 u8 media; /* disk, cdrom, tape, floppy, ... */
1da177e4
LT
373 u8 ready_stat; /* min status value for drive ready */
374 u8 mult_count; /* current multiple sector setting */
375 u8 mult_req; /* requested multiple sector setting */
376 u8 tune_req; /* requested drive tuning setting */
377 u8 io_32bit; /* 0=16-bit, 1=32-bit, 2/3=32bit+sync */
378 u8 bad_wstat; /* used for ignoring WRERR_STAT */
379 u8 nowerr; /* used for ignoring WRERR_STAT */
380 u8 sect0; /* offset of first sector for DM6:DDO */
381 u8 head; /* "real" number of heads */
382 u8 sect; /* "real" sectors per track */
383 u8 bios_head; /* BIOS/fdisk/LILO number of heads */
384 u8 bios_sect; /* BIOS/fdisk/LILO sectors per track */
385
386 unsigned int bios_cyl; /* BIOS/fdisk/LILO number of cyls */
387 unsigned int cyl; /* "real" number of cyls */
26bcb879 388 unsigned int drive_data; /* used by set_pio_mode/selectproc */
1da177e4
LT
389 unsigned int failures; /* current failure count */
390 unsigned int max_failures; /* maximum allowed failure count */
dbe217af 391 u64 probed_capacity;/* initial reported media capacity (ide-cd only currently) */
1da177e4
LT
392
393 u64 capacity64; /* total number of sectors */
394
395 int lun; /* logical unit */
396 int crc_count; /* crc counter to reduce drive speed */
e3a59b4d
HR
397#ifdef CONFIG_BLK_DEV_IDEACPI
398 struct ide_acpi_drive_link *acpidata;
399#endif
1da177e4
LT
400 struct list_head list;
401 struct device gendev;
f36d4024 402 struct completion gendev_rel_comp; /* to deal with device release() */
1da177e4
LT
403} ide_drive_t;
404
8604affd
BZ
405#define to_ide_device(dev)container_of(dev, ide_drive_t, gendev)
406
1da177e4
LT
407#define IDE_CHIPSET_PCI_MASK \
408 ((1<<ide_pci)|(1<<ide_cmd646)|(1<<ide_ali14xx))
409#define IDE_CHIPSET_IS_PCI(c) ((IDE_CHIPSET_PCI_MASK >> (c)) & 1)
410
039788e1 411struct ide_port_info;
1da177e4 412
ac95beed 413struct ide_port_ops {
e6d95bd1
BZ
414 /* host specific initialization of a device */
415 void (*init_dev)(ide_drive_t *);
ac95beed
BZ
416 /* routine to program host for PIO mode */
417 void (*set_pio_mode)(ide_drive_t *, const u8);
418 /* routine to program host for DMA mode */
419 void (*set_dma_mode)(ide_drive_t *, const u8);
420 /* tweaks hardware to select drive */
421 void (*selectproc)(ide_drive_t *);
422 /* chipset polling based on hba specifics */
423 int (*reset_poll)(ide_drive_t *);
424 /* chipset specific changes to default for device-hba resets */
425 void (*pre_reset)(ide_drive_t *);
426 /* routine to reset controller after a disk reset */
427 void (*resetproc)(ide_drive_t *);
428 /* special host masking for drive selection */
429 void (*maskproc)(ide_drive_t *, int);
430 /* check host's drive quirk list */
431 void (*quirkproc)(ide_drive_t *);
432
433 u8 (*mdma_filter)(ide_drive_t *);
434 u8 (*udma_filter)(ide_drive_t *);
435
436 u8 (*cable_detect)(struct hwif_s *);
437};
438
5e37bdc0
BZ
439struct ide_dma_ops {
440 void (*dma_host_set)(struct ide_drive_s *, int);
441 int (*dma_setup)(struct ide_drive_s *);
442 void (*dma_exec_cmd)(struct ide_drive_s *, u8);
443 void (*dma_start)(struct ide_drive_s *);
444 int (*dma_end)(struct ide_drive_s *);
445 int (*dma_test_irq)(struct ide_drive_s *);
446 void (*dma_lost_irq)(struct ide_drive_s *);
447 void (*dma_timeout)(struct ide_drive_s *);
448};
449
94cd5b62
BZ
450struct ide_task_s;
451
1da177e4
LT
452typedef struct hwif_s {
453 struct hwif_s *next; /* for linked-list in ide_hwgroup_t */
454 struct hwif_s *mate; /* other hwif from same PCI chip */
455 struct hwgroup_s *hwgroup; /* actually (ide_hwgroup_t *) */
456 struct proc_dir_entry *proc; /* /proc/ide/ directory entry */
457
458 char name[6]; /* name of interface, eg. "ide0" */
459
4c3032d8
BZ
460 struct ide_io_ports io_ports;
461
1da177e4 462 unsigned long sata_scr[SATA_NR_PORTS];
1da177e4 463
1da177e4
LT
464 ide_drive_t drives[MAX_DRIVES]; /* drive info */
465
466 u8 major; /* our major number */
467 u8 index; /* 0 for ide0; 1 for ide1; ... */
468 u8 channel; /* for dual-port chips: 0=primary, 1=secondary */
1da177e4
LT
469 u8 bus_state; /* power state of the IDE bus */
470
e95d9c6b 471 u32 host_flags;
6a824c92 472
4099d143
BZ
473 u8 pio_mask;
474
1da177e4
LT
475 u8 ultra_mask;
476 u8 mwdma_mask;
477 u8 swdma_mask;
478
49521f97
BZ
479 u8 cbl; /* cable type */
480
1da177e4
LT
481 hwif_chipset_t chipset; /* sub-module for tuning.. */
482
36501650
BZ
483 struct device *dev;
484
18e181fe
BZ
485 ide_ack_intr_t *ack_intr;
486
1da177e4
LT
487 void (*rw_disk)(ide_drive_t *, struct request *);
488
ac95beed 489 const struct ide_port_ops *port_ops;
f37afdac 490 const struct ide_dma_ops *dma_ops;
bfa14b42 491
b2f951aa
BZ
492 u8 (*read_sff_dma_status)(struct hwif_s *);
493
94cd5b62
BZ
494 void (*tf_load)(ide_drive_t *, struct ide_task_s *);
495 void (*tf_read)(ide_drive_t *, struct ide_task_s *);
496
9567b349
BZ
497 void (*input_data)(ide_drive_t *, struct request *, void *, unsigned);
498 void (*output_data)(ide_drive_t *, struct request *, void *, unsigned);
1da177e4 499
f0dd8712 500 void (*ide_dma_clear_irq)(ide_drive_t *drive);
1da177e4
LT
501
502 void (*OUTB)(u8 addr, unsigned long port);
f8c4bd0a 503 void (*OUTBSYNC)(struct hwif_s *hwif, u8 addr, unsigned long port);
1da177e4
LT
504
505 u8 (*INB)(unsigned long port);
1da177e4
LT
506
507 /* dma physical region descriptor table (cpu view) */
508 unsigned int *dmatable_cpu;
509 /* dma physical region descriptor table (dma view) */
510 dma_addr_t dmatable_dma;
511 /* Scatter-gather list used to build the above */
512 struct scatterlist *sg_table;
513 int sg_max_nents; /* Maximum number of entries in it */
514 int sg_nents; /* Current number of entries in it */
515 int sg_dma_direction; /* dma transfer direction */
516
517 /* data phase of the active command (currently only valid for PIO/DMA) */
518 int data_phase;
519
520 unsigned int nsect;
521 unsigned int nleft;
55c16a70 522 struct scatterlist *cursg;
1da177e4
LT
523 unsigned int cursg_ofs;
524
1da177e4
LT
525 int rqsize; /* max sectors per request */
526 int irq; /* our irq number */
527
1da177e4 528 unsigned long dma_base; /* base addr for dma ports */
1da177e4 529
1da177e4
LT
530 unsigned long config_data; /* for use by chipset-specific code */
531 unsigned long select_data; /* for use by chipset-specific code */
532
020e322d
SS
533 unsigned long extra_base; /* extra addr for dma ports */
534 unsigned extra_ports; /* number of extra dma ports */
535
1da177e4 536 unsigned present : 1; /* this interface exists */
1da177e4
LT
537 unsigned serialized : 1; /* serialized all channel operation */
538 unsigned sharing_irq: 1; /* 1 = sharing irq with another hwif */
1da177e4
LT
539 unsigned sg_mapped : 1; /* sg_table and sg_nents are ready */
540
f74c9141
BZ
541 struct device gendev;
542 struct device *portdev;
543
f36d4024 544 struct completion gendev_rel_comp; /* To deal with device release() */
1da177e4
LT
545
546 void *hwif_data; /* extra hwif data */
547
548 unsigned dma;
e3a59b4d
HR
549
550#ifdef CONFIG_BLK_DEV_IDEACPI
551 struct ide_acpi_hwif_link *acpidata;
552#endif
22fc6ecc 553} ____cacheline_internodealigned_in_smp ide_hwif_t;
1da177e4
LT
554
555/*
556 * internal ide interrupt handler type
557 */
1da177e4
LT
558typedef ide_startstop_t (ide_handler_t)(ide_drive_t *);
559typedef int (ide_expiry_t)(ide_drive_t *);
560
0eea6458 561/* used by ide-cd, ide-floppy, etc. */
9567b349 562typedef void (xfer_func_t)(ide_drive_t *, struct request *rq, void *, unsigned);
0eea6458 563
1da177e4
LT
564typedef struct hwgroup_s {
565 /* irq handler, if active */
566 ide_startstop_t (*handler)(ide_drive_t *);
a6fbb1c8 567
1da177e4
LT
568 /* BOOL: protects all fields below */
569 volatile int busy;
570 /* BOOL: wake us up on timer expiry */
571 unsigned int sleeping : 1;
572 /* BOOL: polling active & poll_timeout field valid */
573 unsigned int polling : 1;
913759ac 574
1da177e4
LT
575 /* current drive */
576 ide_drive_t *drive;
577 /* ptr to current hwif in linked-list */
578 ide_hwif_t *hwif;
579
1da177e4
LT
580 /* current request */
581 struct request *rq;
a6fbb1c8 582
1da177e4
LT
583 /* failsafe timer */
584 struct timer_list timer;
1da177e4
LT
585 /* timeout value during long polls */
586 unsigned long poll_timeout;
587 /* queried upon timeouts */
588 int (*expiry)(ide_drive_t *);
a6fbb1c8 589
23450319
SS
590 int req_gen;
591 int req_gen_timer;
1da177e4
LT
592} ide_hwgroup_t;
593
7662d046
BZ
594typedef struct ide_driver_s ide_driver_t;
595
f9383c42 596extern struct mutex ide_setting_mtx;
1da177e4 597
7662d046
BZ
598int set_io_32bit(ide_drive_t *, int);
599int set_pio_mode(ide_drive_t *, int);
600int set_using_dma(ide_drive_t *, int);
601
eaec3e7d
BP
602/* ATAPI packet command flags */
603enum {
604 /* set when an error is considered normal - no retry (ide-tape) */
605 PC_FLAG_ABORT = (1 << 0),
606 PC_FLAG_SUPPRESS_ERROR = (1 << 1),
607 PC_FLAG_WAIT_FOR_DSC = (1 << 2),
608 PC_FLAG_DMA_OK = (1 << 3),
5e331095
BZ
609 PC_FLAG_DMA_IN_PROGRESS = (1 << 4),
610 PC_FLAG_DMA_ERROR = (1 << 5),
611 PC_FLAG_WRITING = (1 << 6),
eaec3e7d 612 /* command timed out */
5e331095 613 PC_FLAG_TIMEDOUT = (1 << 7),
5d41893c 614 PC_FLAG_ZIP_DRIVE = (1 << 8),
28c7214b 615 PC_FLAG_DRQ_INTERRUPT = (1 << 9),
eaec3e7d
BP
616};
617
8303b46e
BP
618struct ide_atapi_pc {
619 /* actual packet bytes */
620 u8 c[12];
621 /* incremented on each retry */
622 int retries;
623 int error;
624
625 /* bytes to transfer */
626 int req_xfer;
627 /* bytes actually transferred */
628 int xferred;
629
630 /* data buffer */
631 u8 *buf;
632 /* current buffer position */
633 u8 *cur_pos;
634 int buf_size;
635 /* missing/available data on the current buffer */
636 int b_count;
637
638 /* the corresponding request */
639 struct request *rq;
640
641 unsigned long flags;
642
643 /*
644 * those are more or less driver-specific and some of them are subject
645 * to change/removal later.
646 */
647 u8 pc_buf[256];
1b06e92a
BZ
648
649 void (*callback)(ide_drive_t *);
8303b46e
BP
650
651 /* idetape only */
652 struct idetape_bh *bh;
653 char *b_data;
654
655 /* idescsi only for now */
656 struct scatterlist *sg;
657 unsigned int sg_cnt;
658
659 struct scsi_cmnd *scsi_cmd;
660 void (*done) (struct scsi_cmnd *);
661
662 unsigned long timeout;
663};
664
7662d046 665#ifdef CONFIG_IDE_PROC_FS
1da177e4
LT
666/*
667 * configurable drive settings
668 */
669
670#define TYPE_INT 0
1497943e
BZ
671#define TYPE_BYTE 1
672#define TYPE_SHORT 2
1da177e4
LT
673
674#define SETTING_READ (1 << 0)
675#define SETTING_WRITE (1 << 1)
676#define SETTING_RW (SETTING_READ | SETTING_WRITE)
677
678typedef int (ide_procset_t)(ide_drive_t *, int);
679typedef struct ide_settings_s {
680 char *name;
681 int rw;
1da177e4
LT
682 int data_type;
683 int min;
684 int max;
685 int mul_factor;
686 int div_factor;
687 void *data;
688 ide_procset_t *set;
689 int auto_remove;
690 struct ide_settings_s *next;
691} ide_settings_t;
692
1497943e 693int ide_add_setting(ide_drive_t *, const char *, int, int, int, int, int, int, void *, ide_procset_t *set);
1da177e4
LT
694
695/*
696 * /proc/ide interface
697 */
698typedef struct {
699 const char *name;
700 mode_t mode;
701 read_proc_t *read_proc;
702 write_proc_t *write_proc;
703} ide_proc_entry_t;
704
ecfd80e4
BZ
705void proc_ide_create(void);
706void proc_ide_destroy(void);
5cbf79cd 707void ide_proc_register_port(ide_hwif_t *);
d9270a3f 708void ide_proc_port_register_devices(ide_hwif_t *);
5b0c4b30 709void ide_proc_unregister_device(ide_drive_t *);
5cbf79cd 710void ide_proc_unregister_port(ide_hwif_t *);
7662d046
BZ
711void ide_proc_register_driver(ide_drive_t *, ide_driver_t *);
712void ide_proc_unregister_driver(ide_drive_t *, ide_driver_t *);
713
714void ide_add_generic_settings(ide_drive_t *);
715
1da177e4
LT
716read_proc_t proc_ide_read_capacity;
717read_proc_t proc_ide_read_geometry;
718
1da177e4
LT
719/*
720 * Standard exit stuff:
721 */
722#define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) \
723{ \
724 len -= off; \
725 if (len < count) { \
726 *eof = 1; \
727 if (len <= 0) \
728 return 0; \
729 } else \
730 len = count; \
731 *start = page + off; \
732 return len; \
733}
734#else
ecfd80e4
BZ
735static inline void proc_ide_create(void) { ; }
736static inline void proc_ide_destroy(void) { ; }
5cbf79cd 737static inline void ide_proc_register_port(ide_hwif_t *hwif) { ; }
d9270a3f 738static inline void ide_proc_port_register_devices(ide_hwif_t *hwif) { ; }
5b0c4b30 739static inline void ide_proc_unregister_device(ide_drive_t *drive) { ; }
5cbf79cd 740static inline void ide_proc_unregister_port(ide_hwif_t *hwif) { ; }
7662d046
BZ
741static inline void ide_proc_register_driver(ide_drive_t *drive, ide_driver_t *driver) { ; }
742static inline void ide_proc_unregister_driver(ide_drive_t *drive, ide_driver_t *driver) { ; }
743static inline void ide_add_generic_settings(ide_drive_t *drive) { ; }
1da177e4
LT
744#define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) return 0;
745#endif
746
747/*
748 * Power Management step value (rq->pm->pm_step).
749 *
750 * The step value starts at 0 (ide_pm_state_start_suspend) for a
751 * suspend operation or 1000 (ide_pm_state_start_resume) for a
752 * resume operation.
753 *
754 * For each step, the core calls the subdriver start_power_step() first.
755 * This can return:
756 * - ide_stopped : In this case, the core calls us back again unless
757 * step have been set to ide_power_state_completed.
758 * - ide_started : In this case, the channel is left busy until an
759 * async event (interrupt) occurs.
760 * Typically, start_power_step() will issue a taskfile request with
761 * do_rw_taskfile().
762 *
763 * Upon reception of the interrupt, the core will call complete_power_step()
764 * with the error code if any. This routine should update the step value
765 * and return. It should not start a new request. The core will call
766 * start_power_step for the new step value, unless step have been set to
767 * ide_power_state_completed.
768 *
769 * Subdrivers are expected to define their own additional power
770 * steps from 1..999 for suspend and from 1001..1999 for resume,
771 * other values are reserved for future use.
772 */
773
774enum {
775 ide_pm_state_completed = -1,
776 ide_pm_state_start_suspend = 0,
777 ide_pm_state_start_resume = 1000,
778};
779
780/*
781 * Subdrivers support.
4ef3b8f4
LR
782 *
783 * The gendriver.owner field should be set to the module owner of this driver.
784 * The gendriver.name field should be set to the name of this driver
1da177e4 785 */
7662d046 786struct ide_driver_s {
1da177e4
LT
787 const char *version;
788 u8 media;
1da177e4 789 unsigned supports_dsc_overlap : 1;
1da177e4
LT
790 ide_startstop_t (*do_request)(ide_drive_t *, struct request *, sector_t);
791 int (*end_request)(ide_drive_t *, int, int);
792 ide_startstop_t (*error)(ide_drive_t *, struct request *rq, u8, u8);
1da177e4 793 struct device_driver gen_driver;
4031bbe4
RK
794 int (*probe)(ide_drive_t *);
795 void (*remove)(ide_drive_t *);
0d2157f7 796 void (*resume)(ide_drive_t *);
4031bbe4 797 void (*shutdown)(ide_drive_t *);
7662d046
BZ
798#ifdef CONFIG_IDE_PROC_FS
799 ide_proc_entry_t *proc;
800#endif
801};
1da177e4 802
4031bbe4
RK
803#define to_ide_driver(drv) container_of(drv, ide_driver_t, gen_driver)
804
1da177e4
LT
805int generic_ide_ioctl(ide_drive_t *, struct file *, struct block_device *, unsigned, unsigned long);
806
ebae41a5
BZ
807extern int ide_vlb_clk;
808extern int ide_pci_clk;
809
fe80b937
BZ
810ide_hwif_t *ide_find_port_slot(const struct ide_port_info *);
811
812static inline ide_hwif_t *ide_find_port(void)
813{
814 return ide_find_port_slot(NULL);
815}
816
1da177e4 817extern int ide_end_request (ide_drive_t *drive, int uptodate, int nrsecs);
dbe217af
AC
818int ide_end_dequeued_request(ide_drive_t *drive, struct request *rq,
819 int uptodate, int nr_sectors);
1da177e4 820
1da177e4
LT
821extern void ide_set_handler (ide_drive_t *drive, ide_handler_t *handler, unsigned int timeout, ide_expiry_t *expiry);
822
cd2a2d96
BZ
823void ide_execute_command(ide_drive_t *, u8, ide_handler_t *, unsigned int,
824 ide_expiry_t *);
1da177e4 825
1fc14258
BZ
826void ide_execute_pkt_cmd(ide_drive_t *);
827
9f87abe8
BZ
828void ide_pad_transfer(ide_drive_t *, int, int);
829
1da177e4
LT
830ide_startstop_t __ide_error(ide_drive_t *, struct request *, u8, u8);
831
1da177e4
LT
832ide_startstop_t ide_error (ide_drive_t *drive, const char *msg, byte stat);
833
1da177e4 834extern void ide_fix_driveid(struct hd_driveid *);
01745112 835
1da177e4
LT
836extern void ide_fixstring(u8 *, const int, const int);
837
74af21cf 838int ide_wait_stat(ide_startstop_t *, ide_drive_t *, u8, u8, unsigned long);
1da177e4 839
1da177e4
LT
840extern ide_startstop_t ide_do_reset (ide_drive_t *);
841
63f5abb0 842extern void ide_do_drive_cmd(ide_drive_t *, struct request *);
1da177e4 843
1da177e4
LT
844extern void ide_end_drive_cmd(ide_drive_t *, u8, u8);
845
9e42237f
BZ
846enum {
847 IDE_TFLAG_LBA48 = (1 << 0),
74095a91
BZ
848 IDE_TFLAG_FLAGGED = (1 << 2),
849 IDE_TFLAG_OUT_DATA = (1 << 3),
850 IDE_TFLAG_OUT_HOB_FEATURE = (1 << 4),
851 IDE_TFLAG_OUT_HOB_NSECT = (1 << 5),
852 IDE_TFLAG_OUT_HOB_LBAL = (1 << 6),
853 IDE_TFLAG_OUT_HOB_LBAM = (1 << 7),
854 IDE_TFLAG_OUT_HOB_LBAH = (1 << 8),
855 IDE_TFLAG_OUT_HOB = IDE_TFLAG_OUT_HOB_FEATURE |
856 IDE_TFLAG_OUT_HOB_NSECT |
857 IDE_TFLAG_OUT_HOB_LBAL |
858 IDE_TFLAG_OUT_HOB_LBAM |
859 IDE_TFLAG_OUT_HOB_LBAH,
860 IDE_TFLAG_OUT_FEATURE = (1 << 9),
861 IDE_TFLAG_OUT_NSECT = (1 << 10),
862 IDE_TFLAG_OUT_LBAL = (1 << 11),
863 IDE_TFLAG_OUT_LBAM = (1 << 12),
864 IDE_TFLAG_OUT_LBAH = (1 << 13),
865 IDE_TFLAG_OUT_TF = IDE_TFLAG_OUT_FEATURE |
866 IDE_TFLAG_OUT_NSECT |
867 IDE_TFLAG_OUT_LBAL |
868 IDE_TFLAG_OUT_LBAM |
869 IDE_TFLAG_OUT_LBAH,
807e35d6 870 IDE_TFLAG_OUT_DEVICE = (1 << 14),
ac026ff2 871 IDE_TFLAG_WRITE = (1 << 15),
866e2ec9
BZ
872 IDE_TFLAG_FLAGGED_SET_IN_FLAGS = (1 << 16),
873 IDE_TFLAG_IN_DATA = (1 << 17),
57d7366b 874 IDE_TFLAG_CUSTOM_HANDLER = (1 << 18),
f6e29e35 875 IDE_TFLAG_DMA_PIO_FALLBACK = (1 << 19),
c2b57cdc
BZ
876 IDE_TFLAG_IN_HOB_FEATURE = (1 << 20),
877 IDE_TFLAG_IN_HOB_NSECT = (1 << 21),
878 IDE_TFLAG_IN_HOB_LBAL = (1 << 22),
879 IDE_TFLAG_IN_HOB_LBAM = (1 << 23),
880 IDE_TFLAG_IN_HOB_LBAH = (1 << 24),
881 IDE_TFLAG_IN_HOB_LBA = IDE_TFLAG_IN_HOB_LBAL |
882 IDE_TFLAG_IN_HOB_LBAM |
883 IDE_TFLAG_IN_HOB_LBAH,
884 IDE_TFLAG_IN_HOB = IDE_TFLAG_IN_HOB_FEATURE |
885 IDE_TFLAG_IN_HOB_NSECT |
886 IDE_TFLAG_IN_HOB_LBA,
887 IDE_TFLAG_IN_NSECT = (1 << 25),
888 IDE_TFLAG_IN_LBAL = (1 << 26),
889 IDE_TFLAG_IN_LBAM = (1 << 27),
890 IDE_TFLAG_IN_LBAH = (1 << 28),
891 IDE_TFLAG_IN_LBA = IDE_TFLAG_IN_LBAL |
892 IDE_TFLAG_IN_LBAM |
893 IDE_TFLAG_IN_LBAH,
894 IDE_TFLAG_IN_TF = IDE_TFLAG_IN_NSECT |
895 IDE_TFLAG_IN_LBA,
896 IDE_TFLAG_IN_DEVICE = (1 << 29),
657cc1a8
BZ
897 IDE_TFLAG_HOB = IDE_TFLAG_OUT_HOB |
898 IDE_TFLAG_IN_HOB,
899 IDE_TFLAG_TF = IDE_TFLAG_OUT_TF |
900 IDE_TFLAG_IN_TF,
901 IDE_TFLAG_DEVICE = IDE_TFLAG_OUT_DEVICE |
902 IDE_TFLAG_IN_DEVICE,
35cf2b94
TH
903 /* force 16-bit I/O operations */
904 IDE_TFLAG_IO_16BIT = (1 << 30),
395d8ef5
BZ
905 /* ide_task_t was allocated using kmalloc() */
906 IDE_TFLAG_DYN = (1 << 31),
9e42237f
BZ
907};
908
650d841d
BZ
909struct ide_taskfile {
910 u8 hob_data; /* 0: high data byte (for TASKFILE IOCTL) */
911
912 u8 hob_feature; /* 1-5: additional data to support LBA48 */
913 u8 hob_nsect;
914 u8 hob_lbal;
915 u8 hob_lbam;
916 u8 hob_lbah;
917
918 u8 data; /* 6: low data byte (for TASKFILE IOCTL) */
919
920 union { /*  7: */
921 u8 error; /* read: error */
922 u8 feature; /* write: feature */
923 };
924
925 u8 nsect; /* 8: number of sectors */
926 u8 lbal; /* 9: LBA low */
927 u8 lbam; /* 10: LBA mid */
928 u8 lbah; /* 11: LBA high */
929
930 u8 device; /* 12: device select */
931
932 union { /* 13: */
933 u8 status; /*  read: status  */
934 u8 command; /* write: command */
935 };
936};
937
1da177e4 938typedef struct ide_task_s {
650d841d
BZ
939 union {
940 struct ide_taskfile tf;
941 u8 tf_array[14];
942 };
866e2ec9 943 u32 tf_flags;
1da177e4 944 int data_phase;
1da177e4
LT
945 struct request *rq; /* copy of request */
946 void *special; /* valid_t generally */
947} ide_task_t;
948
089c5c7e 949void ide_tf_dump(const char *, struct ide_taskfile *);
1da177e4
LT
950
951extern void SELECT_DRIVE(ide_drive_t *);
ed4af48f 952void SELECT_MASK(ide_drive_t *, int);
1da177e4
LT
953
954extern int drive_is_ready(ide_drive_t *);
1da177e4 955
2fc57388
BZ
956void ide_pktcmd_tf_load(ide_drive_t *, u32, u16, u8);
957
646c0cb6
BZ
958ide_startstop_t ide_pc_intr(ide_drive_t *drive, struct ide_atapi_pc *pc,
959 ide_handler_t *handler, unsigned int timeout, ide_expiry_t *expiry,
960 void (*update_buffers)(ide_drive_t *, struct ide_atapi_pc *),
961 void (*retry_pc)(ide_drive_t *), void (*dsc_handle)(ide_drive_t *),
962 void (*io_buffers)(ide_drive_t *, struct ide_atapi_pc *, unsigned int,
963 int));
594c16d8
BZ
964ide_startstop_t ide_transfer_pc(ide_drive_t *, struct ide_atapi_pc *,
965 ide_handler_t *, unsigned int, ide_expiry_t *);
6bf1641c
BZ
966ide_startstop_t ide_issue_pc(ide_drive_t *, struct ide_atapi_pc *,
967 ide_handler_t *, unsigned int, ide_expiry_t *);
594c16d8 968
f6e29e35 969ide_startstop_t do_rw_taskfile(ide_drive_t *, ide_task_t *);
1da177e4 970
4d7a984b
TH
971void task_end_request(ide_drive_t *, struct request *, u8);
972
ac026ff2 973int ide_raw_taskfile(ide_drive_t *, ide_task_t *, u8 *, u16);
9a3c49be
BZ
974int ide_no_data_taskfile(ide_drive_t *, ide_task_t *);
975
1da177e4
LT
976int ide_taskfile_ioctl(ide_drive_t *, unsigned int, unsigned long);
977int ide_cmd_ioctl(ide_drive_t *, unsigned int, unsigned long);
978int ide_task_ioctl(ide_drive_t *, unsigned int, unsigned long);
979
1da177e4 980extern int ide_driveid_update(ide_drive_t *);
1da177e4
LT
981extern int ide_config_drive_speed(ide_drive_t *, u8);
982extern u8 eighty_ninty_three (ide_drive_t *);
1da177e4
LT
983extern int taskfile_lib_get_identify(ide_drive_t *drive, u8 *);
984
985extern int ide_wait_not_busy(ide_hwif_t *hwif, unsigned long timeout);
986
1da177e4
LT
987extern void ide_stall_queue(ide_drive_t *drive, unsigned long timeout);
988
989extern int ide_spin_wait_hwgroup(ide_drive_t *);
990extern void ide_timer_expiry(unsigned long);
7d12e780 991extern irqreturn_t ide_intr(int irq, void *dev_id);
165125e1 992extern void do_ide_request(struct request_queue *);
1da177e4
LT
993
994void ide_init_disk(struct gendisk *, ide_drive_t *);
995
6d208b39 996#ifdef CONFIG_IDEPCI_PCIBUS_ORDER
725522b5
GKH
997extern int __ide_pci_register_driver(struct pci_driver *driver, struct module *owner, const char *mod_name);
998#define ide_pci_register_driver(d) __ide_pci_register_driver(d, THIS_MODULE, KBUILD_MODNAME)
6d208b39
BZ
999#else
1000#define ide_pci_register_driver(d) pci_register_driver(d)
1001#endif
1002
c97c6aca
BZ
1003void ide_pci_setup_ports(struct pci_dev *, const struct ide_port_info *, int,
1004 u8 *, hw_regs_t *, hw_regs_t **);
85620436 1005void ide_setup_pci_noise(struct pci_dev *, const struct ide_port_info *);
1da177e4 1006
8e882ba1 1007#ifdef CONFIG_BLK_DEV_IDEDMA_PCI
b123f56e
BZ
1008int ide_pci_set_master(struct pci_dev *, const char *);
1009unsigned long ide_pci_dma_base(ide_hwif_t *, const struct ide_port_info *);
81e8d5a3 1010extern const struct ide_dma_ops sff_dma_ops;
b123f56e 1011int ide_hwif_setup_dma(ide_hwif_t *, const struct ide_port_info *);
c413b9b9 1012#else
b123f56e
BZ
1013static inline int ide_hwif_setup_dma(ide_hwif_t *hwif,
1014 const struct ide_port_info *d)
1015{
1016 return -EINVAL;
1017}
c413b9b9
BZ
1018#endif
1019
1da177e4
LT
1020extern void default_hwif_iops(ide_hwif_t *);
1021extern void default_hwif_mmiops(ide_hwif_t *);
1022extern void default_hwif_transport(ide_hwif_t *);
1023
1da177e4
LT
1024typedef struct ide_pci_enablebit_s {
1025 u8 reg; /* byte pci reg holding the enable-bit */
1026 u8 mask; /* mask to isolate the enable-bit */
1027 u8 val; /* value of masked reg when "enabled" */
1028} ide_pci_enablebit_t;
1029
1030enum {
1031 /* Uses ISA control ports not PCI ones. */
a5d8c5c8 1032 IDE_HFLAG_ISA_PORTS = (1 << 0),
6a824c92 1033 /* single port device */
a5d8c5c8 1034 IDE_HFLAG_SINGLE = (1 << 1),
6a824c92
BZ
1035 /* don't use legacy PIO blacklist */
1036 IDE_HFLAG_PIO_NO_BLACKLIST = (1 << 2),
e277f91f
BZ
1037 /* set for the second port of QD65xx */
1038 IDE_HFLAG_QD_2ND_PORT = (1 << 3),
26bcb879
BZ
1039 /* use PIO8/9 for prefetch off/on */
1040 IDE_HFLAG_ABUSE_PREFETCH = (1 << 4),
1041 /* use PIO6/7 for fast-devsel off/on */
1042 IDE_HFLAG_ABUSE_FAST_DEVSEL = (1 << 5),
1043 /* use 100-102 and 200-202 PIO values to set DMA modes */
1044 IDE_HFLAG_ABUSE_DMA_MODES = (1 << 6),
aedea591
BZ
1045 /*
1046 * keep DMA setting when programming PIO mode, may be used only
1047 * for hosts which have separate PIO and DMA timings (ie. PMAC)
1048 */
1049 IDE_HFLAG_SET_PIO_MODE_KEEP_DMA = (1 << 7),
88b2b32b
BZ
1050 /* program host for the transfer mode after programming device */
1051 IDE_HFLAG_POST_SET_MODE = (1 << 8),
1052 /* don't program host/device for the transfer mode ("smart" hosts) */
1053 IDE_HFLAG_NO_SET_MODE = (1 << 9),
0ae2e178
BZ
1054 /* trust BIOS for programming chipset/device for DMA */
1055 IDE_HFLAG_TRUST_BIOS_FOR_DMA = (1 << 10),
cafa027b
BZ
1056 /* host is CS5510/CS5520 */
1057 IDE_HFLAG_CS5520 = (1 << 11),
33c1002e
BZ
1058 /* ATAPI DMA is unsupported */
1059 IDE_HFLAG_NO_ATAPI_DMA = (1 << 12),
5e71d9c5
BZ
1060 /* set if host is a "non-bootable" controller */
1061 IDE_HFLAG_NON_BOOTABLE = (1 << 13),
47b68788
BZ
1062 /* host doesn't support DMA */
1063 IDE_HFLAG_NO_DMA = (1 << 14),
1064 /* check if host is PCI IDE device before allowing DMA */
1065 IDE_HFLAG_NO_AUTODMA = (1 << 15),
c5dd43ec
BZ
1066 /* host uses MMIO */
1067 IDE_HFLAG_MMIO = (1 << 16),
238e4f14
BZ
1068 /* no LBA48 */
1069 IDE_HFLAG_NO_LBA48 = (1 << 17),
1070 /* no LBA48 DMA */
1071 IDE_HFLAG_NO_LBA48_DMA = (1 << 18),
ed67b923
BZ
1072 /* data FIFO is cleared by an error */
1073 IDE_HFLAG_ERROR_STOPS_FIFO = (1 << 19),
1c51361a
BZ
1074 /* serialize ports */
1075 IDE_HFLAG_SERIALIZE = (1 << 20),
3985ee3b
BZ
1076 /* use legacy IRQs */
1077 IDE_HFLAG_LEGACY_IRQS = (1 << 21),
8acf28c0
BZ
1078 /* force use of legacy IRQs */
1079 IDE_HFLAG_FORCE_LEGACY_IRQS = (1 << 22),
272a3709
BZ
1080 /* limit LBA48 requests to 256 sectors */
1081 IDE_HFLAG_RQSIZE_256 = (1 << 23),
caea7602
BZ
1082 /* use 32-bit I/O ops */
1083 IDE_HFLAG_IO_32BIT = (1 << 24),
1084 /* unmask IRQs */
1085 IDE_HFLAG_UNMASK_IRQS = (1 << 25),
4db90a14 1086 IDE_HFLAG_ABUSE_SET_DMA_MODE = (1 << 26),
1fd18905
BZ
1087 /* serialize ports if DMA is possible (for sl82c105) */
1088 IDE_HFLAG_SERIALIZE_DMA = (1 << 27),
8ac2b42a
BZ
1089 /* force host out of "simplex" mode */
1090 IDE_HFLAG_CLEAR_SIMPLEX = (1 << 28),
4166c199
BZ
1091 /* DSC overlap is unsupported */
1092 IDE_HFLAG_NO_DSC = (1 << 29),
807b90d0
BZ
1093 /* never use 32-bit I/O ops */
1094 IDE_HFLAG_NO_IO_32BIT = (1 << 30),
1095 /* never unmask IRQs */
1096 IDE_HFLAG_NO_UNMASK_IRQS = (1 << 31),
cafa027b
BZ
1097 /* host uses VDMA (disabled for now) */
1098 IDE_HFLAG_VDMA = 0,
1da177e4
LT
1099};
1100
7cab14a7 1101#ifdef CONFIG_BLK_DEV_OFFBOARD
7cab14a7 1102# define IDE_HFLAG_OFF_BOARD 0
5e71d9c5
BZ
1103#else
1104# define IDE_HFLAG_OFF_BOARD IDE_HFLAG_NON_BOOTABLE
7cab14a7
BZ
1105#endif
1106
039788e1 1107struct ide_port_info {
1da177e4 1108 char *name;
1da177e4
LT
1109 unsigned int (*init_chipset)(struct pci_dev *, const char *);
1110 void (*init_iops)(ide_hwif_t *);
1111 void (*init_hwif)(ide_hwif_t *);
b123f56e
BZ
1112 int (*init_dma)(ide_hwif_t *,
1113 const struct ide_port_info *);
ac95beed
BZ
1114
1115 const struct ide_port_ops *port_ops;
f37afdac 1116 const struct ide_dma_ops *dma_ops;
ac95beed 1117
1da177e4 1118 ide_pci_enablebit_t enablebits[2];
528a572d 1119 hwif_chipset_t chipset;
9ffcf364 1120 u32 host_flags;
4099d143 1121 u8 pio_mask;
5f8b6c34
BZ
1122 u8 swdma_mask;
1123 u8 mwdma_mask;
18137207 1124 u8 udma_mask;
039788e1 1125};
1da177e4 1126
85620436
BZ
1127int ide_setup_pci_device(struct pci_dev *, const struct ide_port_info *);
1128int ide_setup_pci_devices(struct pci_dev *, struct pci_dev *, const struct ide_port_info *);
1da177e4
LT
1129
1130void ide_map_sg(ide_drive_t *, struct request *);
1131void ide_init_sg_cmd(ide_drive_t *, struct request *);
1132
1133#define BAD_DMA_DRIVE 0
1134#define GOOD_DMA_DRIVE 1
1135
65e5f2e3
JC
1136struct drive_list_entry {
1137 const char *id_model;
1138 const char *id_firmware;
1139};
1140
1141int ide_in_drive_list(struct hd_driveid *, const struct drive_list_entry *);
a5b7e70d
BZ
1142
1143#ifdef CONFIG_BLK_DEV_IDEDMA
1da177e4 1144int __ide_dma_bad_drive(ide_drive_t *);
3ab7efe8 1145int ide_id_dma_bug(ide_drive_t *);
7670df73
BZ
1146
1147u8 ide_find_dma_mode(ide_drive_t *, u8);
1148
1149static inline u8 ide_max_dma_mode(ide_drive_t *drive)
1150{
1151 return ide_find_dma_mode(drive, XFER_UDMA_6);
1152}
1153
4a546e04 1154void ide_dma_off_quietly(ide_drive_t *);
7469aaf6 1155void ide_dma_off(ide_drive_t *);
4a546e04 1156void ide_dma_on(ide_drive_t *);
3608b5d7 1157int ide_set_dma(ide_drive_t *);
578cfa0d 1158void ide_check_dma_crc(ide_drive_t *);
1da177e4
LT
1159ide_startstop_t ide_dma_intr(ide_drive_t *);
1160
062f9f02
BZ
1161int ide_build_sglist(ide_drive_t *, struct request *);
1162void ide_destroy_dmatable(ide_drive_t *);
1163
8e882ba1 1164#ifdef CONFIG_BLK_DEV_IDEDMA_SFF
1da177e4 1165extern int ide_build_dmatable(ide_drive_t *, struct request *);
b8e73fba
BZ
1166int ide_allocate_dma_engine(ide_hwif_t *);
1167void ide_release_dma_engine(ide_hwif_t *);
1da177e4 1168
15ce926a 1169void ide_dma_host_set(ide_drive_t *, int);
1da177e4 1170extern int ide_dma_setup(ide_drive_t *);
f37afdac 1171void ide_dma_exec_cmd(ide_drive_t *, u8);
1da177e4
LT
1172extern void ide_dma_start(ide_drive_t *);
1173extern int __ide_dma_end(ide_drive_t *);
f37afdac 1174int ide_dma_test_irq(ide_drive_t *);
841d2a9b 1175extern void ide_dma_lost_irq(ide_drive_t *);
c283f5db 1176extern void ide_dma_timeout(ide_drive_t *);
8e882ba1 1177#endif /* CONFIG_BLK_DEV_IDEDMA_SFF */
1da177e4
LT
1178
1179#else
3ab7efe8 1180static inline int ide_id_dma_bug(ide_drive_t *drive) { return 0; }
7670df73 1181static inline u8 ide_find_dma_mode(ide_drive_t *drive, u8 speed) { return 0; }
2d5eaa6d 1182static inline u8 ide_max_dma_mode(ide_drive_t *drive) { return 0; }
4a546e04 1183static inline void ide_dma_off_quietly(ide_drive_t *drive) { ; }
7469aaf6 1184static inline void ide_dma_off(ide_drive_t *drive) { ; }
4a546e04 1185static inline void ide_dma_on(ide_drive_t *drive) { ; }
1da177e4 1186static inline void ide_dma_verbose(ide_drive_t *drive) { ; }
3608b5d7 1187static inline int ide_set_dma(ide_drive_t *drive) { return 1; }
578cfa0d 1188static inline void ide_check_dma_crc(ide_drive_t *drive) { ; }
1da177e4
LT
1189#endif /* CONFIG_BLK_DEV_IDEDMA */
1190
8e882ba1 1191#ifndef CONFIG_BLK_DEV_IDEDMA_SFF
0d1bad21 1192static inline void ide_release_dma_engine(ide_hwif_t *hwif) { ; }
1da177e4
LT
1193#endif
1194
e3a59b4d
HR
1195#ifdef CONFIG_BLK_DEV_IDEACPI
1196extern int ide_acpi_exec_tfs(ide_drive_t *drive);
1197extern void ide_acpi_get_timing(ide_hwif_t *hwif);
1198extern void ide_acpi_push_timing(ide_hwif_t *hwif);
1199extern void ide_acpi_init(ide_hwif_t *hwif);
eafd88a3 1200void ide_acpi_port_init_devices(ide_hwif_t *);
5e32132b 1201extern void ide_acpi_set_state(ide_hwif_t *hwif, int on);
e3a59b4d
HR
1202#else
1203static inline int ide_acpi_exec_tfs(ide_drive_t *drive) { return 0; }
1204static inline void ide_acpi_get_timing(ide_hwif_t *hwif) { ; }
1205static inline void ide_acpi_push_timing(ide_hwif_t *hwif) { ; }
1206static inline void ide_acpi_init(ide_hwif_t *hwif) { ; }
eafd88a3 1207static inline void ide_acpi_port_init_devices(ide_hwif_t *hwif) { ; }
5e32132b 1208static inline void ide_acpi_set_state(ide_hwif_t *hwif, int on) {}
e3a59b4d
HR
1209#endif
1210
fbd13088 1211void ide_remove_port_from_hwgroup(ide_hwif_t *);
387750c3 1212void ide_unregister(ide_hwif_t *);
1da177e4
LT
1213
1214void ide_register_region(struct gendisk *);
1215void ide_unregister_region(struct gendisk *);
1216
f01393e4 1217void ide_undecoded_slave(ide_drive_t *);
1da177e4 1218
9fd91d95
BZ
1219void ide_port_apply_params(ide_hwif_t *);
1220
c97c6aca
BZ
1221int ide_device_add_all(u8 *, const struct ide_port_info *, hw_regs_t **);
1222int ide_device_add(u8 *, const struct ide_port_info *, hw_regs_t **);
0bfeee7d 1223int ide_legacy_device_add(const struct ide_port_info *, unsigned long);
2dde7861
BZ
1224void ide_port_unregister_devices(ide_hwif_t *);
1225void ide_port_scan(ide_hwif_t *);
1da177e4
LT
1226
1227static inline void *ide_get_hwifdata (ide_hwif_t * hwif)
1228{
1229 return hwif->hwif_data;
1230}
1231
1232static inline void ide_set_hwifdata (ide_hwif_t * hwif, void *data)
1233{
1234 hwif->hwif_data = data;
1235}
1236
3ab7efe8 1237const char *ide_xfer_verbose(u8 mode);
1da177e4
LT
1238extern void ide_toggle_bounce(ide_drive_t *drive, int on);
1239extern int ide_set_xfer_rate(ide_drive_t *drive, u8 rate);
1240
2229833c
BZ
1241static inline int ide_dev_has_iordy(struct hd_driveid *id)
1242{
1243 return ((id->field_valid & 2) && (id->capability & 8)) ? 1 : 0;
1244}
1245
6c3c22f3
SS
1246static inline int ide_dev_is_sata(struct hd_driveid *id)
1247{
1248 /*
1249 * See if word 93 is 0 AND drive is at least ATA-5 compatible
1250 * verifying that word 80 by casting it to a signed type --
1251 * this trick allows us to filter out the reserved values of
1252 * 0x0000 and 0xffff along with the earlier ATA revisions...
1253 */
1254 if (id->hw_config == 0 && (short)id->major_rev_num >= 0x0020)
1255 return 1;
1256 return 0;
1257}
1258
a501633c 1259u64 ide_get_lba_addr(struct ide_taskfile *, int);
1da177e4
LT
1260u8 ide_dump_status(ide_drive_t *, const char *, u8);
1261
3be53f3f
BZ
1262struct ide_timing {
1263 u8 mode;
1264 u8 setup; /* t1 */
1265 u16 act8b; /* t2 for 8-bit io */
1266 u16 rec8b; /* t2i for 8-bit io */
1267 u16 cyc8b; /* t0 for 8-bit io */
1268 u16 active; /* t2 or tD */
1269 u16 recover; /* t2i or tK */
1270 u16 cycle; /* t0 */
1271 u16 udma; /* t2CYCTYP/2 */
1272};
1273
1274enum {
1275 IDE_TIMING_SETUP = (1 << 0),
1276 IDE_TIMING_ACT8B = (1 << 1),
1277 IDE_TIMING_REC8B = (1 << 2),
1278 IDE_TIMING_CYC8B = (1 << 3),
1279 IDE_TIMING_8BIT = IDE_TIMING_ACT8B | IDE_TIMING_REC8B |
1280 IDE_TIMING_CYC8B,
1281 IDE_TIMING_ACTIVE = (1 << 4),
1282 IDE_TIMING_RECOVER = (1 << 5),
1283 IDE_TIMING_CYCLE = (1 << 6),
1284 IDE_TIMING_UDMA = (1 << 7),
1285 IDE_TIMING_ALL = IDE_TIMING_SETUP | IDE_TIMING_8BIT |
1286 IDE_TIMING_ACTIVE | IDE_TIMING_RECOVER |
1287 IDE_TIMING_CYCLE | IDE_TIMING_UDMA,
1288};
1289
f06ab340 1290struct ide_timing *ide_timing_find_mode(u8);
c9d6c1a2 1291u16 ide_pio_cycle_time(ide_drive_t *, u8);
f06ab340
BZ
1292void ide_timing_merge(struct ide_timing *, struct ide_timing *,
1293 struct ide_timing *, unsigned int);
1294int ide_timing_compute(ide_drive_t *, u8, struct ide_timing *, int, int);
1295
9ad54093
BZ
1296int ide_scan_pio_blacklist(char *);
1297
2134758d 1298u8 ide_get_best_pio_mode(ide_drive_t *, u8, u8);
1da177e4 1299
88b2b32b
BZ
1300int ide_set_pio_mode(ide_drive_t *, u8);
1301int ide_set_dma_mode(ide_drive_t *, u8);
1302
26bcb879
BZ
1303void ide_set_pio(ide_drive_t *, u8);
1304
1305static inline void ide_set_max_pio(ide_drive_t *drive)
1306{
1307 ide_set_pio(drive, 255);
1308}
1da177e4
LT
1309
1310extern spinlock_t ide_lock;
ef29888e 1311extern struct mutex ide_cfg_mtx;
1da177e4
LT
1312/*
1313 * Structure locking:
1314 *
ef29888e 1315 * ide_cfg_mtx and ide_lock together protect changes to
1da177e4
LT
1316 * ide_hwif_t->{next,hwgroup}
1317 * ide_drive_t->next
1318 *
1319 * ide_hwgroup_t->busy: ide_lock
1320 * ide_hwgroup_t->hwif: ide_lock
1321 * ide_hwif_t->mate: constant, no locking
1322 * ide_drive_t->hwif: constant, no locking
1323 */
1324
366c7f55 1325#define local_irq_set(flags) do { local_save_flags((flags)); local_irq_enable_in_hardirq(); } while (0)
1da177e4
LT
1326
1327extern struct bus_type ide_bus_type;
f74c9141 1328extern struct class *ide_port_class;
1da177e4
LT
1329
1330/* check if CACHE FLUSH (EXT) command is supported (bits defined in ATA-6) */
1331#define ide_id_has_flush_cache(id) ((id)->cfs_enable_2 & 0x3000)
1332
1333/* some Maxtor disks have bit 13 defined incorrectly so check bit 10 too */
1334#define ide_id_has_flush_cache_ext(id) \
1335 (((id)->cfs_enable_2 & 0x2400) == 0x2400)
1336
7b9f25b5
BZ
1337static inline void ide_dump_identify(u8 *id)
1338{
1339 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_NONE, 16, 2, id, 512, 0);
1340}
1341
86b37860
CL
1342static inline int hwif_to_node(ide_hwif_t *hwif)
1343{
36501650 1344 struct pci_dev *dev = to_pci_dev(hwif->dev);
1f07e988 1345 return hwif->dev ? pcibus_to_node(dev->bus) : -1;
86b37860
CL
1346}
1347
1b678347
BH
1348static inline ide_drive_t *ide_get_paired_drive(ide_drive_t *drive)
1349{
1350 ide_hwif_t *hwif = HWIF(drive);
1351
1352 return &hwif->drives[(drive->dn ^ 1) & 1];
1353}
1354
81ca6919
BZ
1355static inline void ide_set_irq(ide_drive_t *drive, int on)
1356{
23579a2a
BZ
1357 ide_hwif_t *hwif = drive->hwif;
1358
ff074883 1359 hwif->OUTBSYNC(hwif, ATA_DEVCTL_OBS | (on ? 0 : 2),
0fd04dcc 1360 hwif->io_ports.ctl_addr);
81ca6919
BZ
1361}
1362
c47137a9
BZ
1363static inline u8 ide_read_status(ide_drive_t *drive)
1364{
1365 ide_hwif_t *hwif = drive->hwif;
1366
4c3032d8 1367 return hwif->INB(hwif->io_ports.status_addr);
c47137a9
BZ
1368}
1369
1370static inline u8 ide_read_altstatus(ide_drive_t *drive)
1371{
1372 ide_hwif_t *hwif = drive->hwif;
1373
4c3032d8 1374 return hwif->INB(hwif->io_ports.ctl_addr);
c47137a9
BZ
1375}
1376
64a57fe4
BZ
1377static inline u8 ide_read_error(ide_drive_t *drive)
1378{
1379 ide_hwif_t *hwif = drive->hwif;
1380
4c3032d8 1381 return hwif->INB(hwif->io_ports.error_addr);
64a57fe4 1382}
1da177e4 1383#endif /* _IDE_H */
This page took 0.586855 seconds and 5 git commands to generate.