ide: export ide_allocate_dma_engine()
[deliverable/linux.git] / include / linux / ide.h
CommitLineData
1da177e4
LT
1#ifndef _IDE_H
2#define _IDE_H
3/*
4 * linux/include/linux/ide.h
5 *
6 * Copyright (C) 1994-2002 Linus Torvalds & authors
7 */
8
1da177e4
LT
9#include <linux/init.h>
10#include <linux/ioport.h>
11#include <linux/hdreg.h>
1da177e4
LT
12#include <linux/blkdev.h>
13#include <linux/proc_fs.h>
14#include <linux/interrupt.h>
15#include <linux/bitops.h>
16#include <linux/bio.h>
17#include <linux/device.h>
18#include <linux/pci.h>
f36d4024 19#include <linux/completion.h>
e3a59b4d
HR
20#ifdef CONFIG_BLK_DEV_IDEACPI
21#include <acpi/acpi.h>
22#endif
1da177e4
LT
23#include <asm/byteorder.h>
24#include <asm/system.h>
25#include <asm/io.h>
f9383c42 26#include <asm/mutex.h>
1da177e4 27
729d4de9 28#if defined(CONFIG_CRIS) || defined(CONFIG_FRV)
4ee06b7e
BZ
29# define SUPPORT_VLB_SYNC 0
30#else
31# define SUPPORT_VLB_SYNC 1
1da177e4
LT
32#endif
33
34/*
35 * Used to indicate "no IRQ", should be a value that cannot be an IRQ
36 * number.
37 */
38
39#define IDE_NO_IRQ (-1)
40
1da177e4
LT
41typedef unsigned char byte; /* used everywhere */
42
43/*
44 * Probably not wise to fiddle with these
45 */
46#define ERROR_MAX 8 /* Max read/write errors per sector */
47#define ERROR_RESET 3 /* Reset controller every 4th retry */
48#define ERROR_RECAL 1 /* Recalibrate every 2nd retry */
49
50/*
51 * Tune flags
52 */
53#define IDE_TUNE_NOAUTO 2
54#define IDE_TUNE_AUTO 1
55#define IDE_TUNE_DEFAULT 0
56
57/*
58 * state flags
59 */
60
61#define DMA_PIO_RETRY 1 /* retrying in PIO */
62
63#define HWIF(drive) ((ide_hwif_t *)((drive)->hwif))
64#define HWGROUP(drive) ((ide_hwgroup_t *)(HWIF(drive)->hwgroup))
65
66/*
67 * Definitions for accessing IDE controller registers
68 */
69#define IDE_NR_PORTS (10)
70
71#define IDE_DATA_OFFSET (0)
72#define IDE_ERROR_OFFSET (1)
73#define IDE_NSECTOR_OFFSET (2)
74#define IDE_SECTOR_OFFSET (3)
75#define IDE_LCYL_OFFSET (4)
76#define IDE_HCYL_OFFSET (5)
77#define IDE_SELECT_OFFSET (6)
78#define IDE_STATUS_OFFSET (7)
79#define IDE_CONTROL_OFFSET (8)
80#define IDE_IRQ_OFFSET (9)
81
82#define IDE_FEATURE_OFFSET IDE_ERROR_OFFSET
83#define IDE_COMMAND_OFFSET IDE_STATUS_OFFSET
23579a2a
BZ
84#define IDE_ALTSTATUS_OFFSET IDE_CONTROL_OFFSET
85#define IDE_IREASON_OFFSET IDE_NSECTOR_OFFSET
86#define IDE_BCOUNTL_OFFSET IDE_LCYL_OFFSET
87#define IDE_BCOUNTH_OFFSET IDE_HCYL_OFFSET
1da177e4
LT
88
89#define OK_STAT(stat,good,bad) (((stat)&((good)|(bad)))==(good))
90#define BAD_R_STAT (BUSY_STAT | ERR_STAT)
91#define BAD_W_STAT (BAD_R_STAT | WRERR_STAT)
92#define BAD_STAT (BAD_R_STAT | DRQ_STAT)
93#define DRIVE_READY (READY_STAT | SEEK_STAT)
1da177e4
LT
94
95#define BAD_CRC (ABRT_ERR | ICRC_ERR)
96
97#define SATA_NR_PORTS (3) /* 16 possible ?? */
98
99#define SATA_STATUS_OFFSET (0)
1da177e4 100#define SATA_ERROR_OFFSET (1)
1da177e4 101#define SATA_CONTROL_OFFSET (2)
1da177e4 102
1da177e4
LT
103/*
104 * Our Physical Region Descriptor (PRD) table should be large enough
105 * to handle the biggest I/O request we are likely to see. Since requests
106 * can have no more than 256 sectors, and since the typical blocksize is
107 * two or more sectors, we could get by with a limit of 128 entries here for
108 * the usual worst case. Most requests seem to include some contiguous blocks,
109 * further reducing the number of table entries required.
110 *
111 * The driver reverts to PIO mode for individual requests that exceed
112 * this limit (possible with 512 byte blocksizes, eg. MSDOS f/s), so handling
113 * 100% of all crazy scenarios here is not necessary.
114 *
115 * As it turns out though, we must allocate a full 4KB page for this,
116 * so the two PRD tables (ide0 & ide1) will each get half of that,
117 * allowing each to have about 256 entries (8 bytes each) from this.
118 */
119#define PRD_BYTES 8
120#define PRD_ENTRIES 256
121
122/*
123 * Some more useful definitions
124 */
125#define PARTN_BITS 6 /* number of minor dev bits for partitions */
126#define MAX_DRIVES 2 /* per interface; 2 assumed by lots of code */
127#define SECTOR_SIZE 512
128#define SECTOR_WORDS (SECTOR_SIZE / 4) /* number of 32bit words per sector */
129#define IDE_LARGE_SEEK(b1,b2,t) (((b1) > (b2) + (t)) || ((b2) > (b1) + (t)))
130
131/*
132 * Timeouts for various operations:
133 */
134#define WAIT_DRQ (HZ/10) /* 100msec - spec allows up to 20ms */
135#define WAIT_READY (5*HZ) /* 5sec - some laptops are very slow */
136#define WAIT_PIDENTIFY (10*HZ) /* 10sec - should be less than 3ms (?), if all ATAPI CD is closed at boot */
137#define WAIT_WORSTCASE (30*HZ) /* 30sec - worst case when spinning up */
138#define WAIT_CMD (10*HZ) /* 10sec - maximum wait for an IRQ to happen */
139#define WAIT_MIN_SLEEP (2*HZ/100) /* 20msec - minimum sleep time */
140
1da177e4
LT
141/*
142 * Check for an interrupt and acknowledge the interrupt status
143 */
144struct hwif_s;
145typedef int (ide_ack_intr_t)(struct hwif_s *);
146
1da177e4
LT
147/*
148 * hwif_chipset_t is used to keep track of the specific hardware
149 * chipset used by each IDE interface, if known.
150 */
528a572d 151enum { ide_unknown, ide_generic, ide_pci,
1da177e4
LT
152 ide_cmd640, ide_dtc2278, ide_ali14xx,
153 ide_qd65xx, ide_umc8672, ide_ht6560b,
154 ide_rz1000, ide_trm290,
155 ide_cmd646, ide_cy82c693, ide_4drives,
156 ide_pmac, ide_etrax100, ide_acorn,
9a0e77f2 157 ide_au1xxx, ide_palm3710
528a572d
BZ
158};
159
160typedef u8 hwif_chipset_t;
1da177e4
LT
161
162/*
163 * Structure to hold all information about the location of this port
164 */
165typedef struct hw_regs_s {
166 unsigned long io_ports[IDE_NR_PORTS]; /* task file registers */
167 int irq; /* our irq number */
1da177e4
LT
168 ide_ack_intr_t *ack_intr; /* acknowledge interrupt */
169 hwif_chipset_t chipset;
4349d5cd 170 struct device *dev;
1da177e4
LT
171} hw_regs_t;
172
cbb010c1 173void ide_init_port_data(struct hwif_s *, unsigned int);
57c802e8 174void ide_init_port_hw(struct hwif_s *, hw_regs_t *);
baa8f3e9 175
1da177e4
LT
176static inline void ide_std_init_ports(hw_regs_t *hw,
177 unsigned long io_addr,
178 unsigned long ctl_addr)
179{
180 unsigned int i;
181
182 for (i = IDE_DATA_OFFSET; i <= IDE_STATUS_OFFSET; i++)
183 hw->io_ports[i] = io_addr++;
184
185 hw->io_ports[IDE_CONTROL_OFFSET] = ctl_addr;
186}
187
188#include <asm/ide.h>
189
83d7dbc4
MM
190#if !defined(MAX_HWIFS) || defined(CONFIG_EMBEDDED)
191#undef MAX_HWIFS
83ae20c8
BH
192#define MAX_HWIFS CONFIG_IDE_MAX_HWIFS
193#endif
194
1da177e4
LT
195/* Currently only m68k, apus and m8xx need it */
196#ifndef IDE_ARCH_ACK_INTR
197# define ide_ack_intr(hwif) (1)
198#endif
199
200/* Currently only Atari needs it */
201#ifndef IDE_ARCH_LOCK
202# define ide_release_lock() do {} while (0)
203# define ide_get_lock(hdlr, data) do {} while (0)
204#endif /* IDE_ARCH_LOCK */
205
206/*
207 * Now for the data we need to maintain per-drive: ide_drive_t
208 */
209
210#define ide_scsi 0x21
211#define ide_disk 0x20
212#define ide_optical 0x7
213#define ide_cdrom 0x5
214#define ide_tape 0x1
215#define ide_floppy 0x0
216
217/*
218 * Special Driver Flags
219 *
220 * set_geometry : respecify drive geometry
221 * recalibrate : seek to cyl 0
222 * set_multmode : set multmode count
223 * set_tune : tune interface for drive
224 * serviced : service command
225 * reserved : unused
226 */
227typedef union {
228 unsigned all : 8;
229 struct {
1da177e4
LT
230 unsigned set_geometry : 1;
231 unsigned recalibrate : 1;
232 unsigned set_multmode : 1;
233 unsigned set_tune : 1;
234 unsigned serviced : 1;
235 unsigned reserved : 3;
1da177e4
LT
236 } b;
237} special_t;
238
1da177e4
LT
239/*
240 * ATA-IDE Select Register, aka Device-Head
241 *
242 * head : always zeros here
243 * unit : drive select number: 0/1
244 * bit5 : always 1
245 * lba : using LBA instead of CHS
246 * bit7 : always 1
247 */
248typedef union {
249 unsigned all : 8;
250 struct {
251#if defined(__LITTLE_ENDIAN_BITFIELD)
252 unsigned head : 4;
253 unsigned unit : 1;
254 unsigned bit5 : 1;
255 unsigned lba : 1;
256 unsigned bit7 : 1;
257#elif defined(__BIG_ENDIAN_BITFIELD)
258 unsigned bit7 : 1;
259 unsigned lba : 1;
260 unsigned bit5 : 1;
261 unsigned unit : 1;
262 unsigned head : 4;
263#else
264#error "Please fix <asm/byteorder.h>"
265#endif
266 } b;
267} select_t, ata_select_t;
268
1da177e4
LT
269/*
270 * Status returned from various ide_ functions
271 */
272typedef enum {
273 ide_stopped, /* no drive operation was started */
274 ide_started, /* a drive operation was started, handler was set */
275} ide_startstop_t;
276
277struct ide_driver_s;
278struct ide_settings_s;
279
e3a59b4d
HR
280#ifdef CONFIG_BLK_DEV_IDEACPI
281struct ide_acpi_drive_link;
282struct ide_acpi_hwif_link;
283#endif
284
1da177e4
LT
285typedef struct ide_drive_s {
286 char name[4]; /* drive name, such as "hda" */
287 char driver_req[10]; /* requests specific driver */
288
165125e1 289 struct request_queue *queue; /* request queue */
1da177e4
LT
290
291 struct request *rq; /* current request */
292 struct ide_drive_s *next; /* circular list of hwgroup drives */
1da177e4
LT
293 void *driver_data; /* extra driver data */
294 struct hd_driveid *id; /* drive model identification info */
7662d046 295#ifdef CONFIG_IDE_PROC_FS
1da177e4
LT
296 struct proc_dir_entry *proc; /* /proc/ide/ directory entry */
297 struct ide_settings_s *settings;/* /proc/ide/ drive settings */
7662d046 298#endif
1da177e4
LT
299 struct hwif_s *hwif; /* actually (ide_hwif_t *) */
300
301 unsigned long sleep; /* sleep until this time */
302 unsigned long service_start; /* time we started last request */
303 unsigned long service_time; /* service time of last request */
304 unsigned long timeout; /* max time to wait for irq */
305
306 special_t special; /* special action flags */
307 select_t select; /* basic drive/head select reg value */
308
309 u8 keep_settings; /* restore settings after drive reset */
1da177e4
LT
310 u8 using_dma; /* disk is using dma for read/write */
311 u8 retry_pio; /* retrying dma capable host in pio */
312 u8 state; /* retry state */
313 u8 waiting_for_dma; /* dma currently in progress */
314 u8 unmask; /* okay to unmask other irqs */
36193484 315 u8 noflush; /* don't attempt flushes */
1da177e4
LT
316 u8 dsc_overlap; /* DSC overlap */
317 u8 nice1; /* give potential excess bandwidth */
318
319 unsigned present : 1; /* drive is physically present */
320 unsigned dead : 1; /* device ejected hint */
321 unsigned id_read : 1; /* 1=id read from disk 0 = synthetic */
322 unsigned noprobe : 1; /* from: hdx=noprobe */
323 unsigned removable : 1; /* 1 if need to do check_media_change */
324 unsigned attach : 1; /* needed for removable devices */
1da177e4
LT
325 unsigned forced_geom : 1; /* 1 if hdx=c,h,s was given at boot */
326 unsigned no_unmask : 1; /* disallow setting unmask bit */
327 unsigned no_io_32bit : 1; /* disallow enabling 32bit I/O */
328 unsigned atapi_overlap : 1; /* ATAPI overlap (not supported) */
1da177e4 329 unsigned doorlocking : 1; /* for removable only: door lock/unlock works */
c223701c 330 unsigned nodma : 1; /* disallow DMA */
1da177e4
LT
331 unsigned autotune : 2; /* 0=default, 1=autotune, 2=noautotune */
332 unsigned remap_0_to_1 : 1; /* 0=noremap, 1=remap 0->1 (for EZDrive) */
333 unsigned blocked : 1; /* 1=powermanagment told us not to do anything, so sleep nicely */
334 unsigned vdma : 1; /* 1=doing PIO over DMA 0=doing normal DMA */
1da177e4
LT
335 unsigned scsi : 1; /* 0=default, 1=ide-scsi emulation */
336 unsigned sleeping : 1; /* 1=sleeping & sleep field valid */
337 unsigned post_reset : 1;
7f8f48af 338 unsigned udma33_warned : 1;
1da177e4 339
1497943e 340 u8 addressing; /* 0=28-bit, 1=48-bit, 2=48-bit doing 28-bit */
1da177e4
LT
341 u8 quirk_list; /* considered quirky, set for a specific host */
342 u8 init_speed; /* transfer rate set at boot */
1da177e4 343 u8 current_speed; /* current transfer rate set */
513daadd 344 u8 desired_speed; /* desired transfer rate set */
1da177e4
LT
345 u8 dn; /* now wide spread use */
346 u8 wcache; /* status of write cache */
347 u8 acoustic; /* acoustic management */
348 u8 media; /* disk, cdrom, tape, floppy, ... */
23579a2a 349 u8 ctl; /* "normal" value for Control register */
1da177e4
LT
350 u8 ready_stat; /* min status value for drive ready */
351 u8 mult_count; /* current multiple sector setting */
352 u8 mult_req; /* requested multiple sector setting */
353 u8 tune_req; /* requested drive tuning setting */
354 u8 io_32bit; /* 0=16-bit, 1=32-bit, 2/3=32bit+sync */
355 u8 bad_wstat; /* used for ignoring WRERR_STAT */
356 u8 nowerr; /* used for ignoring WRERR_STAT */
357 u8 sect0; /* offset of first sector for DM6:DDO */
358 u8 head; /* "real" number of heads */
359 u8 sect; /* "real" sectors per track */
360 u8 bios_head; /* BIOS/fdisk/LILO number of heads */
361 u8 bios_sect; /* BIOS/fdisk/LILO sectors per track */
362
363 unsigned int bios_cyl; /* BIOS/fdisk/LILO number of cyls */
364 unsigned int cyl; /* "real" number of cyls */
26bcb879 365 unsigned int drive_data; /* used by set_pio_mode/selectproc */
1da177e4
LT
366 unsigned int failures; /* current failure count */
367 unsigned int max_failures; /* maximum allowed failure count */
dbe217af 368 u64 probed_capacity;/* initial reported media capacity (ide-cd only currently) */
1da177e4
LT
369
370 u64 capacity64; /* total number of sectors */
371
372 int lun; /* logical unit */
373 int crc_count; /* crc counter to reduce drive speed */
e3a59b4d
HR
374#ifdef CONFIG_BLK_DEV_IDEACPI
375 struct ide_acpi_drive_link *acpidata;
376#endif
1da177e4
LT
377 struct list_head list;
378 struct device gendev;
f36d4024 379 struct completion gendev_rel_comp; /* to deal with device release() */
1da177e4
LT
380} ide_drive_t;
381
8604affd
BZ
382#define to_ide_device(dev)container_of(dev, ide_drive_t, gendev)
383
1da177e4
LT
384#define IDE_CHIPSET_PCI_MASK \
385 ((1<<ide_pci)|(1<<ide_cmd646)|(1<<ide_ali14xx))
386#define IDE_CHIPSET_IS_PCI(c) ((IDE_CHIPSET_PCI_MASK >> (c)) & 1)
387
039788e1 388struct ide_port_info;
1da177e4 389
ac95beed
BZ
390struct ide_port_ops {
391 /* host specific initialization of devices on a port */
392 void (*port_init_devs)(struct hwif_s *);
393 /* routine to program host for PIO mode */
394 void (*set_pio_mode)(ide_drive_t *, const u8);
395 /* routine to program host for DMA mode */
396 void (*set_dma_mode)(ide_drive_t *, const u8);
397 /* tweaks hardware to select drive */
398 void (*selectproc)(ide_drive_t *);
399 /* chipset polling based on hba specifics */
400 int (*reset_poll)(ide_drive_t *);
401 /* chipset specific changes to default for device-hba resets */
402 void (*pre_reset)(ide_drive_t *);
403 /* routine to reset controller after a disk reset */
404 void (*resetproc)(ide_drive_t *);
405 /* special host masking for drive selection */
406 void (*maskproc)(ide_drive_t *, int);
407 /* check host's drive quirk list */
408 void (*quirkproc)(ide_drive_t *);
409
410 u8 (*mdma_filter)(ide_drive_t *);
411 u8 (*udma_filter)(ide_drive_t *);
412
413 u8 (*cable_detect)(struct hwif_s *);
414};
415
1da177e4
LT
416typedef struct hwif_s {
417 struct hwif_s *next; /* for linked-list in ide_hwgroup_t */
418 struct hwif_s *mate; /* other hwif from same PCI chip */
419 struct hwgroup_s *hwgroup; /* actually (ide_hwgroup_t *) */
420 struct proc_dir_entry *proc; /* /proc/ide/ directory entry */
421
422 char name[6]; /* name of interface, eg. "ide0" */
423
424 /* task file registers for pata and sata */
425 unsigned long io_ports[IDE_NR_PORTS];
426 unsigned long sata_scr[SATA_NR_PORTS];
1da177e4 427
1da177e4
LT
428 ide_drive_t drives[MAX_DRIVES]; /* drive info */
429
430 u8 major; /* our major number */
431 u8 index; /* 0 for ide0; 1 for ide1; ... */
432 u8 channel; /* for dual-port chips: 0=primary, 1=secondary */
1da177e4
LT
433 u8 bus_state; /* power state of the IDE bus */
434
e95d9c6b 435 u32 host_flags;
6a824c92 436
4099d143
BZ
437 u8 pio_mask;
438
1da177e4
LT
439 u8 ultra_mask;
440 u8 mwdma_mask;
441 u8 swdma_mask;
442
49521f97
BZ
443 u8 cbl; /* cable type */
444
1da177e4
LT
445 hwif_chipset_t chipset; /* sub-module for tuning.. */
446
36501650
BZ
447 struct device *dev;
448
18e181fe
BZ
449 ide_ack_intr_t *ack_intr;
450
1da177e4
LT
451 void (*rw_disk)(ide_drive_t *, struct request *);
452
ac95beed 453 const struct ide_port_ops *port_ops;
bfa14b42 454
1da177e4
LT
455 void (*ata_input_data)(ide_drive_t *, void *, u32);
456 void (*ata_output_data)(ide_drive_t *, void *, u32);
457
458 void (*atapi_input_bytes)(ide_drive_t *, void *, u32);
459 void (*atapi_output_bytes)(ide_drive_t *, void *, u32);
460
15ce926a 461 void (*dma_host_set)(ide_drive_t *, int);
1da177e4
LT
462 int (*dma_setup)(ide_drive_t *);
463 void (*dma_exec_cmd)(ide_drive_t *, u8);
464 void (*dma_start)(ide_drive_t *);
465 int (*ide_dma_end)(ide_drive_t *drive);
1da177e4 466 int (*ide_dma_test_irq)(ide_drive_t *drive);
f0dd8712 467 void (*ide_dma_clear_irq)(ide_drive_t *drive);
841d2a9b 468 void (*dma_lost_irq)(ide_drive_t *drive);
c283f5db 469 void (*dma_timeout)(ide_drive_t *drive);
1da177e4
LT
470
471 void (*OUTB)(u8 addr, unsigned long port);
472 void (*OUTBSYNC)(ide_drive_t *drive, u8 addr, unsigned long port);
473 void (*OUTW)(u16 addr, unsigned long port);
1da177e4
LT
474 void (*OUTSW)(unsigned long port, void *addr, u32 count);
475 void (*OUTSL)(unsigned long port, void *addr, u32 count);
476
477 u8 (*INB)(unsigned long port);
478 u16 (*INW)(unsigned long port);
1da177e4
LT
479 void (*INSW)(unsigned long port, void *addr, u32 count);
480 void (*INSL)(unsigned long port, void *addr, u32 count);
481
482 /* dma physical region descriptor table (cpu view) */
483 unsigned int *dmatable_cpu;
484 /* dma physical region descriptor table (dma view) */
485 dma_addr_t dmatable_dma;
486 /* Scatter-gather list used to build the above */
487 struct scatterlist *sg_table;
488 int sg_max_nents; /* Maximum number of entries in it */
489 int sg_nents; /* Current number of entries in it */
490 int sg_dma_direction; /* dma transfer direction */
491
492 /* data phase of the active command (currently only valid for PIO/DMA) */
493 int data_phase;
494
495 unsigned int nsect;
496 unsigned int nleft;
55c16a70 497 struct scatterlist *cursg;
1da177e4
LT
498 unsigned int cursg_ofs;
499
1da177e4
LT
500 int rqsize; /* max sectors per request */
501 int irq; /* our irq number */
502
1da177e4
LT
503 unsigned long dma_base; /* base addr for dma ports */
504 unsigned long dma_command; /* dma command register */
505 unsigned long dma_vendor1; /* dma vendor 1 register */
506 unsigned long dma_status; /* dma status register */
507 unsigned long dma_vendor3; /* dma vendor 3 register */
508 unsigned long dma_prdtable; /* actual prd table address */
1da177e4 509
1da177e4
LT
510 unsigned long config_data; /* for use by chipset-specific code */
511 unsigned long select_data; /* for use by chipset-specific code */
512
020e322d
SS
513 unsigned long extra_base; /* extra addr for dma ports */
514 unsigned extra_ports; /* number of extra dma ports */
515
1da177e4 516 unsigned present : 1; /* this interface exists */
1da177e4
LT
517 unsigned serialized : 1; /* serialized all channel operation */
518 unsigned sharing_irq: 1; /* 1 = sharing irq with another hwif */
519 unsigned reset : 1; /* reset after probe */
1da177e4 520 unsigned sg_mapped : 1; /* sg_table and sg_nents are ready */
2ad1e558 521 unsigned mmio : 1; /* host uses MMIO */
1da177e4 522
f74c9141
BZ
523 struct device gendev;
524 struct device *portdev;
525
f36d4024 526 struct completion gendev_rel_comp; /* To deal with device release() */
1da177e4
LT
527
528 void *hwif_data; /* extra hwif data */
529
530 unsigned dma;
e3a59b4d
HR
531
532#ifdef CONFIG_BLK_DEV_IDEACPI
533 struct ide_acpi_hwif_link *acpidata;
534#endif
22fc6ecc 535} ____cacheline_internodealigned_in_smp ide_hwif_t;
1da177e4
LT
536
537/*
538 * internal ide interrupt handler type
539 */
1da177e4
LT
540typedef ide_startstop_t (ide_handler_t)(ide_drive_t *);
541typedef int (ide_expiry_t)(ide_drive_t *);
542
0eea6458
BP
543/* used by ide-cd, ide-floppy, etc. */
544typedef void (xfer_func_t)(ide_drive_t *, void *, u32);
545
1da177e4
LT
546typedef struct hwgroup_s {
547 /* irq handler, if active */
548 ide_startstop_t (*handler)(ide_drive_t *);
a6fbb1c8 549
1da177e4
LT
550 /* BOOL: protects all fields below */
551 volatile int busy;
552 /* BOOL: wake us up on timer expiry */
553 unsigned int sleeping : 1;
554 /* BOOL: polling active & poll_timeout field valid */
555 unsigned int polling : 1;
913759ac
AC
556 /* BOOL: in a polling reset situation. Must not trigger another reset yet */
557 unsigned int resetting : 1;
558
1da177e4
LT
559 /* current drive */
560 ide_drive_t *drive;
561 /* ptr to current hwif in linked-list */
562 ide_hwif_t *hwif;
563
1da177e4
LT
564 /* current request */
565 struct request *rq;
a6fbb1c8 566
1da177e4
LT
567 /* failsafe timer */
568 struct timer_list timer;
1da177e4
LT
569 /* timeout value during long polls */
570 unsigned long poll_timeout;
571 /* queried upon timeouts */
572 int (*expiry)(ide_drive_t *);
a6fbb1c8 573
23450319
SS
574 int req_gen;
575 int req_gen_timer;
1da177e4
LT
576} ide_hwgroup_t;
577
7662d046
BZ
578typedef struct ide_driver_s ide_driver_t;
579
f9383c42 580extern struct mutex ide_setting_mtx;
1da177e4 581
7662d046
BZ
582int set_io_32bit(ide_drive_t *, int);
583int set_pio_mode(ide_drive_t *, int);
584int set_using_dma(ide_drive_t *, int);
585
eaec3e7d
BP
586/* ATAPI packet command flags */
587enum {
588 /* set when an error is considered normal - no retry (ide-tape) */
589 PC_FLAG_ABORT = (1 << 0),
590 PC_FLAG_SUPPRESS_ERROR = (1 << 1),
591 PC_FLAG_WAIT_FOR_DSC = (1 << 2),
592 PC_FLAG_DMA_OK = (1 << 3),
593 PC_FLAG_DMA_RECOMMENDED = (1 << 4),
594 PC_FLAG_DMA_IN_PROGRESS = (1 << 5),
595 PC_FLAG_DMA_ERROR = (1 << 6),
596 PC_FLAG_WRITING = (1 << 7),
597 /* command timed out */
598 PC_FLAG_TIMEDOUT = (1 << 8),
599};
600
8303b46e
BP
601struct ide_atapi_pc {
602 /* actual packet bytes */
603 u8 c[12];
604 /* incremented on each retry */
605 int retries;
606 int error;
607
608 /* bytes to transfer */
609 int req_xfer;
610 /* bytes actually transferred */
611 int xferred;
612
613 /* data buffer */
614 u8 *buf;
615 /* current buffer position */
616 u8 *cur_pos;
617 int buf_size;
618 /* missing/available data on the current buffer */
619 int b_count;
620
621 /* the corresponding request */
622 struct request *rq;
623
624 unsigned long flags;
625
626 /*
627 * those are more or less driver-specific and some of them are subject
628 * to change/removal later.
629 */
630 u8 pc_buf[256];
631 void (*idefloppy_callback) (ide_drive_t *);
632 ide_startstop_t (*idetape_callback) (ide_drive_t *);
633
634 /* idetape only */
635 struct idetape_bh *bh;
636 char *b_data;
637
638 /* idescsi only for now */
639 struct scatterlist *sg;
640 unsigned int sg_cnt;
641
642 struct scsi_cmnd *scsi_cmd;
643 void (*done) (struct scsi_cmnd *);
644
645 unsigned long timeout;
646};
647
7662d046 648#ifdef CONFIG_IDE_PROC_FS
1da177e4
LT
649/*
650 * configurable drive settings
651 */
652
653#define TYPE_INT 0
1497943e
BZ
654#define TYPE_BYTE 1
655#define TYPE_SHORT 2
1da177e4
LT
656
657#define SETTING_READ (1 << 0)
658#define SETTING_WRITE (1 << 1)
659#define SETTING_RW (SETTING_READ | SETTING_WRITE)
660
661typedef int (ide_procset_t)(ide_drive_t *, int);
662typedef struct ide_settings_s {
663 char *name;
664 int rw;
1da177e4
LT
665 int data_type;
666 int min;
667 int max;
668 int mul_factor;
669 int div_factor;
670 void *data;
671 ide_procset_t *set;
672 int auto_remove;
673 struct ide_settings_s *next;
674} ide_settings_t;
675
1497943e 676int ide_add_setting(ide_drive_t *, const char *, int, int, int, int, int, int, void *, ide_procset_t *set);
1da177e4
LT
677
678/*
679 * /proc/ide interface
680 */
681typedef struct {
682 const char *name;
683 mode_t mode;
684 read_proc_t *read_proc;
685 write_proc_t *write_proc;
686} ide_proc_entry_t;
687
ecfd80e4
BZ
688void proc_ide_create(void);
689void proc_ide_destroy(void);
5cbf79cd 690void ide_proc_register_port(ide_hwif_t *);
d9270a3f 691void ide_proc_port_register_devices(ide_hwif_t *);
5b0c4b30 692void ide_proc_unregister_device(ide_drive_t *);
5cbf79cd 693void ide_proc_unregister_port(ide_hwif_t *);
7662d046
BZ
694void ide_proc_register_driver(ide_drive_t *, ide_driver_t *);
695void ide_proc_unregister_driver(ide_drive_t *, ide_driver_t *);
696
697void ide_add_generic_settings(ide_drive_t *);
698
1da177e4
LT
699read_proc_t proc_ide_read_capacity;
700read_proc_t proc_ide_read_geometry;
701
702#ifdef CONFIG_BLK_DEV_IDEPCI
703void ide_pci_create_host_proc(const char *, get_info_t *);
704#endif
705
706/*
707 * Standard exit stuff:
708 */
709#define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) \
710{ \
711 len -= off; \
712 if (len < count) { \
713 *eof = 1; \
714 if (len <= 0) \
715 return 0; \
716 } else \
717 len = count; \
718 *start = page + off; \
719 return len; \
720}
721#else
ecfd80e4
BZ
722static inline void proc_ide_create(void) { ; }
723static inline void proc_ide_destroy(void) { ; }
5cbf79cd 724static inline void ide_proc_register_port(ide_hwif_t *hwif) { ; }
d9270a3f 725static inline void ide_proc_port_register_devices(ide_hwif_t *hwif) { ; }
5b0c4b30 726static inline void ide_proc_unregister_device(ide_drive_t *drive) { ; }
5cbf79cd 727static inline void ide_proc_unregister_port(ide_hwif_t *hwif) { ; }
7662d046
BZ
728static inline void ide_proc_register_driver(ide_drive_t *drive, ide_driver_t *driver) { ; }
729static inline void ide_proc_unregister_driver(ide_drive_t *drive, ide_driver_t *driver) { ; }
730static inline void ide_add_generic_settings(ide_drive_t *drive) { ; }
1da177e4
LT
731#define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) return 0;
732#endif
733
734/*
735 * Power Management step value (rq->pm->pm_step).
736 *
737 * The step value starts at 0 (ide_pm_state_start_suspend) for a
738 * suspend operation or 1000 (ide_pm_state_start_resume) for a
739 * resume operation.
740 *
741 * For each step, the core calls the subdriver start_power_step() first.
742 * This can return:
743 * - ide_stopped : In this case, the core calls us back again unless
744 * step have been set to ide_power_state_completed.
745 * - ide_started : In this case, the channel is left busy until an
746 * async event (interrupt) occurs.
747 * Typically, start_power_step() will issue a taskfile request with
748 * do_rw_taskfile().
749 *
750 * Upon reception of the interrupt, the core will call complete_power_step()
751 * with the error code if any. This routine should update the step value
752 * and return. It should not start a new request. The core will call
753 * start_power_step for the new step value, unless step have been set to
754 * ide_power_state_completed.
755 *
756 * Subdrivers are expected to define their own additional power
757 * steps from 1..999 for suspend and from 1001..1999 for resume,
758 * other values are reserved for future use.
759 */
760
761enum {
762 ide_pm_state_completed = -1,
763 ide_pm_state_start_suspend = 0,
764 ide_pm_state_start_resume = 1000,
765};
766
767/*
768 * Subdrivers support.
4ef3b8f4
LR
769 *
770 * The gendriver.owner field should be set to the module owner of this driver.
771 * The gendriver.name field should be set to the name of this driver
1da177e4 772 */
7662d046 773struct ide_driver_s {
1da177e4
LT
774 const char *version;
775 u8 media;
1da177e4 776 unsigned supports_dsc_overlap : 1;
1da177e4
LT
777 ide_startstop_t (*do_request)(ide_drive_t *, struct request *, sector_t);
778 int (*end_request)(ide_drive_t *, int, int);
779 ide_startstop_t (*error)(ide_drive_t *, struct request *rq, u8, u8);
780 ide_startstop_t (*abort)(ide_drive_t *, struct request *rq);
1da177e4 781 struct device_driver gen_driver;
4031bbe4
RK
782 int (*probe)(ide_drive_t *);
783 void (*remove)(ide_drive_t *);
0d2157f7 784 void (*resume)(ide_drive_t *);
4031bbe4 785 void (*shutdown)(ide_drive_t *);
7662d046
BZ
786#ifdef CONFIG_IDE_PROC_FS
787 ide_proc_entry_t *proc;
788#endif
789};
1da177e4 790
4031bbe4
RK
791#define to_ide_driver(drv) container_of(drv, ide_driver_t, gen_driver)
792
1da177e4
LT
793int generic_ide_ioctl(ide_drive_t *, struct file *, struct block_device *, unsigned, unsigned long);
794
795/*
796 * ide_hwifs[] is the master data structure used to keep track
797 * of just about everything in ide.c. Whenever possible, routines
798 * should be using pointers to a drive (ide_drive_t *) or
799 * pointers to a hwif (ide_hwif_t *), rather than indexing this
800 * structure directly (the allocation/layout may change!).
801 *
802 */
803#ifndef _IDE_C
804extern ide_hwif_t ide_hwifs[]; /* master data repository */
805#endif
806extern int noautodma;
807
fe80b937
BZ
808ide_hwif_t *ide_find_port_slot(const struct ide_port_info *);
809
810static inline ide_hwif_t *ide_find_port(void)
811{
812 return ide_find_port_slot(NULL);
813}
814
1da177e4 815extern int ide_end_request (ide_drive_t *drive, int uptodate, int nrsecs);
dbe217af
AC
816int ide_end_dequeued_request(ide_drive_t *drive, struct request *rq,
817 int uptodate, int nr_sectors);
1da177e4 818
1da177e4
LT
819extern void ide_set_handler (ide_drive_t *drive, ide_handler_t *handler, unsigned int timeout, ide_expiry_t *expiry);
820
cd2a2d96
BZ
821void ide_execute_command(ide_drive_t *, u8, ide_handler_t *, unsigned int,
822 ide_expiry_t *);
1da177e4
LT
823
824ide_startstop_t __ide_error(ide_drive_t *, struct request *, u8, u8);
825
1da177e4
LT
826ide_startstop_t ide_error (ide_drive_t *drive, const char *msg, byte stat);
827
828ide_startstop_t __ide_abort(ide_drive_t *, struct request *);
829
1da177e4
LT
830extern ide_startstop_t ide_abort(ide_drive_t *, const char *);
831
832extern void ide_fix_driveid(struct hd_driveid *);
01745112 833
1da177e4
LT
834extern void ide_fixstring(u8 *, const int, const int);
835
74af21cf 836int ide_wait_stat(ide_startstop_t *, ide_drive_t *, u8, u8, unsigned long);
1da177e4 837
1da177e4
LT
838extern ide_startstop_t ide_do_reset (ide_drive_t *);
839
1da177e4
LT
840extern void ide_init_drive_cmd (struct request *rq);
841
1da177e4
LT
842/*
843 * "action" parameter type for ide_do_drive_cmd() below.
844 */
845typedef enum {
846 ide_wait, /* insert rq at end of list, and wait for it */
1da177e4
LT
847 ide_preempt, /* insert rq in front of current request */
848 ide_head_wait, /* insert rq in front of current request and wait for it */
849 ide_end /* insert rq at end of list, but don't wait for it */
850} ide_action_t;
851
1da177e4
LT
852extern int ide_do_drive_cmd(ide_drive_t *, struct request *, ide_action_t);
853
1da177e4
LT
854extern void ide_end_drive_cmd(ide_drive_t *, u8, u8);
855
9e42237f
BZ
856enum {
857 IDE_TFLAG_LBA48 = (1 << 0),
858 IDE_TFLAG_NO_SELECT_MASK = (1 << 1),
74095a91
BZ
859 IDE_TFLAG_FLAGGED = (1 << 2),
860 IDE_TFLAG_OUT_DATA = (1 << 3),
861 IDE_TFLAG_OUT_HOB_FEATURE = (1 << 4),
862 IDE_TFLAG_OUT_HOB_NSECT = (1 << 5),
863 IDE_TFLAG_OUT_HOB_LBAL = (1 << 6),
864 IDE_TFLAG_OUT_HOB_LBAM = (1 << 7),
865 IDE_TFLAG_OUT_HOB_LBAH = (1 << 8),
866 IDE_TFLAG_OUT_HOB = IDE_TFLAG_OUT_HOB_FEATURE |
867 IDE_TFLAG_OUT_HOB_NSECT |
868 IDE_TFLAG_OUT_HOB_LBAL |
869 IDE_TFLAG_OUT_HOB_LBAM |
870 IDE_TFLAG_OUT_HOB_LBAH,
871 IDE_TFLAG_OUT_FEATURE = (1 << 9),
872 IDE_TFLAG_OUT_NSECT = (1 << 10),
873 IDE_TFLAG_OUT_LBAL = (1 << 11),
874 IDE_TFLAG_OUT_LBAM = (1 << 12),
875 IDE_TFLAG_OUT_LBAH = (1 << 13),
876 IDE_TFLAG_OUT_TF = IDE_TFLAG_OUT_FEATURE |
877 IDE_TFLAG_OUT_NSECT |
878 IDE_TFLAG_OUT_LBAL |
879 IDE_TFLAG_OUT_LBAM |
880 IDE_TFLAG_OUT_LBAH,
807e35d6 881 IDE_TFLAG_OUT_DEVICE = (1 << 14),
ac026ff2 882 IDE_TFLAG_WRITE = (1 << 15),
866e2ec9
BZ
883 IDE_TFLAG_FLAGGED_SET_IN_FLAGS = (1 << 16),
884 IDE_TFLAG_IN_DATA = (1 << 17),
57d7366b 885 IDE_TFLAG_CUSTOM_HANDLER = (1 << 18),
f6e29e35 886 IDE_TFLAG_DMA_PIO_FALLBACK = (1 << 19),
c2b57cdc
BZ
887 IDE_TFLAG_IN_HOB_FEATURE = (1 << 20),
888 IDE_TFLAG_IN_HOB_NSECT = (1 << 21),
889 IDE_TFLAG_IN_HOB_LBAL = (1 << 22),
890 IDE_TFLAG_IN_HOB_LBAM = (1 << 23),
891 IDE_TFLAG_IN_HOB_LBAH = (1 << 24),
892 IDE_TFLAG_IN_HOB_LBA = IDE_TFLAG_IN_HOB_LBAL |
893 IDE_TFLAG_IN_HOB_LBAM |
894 IDE_TFLAG_IN_HOB_LBAH,
895 IDE_TFLAG_IN_HOB = IDE_TFLAG_IN_HOB_FEATURE |
896 IDE_TFLAG_IN_HOB_NSECT |
897 IDE_TFLAG_IN_HOB_LBA,
898 IDE_TFLAG_IN_NSECT = (1 << 25),
899 IDE_TFLAG_IN_LBAL = (1 << 26),
900 IDE_TFLAG_IN_LBAM = (1 << 27),
901 IDE_TFLAG_IN_LBAH = (1 << 28),
902 IDE_TFLAG_IN_LBA = IDE_TFLAG_IN_LBAL |
903 IDE_TFLAG_IN_LBAM |
904 IDE_TFLAG_IN_LBAH,
905 IDE_TFLAG_IN_TF = IDE_TFLAG_IN_NSECT |
906 IDE_TFLAG_IN_LBA,
907 IDE_TFLAG_IN_DEVICE = (1 << 29),
657cc1a8
BZ
908 IDE_TFLAG_HOB = IDE_TFLAG_OUT_HOB |
909 IDE_TFLAG_IN_HOB,
910 IDE_TFLAG_TF = IDE_TFLAG_OUT_TF |
911 IDE_TFLAG_IN_TF,
912 IDE_TFLAG_DEVICE = IDE_TFLAG_OUT_DEVICE |
913 IDE_TFLAG_IN_DEVICE,
35cf2b94
TH
914 /* force 16-bit I/O operations */
915 IDE_TFLAG_IO_16BIT = (1 << 30),
395d8ef5
BZ
916 /* ide_task_t was allocated using kmalloc() */
917 IDE_TFLAG_DYN = (1 << 31),
9e42237f
BZ
918};
919
650d841d
BZ
920struct ide_taskfile {
921 u8 hob_data; /* 0: high data byte (for TASKFILE IOCTL) */
922
923 u8 hob_feature; /* 1-5: additional data to support LBA48 */
924 u8 hob_nsect;
925 u8 hob_lbal;
926 u8 hob_lbam;
927 u8 hob_lbah;
928
929 u8 data; /* 6: low data byte (for TASKFILE IOCTL) */
930
931 union { /*  7: */
932 u8 error; /* read: error */
933 u8 feature; /* write: feature */
934 };
935
936 u8 nsect; /* 8: number of sectors */
937 u8 lbal; /* 9: LBA low */
938 u8 lbam; /* 10: LBA mid */
939 u8 lbah; /* 11: LBA high */
940
941 u8 device; /* 12: device select */
942
943 union { /* 13: */
944 u8 status; /*  read: status  */
945 u8 command; /* write: command */
946 };
947};
948
1da177e4 949typedef struct ide_task_s {
650d841d
BZ
950 union {
951 struct ide_taskfile tf;
952 u8 tf_array[14];
953 };
866e2ec9 954 u32 tf_flags;
1da177e4 955 int data_phase;
1da177e4
LT
956 struct request *rq; /* copy of request */
957 void *special; /* valid_t generally */
958} ide_task_t;
959
9e42237f 960void ide_tf_load(ide_drive_t *, ide_task_t *);
c2b57cdc 961void ide_tf_read(ide_drive_t *, ide_task_t *);
1da177e4
LT
962
963extern void SELECT_DRIVE(ide_drive_t *);
1da177e4 964extern void SELECT_MASK(ide_drive_t *, int);
1da177e4
LT
965
966extern int drive_is_ready(ide_drive_t *);
1da177e4 967
2fc57388
BZ
968void ide_pktcmd_tf_load(ide_drive_t *, u32, u16, u8);
969
f6e29e35 970ide_startstop_t do_rw_taskfile(ide_drive_t *, ide_task_t *);
1da177e4 971
4d7a984b
TH
972void task_end_request(ide_drive_t *, struct request *, u8);
973
ac026ff2 974int ide_raw_taskfile(ide_drive_t *, ide_task_t *, u8 *, u16);
9a3c49be
BZ
975int ide_no_data_taskfile(ide_drive_t *, ide_task_t *);
976
1da177e4
LT
977int ide_taskfile_ioctl(ide_drive_t *, unsigned int, unsigned long);
978int ide_cmd_ioctl(ide_drive_t *, unsigned int, unsigned long);
979int ide_task_ioctl(ide_drive_t *, unsigned int, unsigned long);
980
981extern int system_bus_clock(void);
982
983extern int ide_driveid_update(ide_drive_t *);
1da177e4
LT
984extern int ide_config_drive_speed(ide_drive_t *, u8);
985extern u8 eighty_ninty_three (ide_drive_t *);
1da177e4
LT
986extern int taskfile_lib_get_identify(ide_drive_t *drive, u8 *);
987
988extern int ide_wait_not_busy(ide_hwif_t *hwif, unsigned long timeout);
989
1da177e4
LT
990extern void ide_stall_queue(ide_drive_t *drive, unsigned long timeout);
991
992extern int ide_spin_wait_hwgroup(ide_drive_t *);
993extern void ide_timer_expiry(unsigned long);
7d12e780 994extern irqreturn_t ide_intr(int irq, void *dev_id);
165125e1 995extern void do_ide_request(struct request_queue *);
1da177e4
LT
996
997void ide_init_disk(struct gendisk *, ide_drive_t *);
998
6d208b39 999#ifdef CONFIG_IDEPCI_PCIBUS_ORDER
725522b5
GKH
1000extern int __ide_pci_register_driver(struct pci_driver *driver, struct module *owner, const char *mod_name);
1001#define ide_pci_register_driver(d) __ide_pci_register_driver(d, THIS_MODULE, KBUILD_MODNAME)
6d208b39
BZ
1002#else
1003#define ide_pci_register_driver(d) pci_register_driver(d)
1004#endif
1005
85620436
BZ
1006void ide_pci_setup_ports(struct pci_dev *, const struct ide_port_info *, int, u8 *);
1007void ide_setup_pci_noise(struct pci_dev *, const struct ide_port_info *);
1da177e4 1008
8e882ba1 1009#ifdef CONFIG_BLK_DEV_IDEDMA_PCI
c413b9b9
BZ
1010void ide_hwif_setup_dma(ide_hwif_t *, const struct ide_port_info *);
1011#else
1012static inline void ide_hwif_setup_dma(ide_hwif_t *hwif,
1013 const struct ide_port_info *d) { }
1014#endif
1015
1da177e4
LT
1016extern void default_hwif_iops(ide_hwif_t *);
1017extern void default_hwif_mmiops(ide_hwif_t *);
1018extern void default_hwif_transport(ide_hwif_t *);
1019
1da177e4
LT
1020typedef struct ide_pci_enablebit_s {
1021 u8 reg; /* byte pci reg holding the enable-bit */
1022 u8 mask; /* mask to isolate the enable-bit */
1023 u8 val; /* value of masked reg when "enabled" */
1024} ide_pci_enablebit_t;
1025
1026enum {
1027 /* Uses ISA control ports not PCI ones. */
a5d8c5c8 1028 IDE_HFLAG_ISA_PORTS = (1 << 0),
6a824c92 1029 /* single port device */
a5d8c5c8 1030 IDE_HFLAG_SINGLE = (1 << 1),
6a824c92
BZ
1031 /* don't use legacy PIO blacklist */
1032 IDE_HFLAG_PIO_NO_BLACKLIST = (1 << 2),
e277f91f
BZ
1033 /* set for the second port of QD65xx */
1034 IDE_HFLAG_QD_2ND_PORT = (1 << 3),
26bcb879
BZ
1035 /* use PIO8/9 for prefetch off/on */
1036 IDE_HFLAG_ABUSE_PREFETCH = (1 << 4),
1037 /* use PIO6/7 for fast-devsel off/on */
1038 IDE_HFLAG_ABUSE_FAST_DEVSEL = (1 << 5),
1039 /* use 100-102 and 200-202 PIO values to set DMA modes */
1040 IDE_HFLAG_ABUSE_DMA_MODES = (1 << 6),
aedea591
BZ
1041 /*
1042 * keep DMA setting when programming PIO mode, may be used only
1043 * for hosts which have separate PIO and DMA timings (ie. PMAC)
1044 */
1045 IDE_HFLAG_SET_PIO_MODE_KEEP_DMA = (1 << 7),
88b2b32b
BZ
1046 /* program host for the transfer mode after programming device */
1047 IDE_HFLAG_POST_SET_MODE = (1 << 8),
1048 /* don't program host/device for the transfer mode ("smart" hosts) */
1049 IDE_HFLAG_NO_SET_MODE = (1 << 9),
0ae2e178
BZ
1050 /* trust BIOS for programming chipset/device for DMA */
1051 IDE_HFLAG_TRUST_BIOS_FOR_DMA = (1 << 10),
807b90d0 1052 /* host uses VDMA (tied with IDE_HFLAG_CS5520 for now) */
0ae2e178 1053 IDE_HFLAG_VDMA = (1 << 11),
33c1002e
BZ
1054 /* ATAPI DMA is unsupported */
1055 IDE_HFLAG_NO_ATAPI_DMA = (1 << 12),
5e71d9c5
BZ
1056 /* set if host is a "non-bootable" controller */
1057 IDE_HFLAG_NON_BOOTABLE = (1 << 13),
47b68788
BZ
1058 /* host doesn't support DMA */
1059 IDE_HFLAG_NO_DMA = (1 << 14),
1060 /* check if host is PCI IDE device before allowing DMA */
1061 IDE_HFLAG_NO_AUTODMA = (1 << 15),
807b90d0
BZ
1062 /* don't autotune PIO */
1063 IDE_HFLAG_NO_AUTOTUNE = (1 << 16),
9ffcf364 1064 /* host is CS5510/CS5520 */
807b90d0 1065 IDE_HFLAG_CS5520 = IDE_HFLAG_VDMA,
238e4f14
BZ
1066 /* no LBA48 */
1067 IDE_HFLAG_NO_LBA48 = (1 << 17),
1068 /* no LBA48 DMA */
1069 IDE_HFLAG_NO_LBA48_DMA = (1 << 18),
ed67b923
BZ
1070 /* data FIFO is cleared by an error */
1071 IDE_HFLAG_ERROR_STOPS_FIFO = (1 << 19),
1c51361a
BZ
1072 /* serialize ports */
1073 IDE_HFLAG_SERIALIZE = (1 << 20),
3985ee3b
BZ
1074 /* use legacy IRQs */
1075 IDE_HFLAG_LEGACY_IRQS = (1 << 21),
8acf28c0
BZ
1076 /* force use of legacy IRQs */
1077 IDE_HFLAG_FORCE_LEGACY_IRQS = (1 << 22),
272a3709
BZ
1078 /* limit LBA48 requests to 256 sectors */
1079 IDE_HFLAG_RQSIZE_256 = (1 << 23),
caea7602
BZ
1080 /* use 32-bit I/O ops */
1081 IDE_HFLAG_IO_32BIT = (1 << 24),
1082 /* unmask IRQs */
1083 IDE_HFLAG_UNMASK_IRQS = (1 << 25),
4db90a14 1084 IDE_HFLAG_ABUSE_SET_DMA_MODE = (1 << 26),
8ac2b42a
BZ
1085 /* force host out of "simplex" mode */
1086 IDE_HFLAG_CLEAR_SIMPLEX = (1 << 28),
4166c199
BZ
1087 /* DSC overlap is unsupported */
1088 IDE_HFLAG_NO_DSC = (1 << 29),
807b90d0
BZ
1089 /* never use 32-bit I/O ops */
1090 IDE_HFLAG_NO_IO_32BIT = (1 << 30),
1091 /* never unmask IRQs */
1092 IDE_HFLAG_NO_UNMASK_IRQS = (1 << 31),
1da177e4
LT
1093};
1094
7cab14a7 1095#ifdef CONFIG_BLK_DEV_OFFBOARD
7cab14a7 1096# define IDE_HFLAG_OFF_BOARD 0
5e71d9c5
BZ
1097#else
1098# define IDE_HFLAG_OFF_BOARD IDE_HFLAG_NON_BOOTABLE
7cab14a7
BZ
1099#endif
1100
039788e1 1101struct ide_port_info {
1da177e4 1102 char *name;
1da177e4
LT
1103 unsigned int (*init_chipset)(struct pci_dev *, const char *);
1104 void (*init_iops)(ide_hwif_t *);
1105 void (*init_hwif)(ide_hwif_t *);
1106 void (*init_dma)(ide_hwif_t *, unsigned long);
ac95beed
BZ
1107
1108 const struct ide_port_ops *port_ops;
1109
1da177e4 1110 ide_pci_enablebit_t enablebits[2];
528a572d 1111 hwif_chipset_t chipset;
9ffcf364 1112 u32 host_flags;
4099d143 1113 u8 pio_mask;
5f8b6c34
BZ
1114 u8 swdma_mask;
1115 u8 mwdma_mask;
18137207 1116 u8 udma_mask;
039788e1 1117};
1da177e4 1118
85620436
BZ
1119int ide_setup_pci_device(struct pci_dev *, const struct ide_port_info *);
1120int ide_setup_pci_devices(struct pci_dev *, struct pci_dev *, const struct ide_port_info *);
1da177e4
LT
1121
1122void ide_map_sg(ide_drive_t *, struct request *);
1123void ide_init_sg_cmd(ide_drive_t *, struct request *);
1124
1125#define BAD_DMA_DRIVE 0
1126#define GOOD_DMA_DRIVE 1
1127
65e5f2e3
JC
1128struct drive_list_entry {
1129 const char *id_model;
1130 const char *id_firmware;
1131};
1132
1133int ide_in_drive_list(struct hd_driveid *, const struct drive_list_entry *);
a5b7e70d
BZ
1134
1135#ifdef CONFIG_BLK_DEV_IDEDMA
1da177e4 1136int __ide_dma_bad_drive(ide_drive_t *);
3ab7efe8 1137int ide_id_dma_bug(ide_drive_t *);
7670df73
BZ
1138
1139u8 ide_find_dma_mode(ide_drive_t *, u8);
1140
1141static inline u8 ide_max_dma_mode(ide_drive_t *drive)
1142{
1143 return ide_find_dma_mode(drive, XFER_UDMA_6);
1144}
1145
4a546e04 1146void ide_dma_off_quietly(ide_drive_t *);
7469aaf6 1147void ide_dma_off(ide_drive_t *);
4a546e04 1148void ide_dma_on(ide_drive_t *);
3608b5d7 1149int ide_set_dma(ide_drive_t *);
578cfa0d 1150void ide_check_dma_crc(ide_drive_t *);
1da177e4
LT
1151ide_startstop_t ide_dma_intr(ide_drive_t *);
1152
062f9f02
BZ
1153int ide_build_sglist(ide_drive_t *, struct request *);
1154void ide_destroy_dmatable(ide_drive_t *);
1155
8e882ba1 1156#ifdef CONFIG_BLK_DEV_IDEDMA_SFF
1da177e4 1157extern int ide_build_dmatable(ide_drive_t *, struct request *);
b8e73fba
BZ
1158int ide_allocate_dma_engine(ide_hwif_t *);
1159void ide_release_dma_engine(ide_hwif_t *);
ecf32796 1160extern void ide_setup_dma(ide_hwif_t *, unsigned long);
1da177e4 1161
15ce926a 1162void ide_dma_host_set(ide_drive_t *, int);
1da177e4
LT
1163extern int ide_dma_setup(ide_drive_t *);
1164extern void ide_dma_start(ide_drive_t *);
1165extern int __ide_dma_end(ide_drive_t *);
841d2a9b 1166extern void ide_dma_lost_irq(ide_drive_t *);
c283f5db 1167extern void ide_dma_timeout(ide_drive_t *);
8e882ba1 1168#endif /* CONFIG_BLK_DEV_IDEDMA_SFF */
1da177e4
LT
1169
1170#else
3ab7efe8 1171static inline int ide_id_dma_bug(ide_drive_t *drive) { return 0; }
7670df73 1172static inline u8 ide_find_dma_mode(ide_drive_t *drive, u8 speed) { return 0; }
2d5eaa6d 1173static inline u8 ide_max_dma_mode(ide_drive_t *drive) { return 0; }
4a546e04 1174static inline void ide_dma_off_quietly(ide_drive_t *drive) { ; }
7469aaf6 1175static inline void ide_dma_off(ide_drive_t *drive) { ; }
4a546e04 1176static inline void ide_dma_on(ide_drive_t *drive) { ; }
1da177e4 1177static inline void ide_dma_verbose(ide_drive_t *drive) { ; }
3608b5d7 1178static inline int ide_set_dma(ide_drive_t *drive) { return 1; }
578cfa0d 1179static inline void ide_check_dma_crc(ide_drive_t *drive) { ; }
1da177e4
LT
1180#endif /* CONFIG_BLK_DEV_IDEDMA */
1181
8e882ba1 1182#ifndef CONFIG_BLK_DEV_IDEDMA_SFF
0d1bad21 1183static inline void ide_release_dma_engine(ide_hwif_t *hwif) { ; }
1da177e4
LT
1184#endif
1185
e3a59b4d
HR
1186#ifdef CONFIG_BLK_DEV_IDEACPI
1187extern int ide_acpi_exec_tfs(ide_drive_t *drive);
1188extern void ide_acpi_get_timing(ide_hwif_t *hwif);
1189extern void ide_acpi_push_timing(ide_hwif_t *hwif);
1190extern void ide_acpi_init(ide_hwif_t *hwif);
eafd88a3 1191void ide_acpi_port_init_devices(ide_hwif_t *);
5e32132b 1192extern void ide_acpi_set_state(ide_hwif_t *hwif, int on);
e3a59b4d
HR
1193#else
1194static inline int ide_acpi_exec_tfs(ide_drive_t *drive) { return 0; }
1195static inline void ide_acpi_get_timing(ide_hwif_t *hwif) { ; }
1196static inline void ide_acpi_push_timing(ide_hwif_t *hwif) { ; }
1197static inline void ide_acpi_init(ide_hwif_t *hwif) { ; }
eafd88a3 1198static inline void ide_acpi_port_init_devices(ide_hwif_t *hwif) { ; }
5e32132b 1199static inline void ide_acpi_set_state(ide_hwif_t *hwif, int on) {}
e3a59b4d
HR
1200#endif
1201
fbd13088 1202void ide_remove_port_from_hwgroup(ide_hwif_t *);
93de00fd 1203void ide_unregister(unsigned int);
1da177e4
LT
1204
1205void ide_register_region(struct gendisk *);
1206void ide_unregister_region(struct gendisk *);
1207
f01393e4 1208void ide_undecoded_slave(ide_drive_t *);
1da177e4 1209
c413b9b9
BZ
1210int ide_device_add_all(u8 *idx, const struct ide_port_info *);
1211int ide_device_add(u8 idx[4], const struct ide_port_info *);
0bfeee7d 1212int ide_legacy_device_add(const struct ide_port_info *, unsigned long);
2dde7861
BZ
1213void ide_port_unregister_devices(ide_hwif_t *);
1214void ide_port_scan(ide_hwif_t *);
1da177e4
LT
1215
1216static inline void *ide_get_hwifdata (ide_hwif_t * hwif)
1217{
1218 return hwif->hwif_data;
1219}
1220
1221static inline void ide_set_hwifdata (ide_hwif_t * hwif, void *data)
1222{
1223 hwif->hwif_data = data;
1224}
1225
3ab7efe8 1226const char *ide_xfer_verbose(u8 mode);
1da177e4
LT
1227extern void ide_toggle_bounce(ide_drive_t *drive, int on);
1228extern int ide_set_xfer_rate(ide_drive_t *drive, u8 rate);
1229
2229833c
BZ
1230static inline int ide_dev_has_iordy(struct hd_driveid *id)
1231{
1232 return ((id->field_valid & 2) && (id->capability & 8)) ? 1 : 0;
1233}
1234
6c3c22f3
SS
1235static inline int ide_dev_is_sata(struct hd_driveid *id)
1236{
1237 /*
1238 * See if word 93 is 0 AND drive is at least ATA-5 compatible
1239 * verifying that word 80 by casting it to a signed type --
1240 * this trick allows us to filter out the reserved values of
1241 * 0x0000 and 0xffff along with the earlier ATA revisions...
1242 */
1243 if (id->hw_config == 0 && (short)id->major_rev_num >= 0x0020)
1244 return 1;
1245 return 0;
1246}
1247
a501633c 1248u64 ide_get_lba_addr(struct ide_taskfile *, int);
1da177e4
LT
1249u8 ide_dump_status(ide_drive_t *, const char *, u8);
1250
1251typedef struct ide_pio_timings_s {
1252 int setup_time; /* Address setup (ns) minimum */
1253 int active_time; /* Active pulse (ns) minimum */
81d368e0
SS
1254 int cycle_time; /* Cycle time (ns) minimum = */
1255 /* active + recovery (+ setup for some chips) */
1da177e4
LT
1256} ide_pio_timings_t;
1257
7dd00083 1258unsigned int ide_pio_cycle_time(ide_drive_t *, u8);
2134758d 1259u8 ide_get_best_pio_mode(ide_drive_t *, u8, u8);
1da177e4
LT
1260extern const ide_pio_timings_t ide_pio_timings[6];
1261
88b2b32b
BZ
1262int ide_set_pio_mode(ide_drive_t *, u8);
1263int ide_set_dma_mode(ide_drive_t *, u8);
1264
26bcb879
BZ
1265void ide_set_pio(ide_drive_t *, u8);
1266
1267static inline void ide_set_max_pio(ide_drive_t *drive)
1268{
1269 ide_set_pio(drive, 255);
1270}
1da177e4
LT
1271
1272extern spinlock_t ide_lock;
ef29888e 1273extern struct mutex ide_cfg_mtx;
1da177e4
LT
1274/*
1275 * Structure locking:
1276 *
ef29888e 1277 * ide_cfg_mtx and ide_lock together protect changes to
1da177e4
LT
1278 * ide_hwif_t->{next,hwgroup}
1279 * ide_drive_t->next
1280 *
1281 * ide_hwgroup_t->busy: ide_lock
1282 * ide_hwgroup_t->hwif: ide_lock
1283 * ide_hwif_t->mate: constant, no locking
1284 * ide_drive_t->hwif: constant, no locking
1285 */
1286
366c7f55 1287#define local_irq_set(flags) do { local_save_flags((flags)); local_irq_enable_in_hardirq(); } while (0)
1da177e4
LT
1288
1289extern struct bus_type ide_bus_type;
f74c9141 1290extern struct class *ide_port_class;
1da177e4
LT
1291
1292/* check if CACHE FLUSH (EXT) command is supported (bits defined in ATA-6) */
1293#define ide_id_has_flush_cache(id) ((id)->cfs_enable_2 & 0x3000)
1294
1295/* some Maxtor disks have bit 13 defined incorrectly so check bit 10 too */
1296#define ide_id_has_flush_cache_ext(id) \
1297 (((id)->cfs_enable_2 & 0x2400) == 0x2400)
1298
7b9f25b5
BZ
1299static inline void ide_dump_identify(u8 *id)
1300{
1301 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_NONE, 16, 2, id, 512, 0);
1302}
1303
86b37860
CL
1304static inline int hwif_to_node(ide_hwif_t *hwif)
1305{
36501650 1306 struct pci_dev *dev = to_pci_dev(hwif->dev);
1f07e988 1307 return hwif->dev ? pcibus_to_node(dev->bus) : -1;
86b37860
CL
1308}
1309
1b678347
BH
1310static inline ide_drive_t *ide_get_paired_drive(ide_drive_t *drive)
1311{
1312 ide_hwif_t *hwif = HWIF(drive);
1313
1314 return &hwif->drives[(drive->dn ^ 1) & 1];
1315}
1316
81ca6919
BZ
1317static inline void ide_set_irq(ide_drive_t *drive, int on)
1318{
23579a2a
BZ
1319 ide_hwif_t *hwif = drive->hwif;
1320
1321 hwif->OUTB(drive->ctl | (on ? 0 : 2),
1322 hwif->io_ports[IDE_CONTROL_OFFSET]);
81ca6919
BZ
1323}
1324
c47137a9
BZ
1325static inline u8 ide_read_status(ide_drive_t *drive)
1326{
1327 ide_hwif_t *hwif = drive->hwif;
1328
1329 return hwif->INB(hwif->io_ports[IDE_STATUS_OFFSET]);
1330}
1331
1332static inline u8 ide_read_altstatus(ide_drive_t *drive)
1333{
1334 ide_hwif_t *hwif = drive->hwif;
1335
1336 return hwif->INB(hwif->io_ports[IDE_CONTROL_OFFSET]);
1337}
1338
64a57fe4
BZ
1339static inline u8 ide_read_error(ide_drive_t *drive)
1340{
1341 ide_hwif_t *hwif = drive->hwif;
1342
1343 return hwif->INB(hwif->io_ports[IDE_ERROR_OFFSET]);
1344}
1345
7616c0ad
BZ
1346/*
1347 * Too bad. The drive wants to send us data which we are not ready to accept.
1348 * Just throw it away.
1349 */
1350static inline void ide_atapi_discard_data(ide_drive_t *drive, unsigned bcount)
1351{
1352 ide_hwif_t *hwif = drive->hwif;
1353
1354 /* FIXME: use ->atapi_input_bytes */
1355 while (bcount--)
1356 (void)hwif->INB(hwif->io_ports[IDE_DATA_OFFSET]);
1357}
1358
1359static inline void ide_atapi_write_zeros(ide_drive_t *drive, unsigned bcount)
1360{
1361 ide_hwif_t *hwif = drive->hwif;
1362
1363 /* FIXME: use ->atapi_output_bytes */
1364 while (bcount--)
1365 hwif->OUTB(0, hwif->io_ports[IDE_DATA_OFFSET]);
1366}
1367
1da177e4 1368#endif /* _IDE_H */
This page took 0.704082 seconds and 5 git commands to generate.