ide-h8300: add ->{in,out}put_data methods (take 2)
[deliverable/linux.git] / include / linux / ide.h
CommitLineData
1da177e4
LT
1#ifndef _IDE_H
2#define _IDE_H
3/*
4 * linux/include/linux/ide.h
5 *
6 * Copyright (C) 1994-2002 Linus Torvalds & authors
7 */
8
1da177e4
LT
9#include <linux/init.h>
10#include <linux/ioport.h>
11#include <linux/hdreg.h>
1da177e4
LT
12#include <linux/blkdev.h>
13#include <linux/proc_fs.h>
14#include <linux/interrupt.h>
15#include <linux/bitops.h>
16#include <linux/bio.h>
17#include <linux/device.h>
18#include <linux/pci.h>
f36d4024 19#include <linux/completion.h>
e3a59b4d
HR
20#ifdef CONFIG_BLK_DEV_IDEACPI
21#include <acpi/acpi.h>
22#endif
1da177e4
LT
23#include <asm/byteorder.h>
24#include <asm/system.h>
25#include <asm/io.h>
f9383c42 26#include <asm/mutex.h>
1da177e4 27
729d4de9 28#if defined(CONFIG_CRIS) || defined(CONFIG_FRV)
4ee06b7e
BZ
29# define SUPPORT_VLB_SYNC 0
30#else
31# define SUPPORT_VLB_SYNC 1
1da177e4
LT
32#endif
33
34/*
35 * Used to indicate "no IRQ", should be a value that cannot be an IRQ
36 * number.
37 */
38
39#define IDE_NO_IRQ (-1)
40
1da177e4
LT
41typedef unsigned char byte; /* used everywhere */
42
43/*
44 * Probably not wise to fiddle with these
45 */
46#define ERROR_MAX 8 /* Max read/write errors per sector */
47#define ERROR_RESET 3 /* Reset controller every 4th retry */
48#define ERROR_RECAL 1 /* Recalibrate every 2nd retry */
49
1da177e4
LT
50/*
51 * state flags
52 */
53
54#define DMA_PIO_RETRY 1 /* retrying in PIO */
55
56#define HWIF(drive) ((ide_hwif_t *)((drive)->hwif))
57#define HWGROUP(drive) ((ide_hwgroup_t *)(HWIF(drive)->hwgroup))
58
59/*
60 * Definitions for accessing IDE controller registers
61 */
62#define IDE_NR_PORTS (10)
63
4c3032d8
BZ
64struct ide_io_ports {
65 unsigned long data_addr;
66
67 union {
68 unsigned long error_addr; /* read: error */
69 unsigned long feature_addr; /* write: feature */
70 };
71
72 unsigned long nsect_addr;
73 unsigned long lbal_addr;
74 unsigned long lbam_addr;
75 unsigned long lbah_addr;
76
77 unsigned long device_addr;
78
79 union {
80 unsigned long status_addr; /*  read: status  */
81 unsigned long command_addr; /* write: command */
82 };
83
84 unsigned long ctl_addr;
85
86 unsigned long irq_addr;
87};
1da177e4
LT
88
89#define OK_STAT(stat,good,bad) (((stat)&((good)|(bad)))==(good))
90#define BAD_R_STAT (BUSY_STAT | ERR_STAT)
91#define BAD_W_STAT (BAD_R_STAT | WRERR_STAT)
92#define BAD_STAT (BAD_R_STAT | DRQ_STAT)
93#define DRIVE_READY (READY_STAT | SEEK_STAT)
1da177e4
LT
94
95#define BAD_CRC (ABRT_ERR | ICRC_ERR)
96
97#define SATA_NR_PORTS (3) /* 16 possible ?? */
98
99#define SATA_STATUS_OFFSET (0)
1da177e4 100#define SATA_ERROR_OFFSET (1)
1da177e4 101#define SATA_CONTROL_OFFSET (2)
1da177e4 102
1da177e4
LT
103/*
104 * Our Physical Region Descriptor (PRD) table should be large enough
105 * to handle the biggest I/O request we are likely to see. Since requests
106 * can have no more than 256 sectors, and since the typical blocksize is
107 * two or more sectors, we could get by with a limit of 128 entries here for
108 * the usual worst case. Most requests seem to include some contiguous blocks,
109 * further reducing the number of table entries required.
110 *
111 * The driver reverts to PIO mode for individual requests that exceed
112 * this limit (possible with 512 byte blocksizes, eg. MSDOS f/s), so handling
113 * 100% of all crazy scenarios here is not necessary.
114 *
115 * As it turns out though, we must allocate a full 4KB page for this,
116 * so the two PRD tables (ide0 & ide1) will each get half of that,
117 * allowing each to have about 256 entries (8 bytes each) from this.
118 */
119#define PRD_BYTES 8
120#define PRD_ENTRIES 256
121
122/*
123 * Some more useful definitions
124 */
125#define PARTN_BITS 6 /* number of minor dev bits for partitions */
126#define MAX_DRIVES 2 /* per interface; 2 assumed by lots of code */
127#define SECTOR_SIZE 512
128#define SECTOR_WORDS (SECTOR_SIZE / 4) /* number of 32bit words per sector */
129#define IDE_LARGE_SEEK(b1,b2,t) (((b1) > (b2) + (t)) || ((b2) > (b1) + (t)))
130
131/*
132 * Timeouts for various operations:
133 */
134#define WAIT_DRQ (HZ/10) /* 100msec - spec allows up to 20ms */
135#define WAIT_READY (5*HZ) /* 5sec - some laptops are very slow */
136#define WAIT_PIDENTIFY (10*HZ) /* 10sec - should be less than 3ms (?), if all ATAPI CD is closed at boot */
137#define WAIT_WORSTCASE (30*HZ) /* 30sec - worst case when spinning up */
138#define WAIT_CMD (10*HZ) /* 10sec - maximum wait for an IRQ to happen */
139#define WAIT_MIN_SLEEP (2*HZ/100) /* 20msec - minimum sleep time */
140
1da177e4
LT
141/*
142 * Check for an interrupt and acknowledge the interrupt status
143 */
144struct hwif_s;
145typedef int (ide_ack_intr_t)(struct hwif_s *);
146
1da177e4
LT
147/*
148 * hwif_chipset_t is used to keep track of the specific hardware
149 * chipset used by each IDE interface, if known.
150 */
528a572d 151enum { ide_unknown, ide_generic, ide_pci,
1da177e4
LT
152 ide_cmd640, ide_dtc2278, ide_ali14xx,
153 ide_qd65xx, ide_umc8672, ide_ht6560b,
154 ide_rz1000, ide_trm290,
155 ide_cmd646, ide_cy82c693, ide_4drives,
156 ide_pmac, ide_etrax100, ide_acorn,
9a0e77f2 157 ide_au1xxx, ide_palm3710
528a572d
BZ
158};
159
160typedef u8 hwif_chipset_t;
1da177e4
LT
161
162/*
163 * Structure to hold all information about the location of this port
164 */
165typedef struct hw_regs_s {
4c3032d8
BZ
166 union {
167 struct ide_io_ports io_ports;
168 unsigned long io_ports_array[IDE_NR_PORTS];
169 };
170
1da177e4 171 int irq; /* our irq number */
1da177e4
LT
172 ide_ack_intr_t *ack_intr; /* acknowledge interrupt */
173 hwif_chipset_t chipset;
4349d5cd 174 struct device *dev;
1da177e4
LT
175} hw_regs_t;
176
cbb010c1 177void ide_init_port_data(struct hwif_s *, unsigned int);
57c802e8 178void ide_init_port_hw(struct hwif_s *, hw_regs_t *);
baa8f3e9 179
1da177e4
LT
180static inline void ide_std_init_ports(hw_regs_t *hw,
181 unsigned long io_addr,
182 unsigned long ctl_addr)
183{
184 unsigned int i;
185
4c3032d8
BZ
186 for (i = 0; i <= 7; i++)
187 hw->io_ports_array[i] = io_addr++;
1da177e4 188
4c3032d8 189 hw->io_ports.ctl_addr = ctl_addr;
1da177e4
LT
190}
191
192#include <asm/ide.h>
193
83d7dbc4
MM
194#if !defined(MAX_HWIFS) || defined(CONFIG_EMBEDDED)
195#undef MAX_HWIFS
83ae20c8
BH
196#define MAX_HWIFS CONFIG_IDE_MAX_HWIFS
197#endif
198
1da177e4
LT
199/* Currently only m68k, apus and m8xx need it */
200#ifndef IDE_ARCH_ACK_INTR
201# define ide_ack_intr(hwif) (1)
202#endif
203
204/* Currently only Atari needs it */
205#ifndef IDE_ARCH_LOCK
206# define ide_release_lock() do {} while (0)
207# define ide_get_lock(hdlr, data) do {} while (0)
208#endif /* IDE_ARCH_LOCK */
209
210/*
211 * Now for the data we need to maintain per-drive: ide_drive_t
212 */
213
214#define ide_scsi 0x21
215#define ide_disk 0x20
216#define ide_optical 0x7
217#define ide_cdrom 0x5
218#define ide_tape 0x1
219#define ide_floppy 0x0
220
221/*
222 * Special Driver Flags
223 *
224 * set_geometry : respecify drive geometry
225 * recalibrate : seek to cyl 0
226 * set_multmode : set multmode count
227 * set_tune : tune interface for drive
228 * serviced : service command
229 * reserved : unused
230 */
231typedef union {
232 unsigned all : 8;
233 struct {
1da177e4
LT
234 unsigned set_geometry : 1;
235 unsigned recalibrate : 1;
236 unsigned set_multmode : 1;
237 unsigned set_tune : 1;
238 unsigned serviced : 1;
239 unsigned reserved : 3;
1da177e4
LT
240 } b;
241} special_t;
242
1da177e4
LT
243/*
244 * ATA-IDE Select Register, aka Device-Head
245 *
246 * head : always zeros here
247 * unit : drive select number: 0/1
248 * bit5 : always 1
249 * lba : using LBA instead of CHS
250 * bit7 : always 1
251 */
252typedef union {
253 unsigned all : 8;
254 struct {
255#if defined(__LITTLE_ENDIAN_BITFIELD)
256 unsigned head : 4;
257 unsigned unit : 1;
258 unsigned bit5 : 1;
259 unsigned lba : 1;
260 unsigned bit7 : 1;
261#elif defined(__BIG_ENDIAN_BITFIELD)
262 unsigned bit7 : 1;
263 unsigned lba : 1;
264 unsigned bit5 : 1;
265 unsigned unit : 1;
266 unsigned head : 4;
267#else
268#error "Please fix <asm/byteorder.h>"
269#endif
270 } b;
271} select_t, ata_select_t;
272
1da177e4
LT
273/*
274 * Status returned from various ide_ functions
275 */
276typedef enum {
277 ide_stopped, /* no drive operation was started */
278 ide_started, /* a drive operation was started, handler was set */
279} ide_startstop_t;
280
281struct ide_driver_s;
282struct ide_settings_s;
283
e3a59b4d
HR
284#ifdef CONFIG_BLK_DEV_IDEACPI
285struct ide_acpi_drive_link;
286struct ide_acpi_hwif_link;
287#endif
288
1da177e4
LT
289typedef struct ide_drive_s {
290 char name[4]; /* drive name, such as "hda" */
291 char driver_req[10]; /* requests specific driver */
292
165125e1 293 struct request_queue *queue; /* request queue */
1da177e4
LT
294
295 struct request *rq; /* current request */
296 struct ide_drive_s *next; /* circular list of hwgroup drives */
1da177e4
LT
297 void *driver_data; /* extra driver data */
298 struct hd_driveid *id; /* drive model identification info */
7662d046 299#ifdef CONFIG_IDE_PROC_FS
1da177e4
LT
300 struct proc_dir_entry *proc; /* /proc/ide/ directory entry */
301 struct ide_settings_s *settings;/* /proc/ide/ drive settings */
7662d046 302#endif
1da177e4
LT
303 struct hwif_s *hwif; /* actually (ide_hwif_t *) */
304
305 unsigned long sleep; /* sleep until this time */
306 unsigned long service_start; /* time we started last request */
307 unsigned long service_time; /* service time of last request */
308 unsigned long timeout; /* max time to wait for irq */
309
310 special_t special; /* special action flags */
311 select_t select; /* basic drive/head select reg value */
312
313 u8 keep_settings; /* restore settings after drive reset */
1da177e4
LT
314 u8 using_dma; /* disk is using dma for read/write */
315 u8 retry_pio; /* retrying dma capable host in pio */
316 u8 state; /* retry state */
317 u8 waiting_for_dma; /* dma currently in progress */
318 u8 unmask; /* okay to unmask other irqs */
36193484 319 u8 noflush; /* don't attempt flushes */
1da177e4
LT
320 u8 dsc_overlap; /* DSC overlap */
321 u8 nice1; /* give potential excess bandwidth */
322
323 unsigned present : 1; /* drive is physically present */
324 unsigned dead : 1; /* device ejected hint */
325 unsigned id_read : 1; /* 1=id read from disk 0 = synthetic */
326 unsigned noprobe : 1; /* from: hdx=noprobe */
327 unsigned removable : 1; /* 1 if need to do check_media_change */
328 unsigned attach : 1; /* needed for removable devices */
1da177e4
LT
329 unsigned forced_geom : 1; /* 1 if hdx=c,h,s was given at boot */
330 unsigned no_unmask : 1; /* disallow setting unmask bit */
331 unsigned no_io_32bit : 1; /* disallow enabling 32bit I/O */
332 unsigned atapi_overlap : 1; /* ATAPI overlap (not supported) */
1da177e4 333 unsigned doorlocking : 1; /* for removable only: door lock/unlock works */
c223701c 334 unsigned nodma : 1; /* disallow DMA */
1da177e4
LT
335 unsigned remap_0_to_1 : 1; /* 0=noremap, 1=remap 0->1 (for EZDrive) */
336 unsigned blocked : 1; /* 1=powermanagment told us not to do anything, so sleep nicely */
337 unsigned vdma : 1; /* 1=doing PIO over DMA 0=doing normal DMA */
1da177e4
LT
338 unsigned scsi : 1; /* 0=default, 1=ide-scsi emulation */
339 unsigned sleeping : 1; /* 1=sleeping & sleep field valid */
340 unsigned post_reset : 1;
7f8f48af 341 unsigned udma33_warned : 1;
1da177e4 342
1497943e 343 u8 addressing; /* 0=28-bit, 1=48-bit, 2=48-bit doing 28-bit */
1da177e4
LT
344 u8 quirk_list; /* considered quirky, set for a specific host */
345 u8 init_speed; /* transfer rate set at boot */
1da177e4 346 u8 current_speed; /* current transfer rate set */
513daadd 347 u8 desired_speed; /* desired transfer rate set */
1da177e4
LT
348 u8 dn; /* now wide spread use */
349 u8 wcache; /* status of write cache */
350 u8 acoustic; /* acoustic management */
351 u8 media; /* disk, cdrom, tape, floppy, ... */
23579a2a 352 u8 ctl; /* "normal" value for Control register */
1da177e4
LT
353 u8 ready_stat; /* min status value for drive ready */
354 u8 mult_count; /* current multiple sector setting */
355 u8 mult_req; /* requested multiple sector setting */
356 u8 tune_req; /* requested drive tuning setting */
357 u8 io_32bit; /* 0=16-bit, 1=32-bit, 2/3=32bit+sync */
358 u8 bad_wstat; /* used for ignoring WRERR_STAT */
359 u8 nowerr; /* used for ignoring WRERR_STAT */
360 u8 sect0; /* offset of first sector for DM6:DDO */
361 u8 head; /* "real" number of heads */
362 u8 sect; /* "real" sectors per track */
363 u8 bios_head; /* BIOS/fdisk/LILO number of heads */
364 u8 bios_sect; /* BIOS/fdisk/LILO sectors per track */
365
366 unsigned int bios_cyl; /* BIOS/fdisk/LILO number of cyls */
367 unsigned int cyl; /* "real" number of cyls */
26bcb879 368 unsigned int drive_data; /* used by set_pio_mode/selectproc */
1da177e4
LT
369 unsigned int failures; /* current failure count */
370 unsigned int max_failures; /* maximum allowed failure count */
dbe217af 371 u64 probed_capacity;/* initial reported media capacity (ide-cd only currently) */
1da177e4
LT
372
373 u64 capacity64; /* total number of sectors */
374
375 int lun; /* logical unit */
376 int crc_count; /* crc counter to reduce drive speed */
e3a59b4d
HR
377#ifdef CONFIG_BLK_DEV_IDEACPI
378 struct ide_acpi_drive_link *acpidata;
379#endif
1da177e4
LT
380 struct list_head list;
381 struct device gendev;
f36d4024 382 struct completion gendev_rel_comp; /* to deal with device release() */
1da177e4
LT
383} ide_drive_t;
384
8604affd
BZ
385#define to_ide_device(dev)container_of(dev, ide_drive_t, gendev)
386
1da177e4
LT
387#define IDE_CHIPSET_PCI_MASK \
388 ((1<<ide_pci)|(1<<ide_cmd646)|(1<<ide_ali14xx))
389#define IDE_CHIPSET_IS_PCI(c) ((IDE_CHIPSET_PCI_MASK >> (c)) & 1)
390
039788e1 391struct ide_port_info;
1da177e4 392
ac95beed
BZ
393struct ide_port_ops {
394 /* host specific initialization of devices on a port */
395 void (*port_init_devs)(struct hwif_s *);
396 /* routine to program host for PIO mode */
397 void (*set_pio_mode)(ide_drive_t *, const u8);
398 /* routine to program host for DMA mode */
399 void (*set_dma_mode)(ide_drive_t *, const u8);
400 /* tweaks hardware to select drive */
401 void (*selectproc)(ide_drive_t *);
402 /* chipset polling based on hba specifics */
403 int (*reset_poll)(ide_drive_t *);
404 /* chipset specific changes to default for device-hba resets */
405 void (*pre_reset)(ide_drive_t *);
406 /* routine to reset controller after a disk reset */
407 void (*resetproc)(ide_drive_t *);
408 /* special host masking for drive selection */
409 void (*maskproc)(ide_drive_t *, int);
410 /* check host's drive quirk list */
411 void (*quirkproc)(ide_drive_t *);
412
413 u8 (*mdma_filter)(ide_drive_t *);
414 u8 (*udma_filter)(ide_drive_t *);
415
416 u8 (*cable_detect)(struct hwif_s *);
417};
418
5e37bdc0
BZ
419struct ide_dma_ops {
420 void (*dma_host_set)(struct ide_drive_s *, int);
421 int (*dma_setup)(struct ide_drive_s *);
422 void (*dma_exec_cmd)(struct ide_drive_s *, u8);
423 void (*dma_start)(struct ide_drive_s *);
424 int (*dma_end)(struct ide_drive_s *);
425 int (*dma_test_irq)(struct ide_drive_s *);
426 void (*dma_lost_irq)(struct ide_drive_s *);
427 void (*dma_timeout)(struct ide_drive_s *);
428};
429
1da177e4
LT
430typedef struct hwif_s {
431 struct hwif_s *next; /* for linked-list in ide_hwgroup_t */
432 struct hwif_s *mate; /* other hwif from same PCI chip */
433 struct hwgroup_s *hwgroup; /* actually (ide_hwgroup_t *) */
434 struct proc_dir_entry *proc; /* /proc/ide/ directory entry */
435
436 char name[6]; /* name of interface, eg. "ide0" */
437
4c3032d8
BZ
438 struct ide_io_ports io_ports;
439
1da177e4 440 unsigned long sata_scr[SATA_NR_PORTS];
1da177e4 441
1da177e4
LT
442 ide_drive_t drives[MAX_DRIVES]; /* drive info */
443
444 u8 major; /* our major number */
445 u8 index; /* 0 for ide0; 1 for ide1; ... */
446 u8 channel; /* for dual-port chips: 0=primary, 1=secondary */
1da177e4
LT
447 u8 bus_state; /* power state of the IDE bus */
448
e95d9c6b 449 u32 host_flags;
6a824c92 450
4099d143
BZ
451 u8 pio_mask;
452
1da177e4
LT
453 u8 ultra_mask;
454 u8 mwdma_mask;
455 u8 swdma_mask;
456
49521f97
BZ
457 u8 cbl; /* cable type */
458
1da177e4
LT
459 hwif_chipset_t chipset; /* sub-module for tuning.. */
460
36501650
BZ
461 struct device *dev;
462
18e181fe
BZ
463 ide_ack_intr_t *ack_intr;
464
1da177e4
LT
465 void (*rw_disk)(ide_drive_t *, struct request *);
466
ac95beed 467 const struct ide_port_ops *port_ops;
f37afdac 468 const struct ide_dma_ops *dma_ops;
bfa14b42 469
9567b349
BZ
470 void (*input_data)(ide_drive_t *, struct request *, void *, unsigned);
471 void (*output_data)(ide_drive_t *, struct request *, void *, unsigned);
1da177e4 472
f0dd8712 473 void (*ide_dma_clear_irq)(ide_drive_t *drive);
1da177e4
LT
474
475 void (*OUTB)(u8 addr, unsigned long port);
476 void (*OUTBSYNC)(ide_drive_t *drive, u8 addr, unsigned long port);
477 void (*OUTW)(u16 addr, unsigned long port);
1da177e4
LT
478 void (*OUTSW)(unsigned long port, void *addr, u32 count);
479 void (*OUTSL)(unsigned long port, void *addr, u32 count);
480
481 u8 (*INB)(unsigned long port);
482 u16 (*INW)(unsigned long port);
1da177e4
LT
483 void (*INSW)(unsigned long port, void *addr, u32 count);
484 void (*INSL)(unsigned long port, void *addr, u32 count);
485
486 /* dma physical region descriptor table (cpu view) */
487 unsigned int *dmatable_cpu;
488 /* dma physical region descriptor table (dma view) */
489 dma_addr_t dmatable_dma;
490 /* Scatter-gather list used to build the above */
491 struct scatterlist *sg_table;
492 int sg_max_nents; /* Maximum number of entries in it */
493 int sg_nents; /* Current number of entries in it */
494 int sg_dma_direction; /* dma transfer direction */
495
496 /* data phase of the active command (currently only valid for PIO/DMA) */
497 int data_phase;
498
499 unsigned int nsect;
500 unsigned int nleft;
55c16a70 501 struct scatterlist *cursg;
1da177e4
LT
502 unsigned int cursg_ofs;
503
1da177e4
LT
504 int rqsize; /* max sectors per request */
505 int irq; /* our irq number */
506
1da177e4
LT
507 unsigned long dma_base; /* base addr for dma ports */
508 unsigned long dma_command; /* dma command register */
509 unsigned long dma_vendor1; /* dma vendor 1 register */
510 unsigned long dma_status; /* dma status register */
511 unsigned long dma_vendor3; /* dma vendor 3 register */
512 unsigned long dma_prdtable; /* actual prd table address */
1da177e4 513
1da177e4
LT
514 unsigned long config_data; /* for use by chipset-specific code */
515 unsigned long select_data; /* for use by chipset-specific code */
516
020e322d
SS
517 unsigned long extra_base; /* extra addr for dma ports */
518 unsigned extra_ports; /* number of extra dma ports */
519
1da177e4 520 unsigned present : 1; /* this interface exists */
1da177e4
LT
521 unsigned serialized : 1; /* serialized all channel operation */
522 unsigned sharing_irq: 1; /* 1 = sharing irq with another hwif */
1da177e4 523 unsigned sg_mapped : 1; /* sg_table and sg_nents are ready */
2ad1e558 524 unsigned mmio : 1; /* host uses MMIO */
1da177e4 525
f74c9141
BZ
526 struct device gendev;
527 struct device *portdev;
528
f36d4024 529 struct completion gendev_rel_comp; /* To deal with device release() */
1da177e4
LT
530
531 void *hwif_data; /* extra hwif data */
532
533 unsigned dma;
e3a59b4d
HR
534
535#ifdef CONFIG_BLK_DEV_IDEACPI
536 struct ide_acpi_hwif_link *acpidata;
537#endif
22fc6ecc 538} ____cacheline_internodealigned_in_smp ide_hwif_t;
1da177e4
LT
539
540/*
541 * internal ide interrupt handler type
542 */
1da177e4
LT
543typedef ide_startstop_t (ide_handler_t)(ide_drive_t *);
544typedef int (ide_expiry_t)(ide_drive_t *);
545
0eea6458 546/* used by ide-cd, ide-floppy, etc. */
9567b349 547typedef void (xfer_func_t)(ide_drive_t *, struct request *rq, void *, unsigned);
0eea6458 548
1da177e4
LT
549typedef struct hwgroup_s {
550 /* irq handler, if active */
551 ide_startstop_t (*handler)(ide_drive_t *);
a6fbb1c8 552
1da177e4
LT
553 /* BOOL: protects all fields below */
554 volatile int busy;
555 /* BOOL: wake us up on timer expiry */
556 unsigned int sleeping : 1;
557 /* BOOL: polling active & poll_timeout field valid */
558 unsigned int polling : 1;
913759ac
AC
559 /* BOOL: in a polling reset situation. Must not trigger another reset yet */
560 unsigned int resetting : 1;
561
1da177e4
LT
562 /* current drive */
563 ide_drive_t *drive;
564 /* ptr to current hwif in linked-list */
565 ide_hwif_t *hwif;
566
1da177e4
LT
567 /* current request */
568 struct request *rq;
a6fbb1c8 569
1da177e4
LT
570 /* failsafe timer */
571 struct timer_list timer;
1da177e4
LT
572 /* timeout value during long polls */
573 unsigned long poll_timeout;
574 /* queried upon timeouts */
575 int (*expiry)(ide_drive_t *);
a6fbb1c8 576
23450319
SS
577 int req_gen;
578 int req_gen_timer;
1da177e4
LT
579} ide_hwgroup_t;
580
7662d046
BZ
581typedef struct ide_driver_s ide_driver_t;
582
f9383c42 583extern struct mutex ide_setting_mtx;
1da177e4 584
7662d046
BZ
585int set_io_32bit(ide_drive_t *, int);
586int set_pio_mode(ide_drive_t *, int);
587int set_using_dma(ide_drive_t *, int);
588
eaec3e7d
BP
589/* ATAPI packet command flags */
590enum {
591 /* set when an error is considered normal - no retry (ide-tape) */
592 PC_FLAG_ABORT = (1 << 0),
593 PC_FLAG_SUPPRESS_ERROR = (1 << 1),
594 PC_FLAG_WAIT_FOR_DSC = (1 << 2),
595 PC_FLAG_DMA_OK = (1 << 3),
596 PC_FLAG_DMA_RECOMMENDED = (1 << 4),
597 PC_FLAG_DMA_IN_PROGRESS = (1 << 5),
598 PC_FLAG_DMA_ERROR = (1 << 6),
599 PC_FLAG_WRITING = (1 << 7),
600 /* command timed out */
601 PC_FLAG_TIMEDOUT = (1 << 8),
602};
603
8303b46e
BP
604struct ide_atapi_pc {
605 /* actual packet bytes */
606 u8 c[12];
607 /* incremented on each retry */
608 int retries;
609 int error;
610
611 /* bytes to transfer */
612 int req_xfer;
613 /* bytes actually transferred */
614 int xferred;
615
616 /* data buffer */
617 u8 *buf;
618 /* current buffer position */
619 u8 *cur_pos;
620 int buf_size;
621 /* missing/available data on the current buffer */
622 int b_count;
623
624 /* the corresponding request */
625 struct request *rq;
626
627 unsigned long flags;
628
629 /*
630 * those are more or less driver-specific and some of them are subject
631 * to change/removal later.
632 */
633 u8 pc_buf[256];
634 void (*idefloppy_callback) (ide_drive_t *);
635 ide_startstop_t (*idetape_callback) (ide_drive_t *);
636
637 /* idetape only */
638 struct idetape_bh *bh;
639 char *b_data;
640
641 /* idescsi only for now */
642 struct scatterlist *sg;
643 unsigned int sg_cnt;
644
645 struct scsi_cmnd *scsi_cmd;
646 void (*done) (struct scsi_cmnd *);
647
648 unsigned long timeout;
649};
650
7662d046 651#ifdef CONFIG_IDE_PROC_FS
1da177e4
LT
652/*
653 * configurable drive settings
654 */
655
656#define TYPE_INT 0
1497943e
BZ
657#define TYPE_BYTE 1
658#define TYPE_SHORT 2
1da177e4
LT
659
660#define SETTING_READ (1 << 0)
661#define SETTING_WRITE (1 << 1)
662#define SETTING_RW (SETTING_READ | SETTING_WRITE)
663
664typedef int (ide_procset_t)(ide_drive_t *, int);
665typedef struct ide_settings_s {
666 char *name;
667 int rw;
1da177e4
LT
668 int data_type;
669 int min;
670 int max;
671 int mul_factor;
672 int div_factor;
673 void *data;
674 ide_procset_t *set;
675 int auto_remove;
676 struct ide_settings_s *next;
677} ide_settings_t;
678
1497943e 679int ide_add_setting(ide_drive_t *, const char *, int, int, int, int, int, int, void *, ide_procset_t *set);
1da177e4
LT
680
681/*
682 * /proc/ide interface
683 */
684typedef struct {
685 const char *name;
686 mode_t mode;
687 read_proc_t *read_proc;
688 write_proc_t *write_proc;
689} ide_proc_entry_t;
690
ecfd80e4
BZ
691void proc_ide_create(void);
692void proc_ide_destroy(void);
5cbf79cd 693void ide_proc_register_port(ide_hwif_t *);
d9270a3f 694void ide_proc_port_register_devices(ide_hwif_t *);
5b0c4b30 695void ide_proc_unregister_device(ide_drive_t *);
5cbf79cd 696void ide_proc_unregister_port(ide_hwif_t *);
7662d046
BZ
697void ide_proc_register_driver(ide_drive_t *, ide_driver_t *);
698void ide_proc_unregister_driver(ide_drive_t *, ide_driver_t *);
699
700void ide_add_generic_settings(ide_drive_t *);
701
1da177e4
LT
702read_proc_t proc_ide_read_capacity;
703read_proc_t proc_ide_read_geometry;
704
1da177e4
LT
705/*
706 * Standard exit stuff:
707 */
708#define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) \
709{ \
710 len -= off; \
711 if (len < count) { \
712 *eof = 1; \
713 if (len <= 0) \
714 return 0; \
715 } else \
716 len = count; \
717 *start = page + off; \
718 return len; \
719}
720#else
ecfd80e4
BZ
721static inline void proc_ide_create(void) { ; }
722static inline void proc_ide_destroy(void) { ; }
5cbf79cd 723static inline void ide_proc_register_port(ide_hwif_t *hwif) { ; }
d9270a3f 724static inline void ide_proc_port_register_devices(ide_hwif_t *hwif) { ; }
5b0c4b30 725static inline void ide_proc_unregister_device(ide_drive_t *drive) { ; }
5cbf79cd 726static inline void ide_proc_unregister_port(ide_hwif_t *hwif) { ; }
7662d046
BZ
727static inline void ide_proc_register_driver(ide_drive_t *drive, ide_driver_t *driver) { ; }
728static inline void ide_proc_unregister_driver(ide_drive_t *drive, ide_driver_t *driver) { ; }
729static inline void ide_add_generic_settings(ide_drive_t *drive) { ; }
1da177e4
LT
730#define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) return 0;
731#endif
732
733/*
734 * Power Management step value (rq->pm->pm_step).
735 *
736 * The step value starts at 0 (ide_pm_state_start_suspend) for a
737 * suspend operation or 1000 (ide_pm_state_start_resume) for a
738 * resume operation.
739 *
740 * For each step, the core calls the subdriver start_power_step() first.
741 * This can return:
742 * - ide_stopped : In this case, the core calls us back again unless
743 * step have been set to ide_power_state_completed.
744 * - ide_started : In this case, the channel is left busy until an
745 * async event (interrupt) occurs.
746 * Typically, start_power_step() will issue a taskfile request with
747 * do_rw_taskfile().
748 *
749 * Upon reception of the interrupt, the core will call complete_power_step()
750 * with the error code if any. This routine should update the step value
751 * and return. It should not start a new request. The core will call
752 * start_power_step for the new step value, unless step have been set to
753 * ide_power_state_completed.
754 *
755 * Subdrivers are expected to define their own additional power
756 * steps from 1..999 for suspend and from 1001..1999 for resume,
757 * other values are reserved for future use.
758 */
759
760enum {
761 ide_pm_state_completed = -1,
762 ide_pm_state_start_suspend = 0,
763 ide_pm_state_start_resume = 1000,
764};
765
766/*
767 * Subdrivers support.
4ef3b8f4
LR
768 *
769 * The gendriver.owner field should be set to the module owner of this driver.
770 * The gendriver.name field should be set to the name of this driver
1da177e4 771 */
7662d046 772struct ide_driver_s {
1da177e4
LT
773 const char *version;
774 u8 media;
1da177e4 775 unsigned supports_dsc_overlap : 1;
1da177e4
LT
776 ide_startstop_t (*do_request)(ide_drive_t *, struct request *, sector_t);
777 int (*end_request)(ide_drive_t *, int, int);
778 ide_startstop_t (*error)(ide_drive_t *, struct request *rq, u8, u8);
779 ide_startstop_t (*abort)(ide_drive_t *, struct request *rq);
1da177e4 780 struct device_driver gen_driver;
4031bbe4
RK
781 int (*probe)(ide_drive_t *);
782 void (*remove)(ide_drive_t *);
0d2157f7 783 void (*resume)(ide_drive_t *);
4031bbe4 784 void (*shutdown)(ide_drive_t *);
7662d046
BZ
785#ifdef CONFIG_IDE_PROC_FS
786 ide_proc_entry_t *proc;
787#endif
788};
1da177e4 789
4031bbe4
RK
790#define to_ide_driver(drv) container_of(drv, ide_driver_t, gen_driver)
791
1da177e4
LT
792int generic_ide_ioctl(ide_drive_t *, struct file *, struct block_device *, unsigned, unsigned long);
793
794/*
795 * ide_hwifs[] is the master data structure used to keep track
796 * of just about everything in ide.c. Whenever possible, routines
797 * should be using pointers to a drive (ide_drive_t *) or
798 * pointers to a hwif (ide_hwif_t *), rather than indexing this
799 * structure directly (the allocation/layout may change!).
800 *
801 */
802#ifndef _IDE_C
803extern ide_hwif_t ide_hwifs[]; /* master data repository */
804#endif
1dbfeb4b
BZ
805extern int ide_noacpi;
806extern int ide_acpigtf;
807extern int ide_acpionboot;
1da177e4
LT
808extern int noautodma;
809
ebae41a5
BZ
810extern int ide_vlb_clk;
811extern int ide_pci_clk;
812
fe80b937
BZ
813ide_hwif_t *ide_find_port_slot(const struct ide_port_info *);
814
815static inline ide_hwif_t *ide_find_port(void)
816{
817 return ide_find_port_slot(NULL);
818}
819
1da177e4 820extern int ide_end_request (ide_drive_t *drive, int uptodate, int nrsecs);
dbe217af
AC
821int ide_end_dequeued_request(ide_drive_t *drive, struct request *rq,
822 int uptodate, int nr_sectors);
1da177e4 823
1da177e4
LT
824extern void ide_set_handler (ide_drive_t *drive, ide_handler_t *handler, unsigned int timeout, ide_expiry_t *expiry);
825
cd2a2d96
BZ
826void ide_execute_command(ide_drive_t *, u8, ide_handler_t *, unsigned int,
827 ide_expiry_t *);
1da177e4
LT
828
829ide_startstop_t __ide_error(ide_drive_t *, struct request *, u8, u8);
830
1da177e4
LT
831ide_startstop_t ide_error (ide_drive_t *drive, const char *msg, byte stat);
832
833ide_startstop_t __ide_abort(ide_drive_t *, struct request *);
834
1da177e4
LT
835extern ide_startstop_t ide_abort(ide_drive_t *, const char *);
836
837extern void ide_fix_driveid(struct hd_driveid *);
01745112 838
1da177e4
LT
839extern void ide_fixstring(u8 *, const int, const int);
840
74af21cf 841int ide_wait_stat(ide_startstop_t *, ide_drive_t *, u8, u8, unsigned long);
1da177e4 842
1da177e4
LT
843extern ide_startstop_t ide_do_reset (ide_drive_t *);
844
1da177e4
LT
845extern void ide_init_drive_cmd (struct request *rq);
846
1da177e4
LT
847/*
848 * "action" parameter type for ide_do_drive_cmd() below.
849 */
850typedef enum {
851 ide_wait, /* insert rq at end of list, and wait for it */
1da177e4
LT
852 ide_preempt, /* insert rq in front of current request */
853 ide_head_wait, /* insert rq in front of current request and wait for it */
854 ide_end /* insert rq at end of list, but don't wait for it */
855} ide_action_t;
856
1da177e4
LT
857extern int ide_do_drive_cmd(ide_drive_t *, struct request *, ide_action_t);
858
1da177e4
LT
859extern void ide_end_drive_cmd(ide_drive_t *, u8, u8);
860
9e42237f
BZ
861enum {
862 IDE_TFLAG_LBA48 = (1 << 0),
863 IDE_TFLAG_NO_SELECT_MASK = (1 << 1),
74095a91
BZ
864 IDE_TFLAG_FLAGGED = (1 << 2),
865 IDE_TFLAG_OUT_DATA = (1 << 3),
866 IDE_TFLAG_OUT_HOB_FEATURE = (1 << 4),
867 IDE_TFLAG_OUT_HOB_NSECT = (1 << 5),
868 IDE_TFLAG_OUT_HOB_LBAL = (1 << 6),
869 IDE_TFLAG_OUT_HOB_LBAM = (1 << 7),
870 IDE_TFLAG_OUT_HOB_LBAH = (1 << 8),
871 IDE_TFLAG_OUT_HOB = IDE_TFLAG_OUT_HOB_FEATURE |
872 IDE_TFLAG_OUT_HOB_NSECT |
873 IDE_TFLAG_OUT_HOB_LBAL |
874 IDE_TFLAG_OUT_HOB_LBAM |
875 IDE_TFLAG_OUT_HOB_LBAH,
876 IDE_TFLAG_OUT_FEATURE = (1 << 9),
877 IDE_TFLAG_OUT_NSECT = (1 << 10),
878 IDE_TFLAG_OUT_LBAL = (1 << 11),
879 IDE_TFLAG_OUT_LBAM = (1 << 12),
880 IDE_TFLAG_OUT_LBAH = (1 << 13),
881 IDE_TFLAG_OUT_TF = IDE_TFLAG_OUT_FEATURE |
882 IDE_TFLAG_OUT_NSECT |
883 IDE_TFLAG_OUT_LBAL |
884 IDE_TFLAG_OUT_LBAM |
885 IDE_TFLAG_OUT_LBAH,
807e35d6 886 IDE_TFLAG_OUT_DEVICE = (1 << 14),
ac026ff2 887 IDE_TFLAG_WRITE = (1 << 15),
866e2ec9
BZ
888 IDE_TFLAG_FLAGGED_SET_IN_FLAGS = (1 << 16),
889 IDE_TFLAG_IN_DATA = (1 << 17),
57d7366b 890 IDE_TFLAG_CUSTOM_HANDLER = (1 << 18),
f6e29e35 891 IDE_TFLAG_DMA_PIO_FALLBACK = (1 << 19),
c2b57cdc
BZ
892 IDE_TFLAG_IN_HOB_FEATURE = (1 << 20),
893 IDE_TFLAG_IN_HOB_NSECT = (1 << 21),
894 IDE_TFLAG_IN_HOB_LBAL = (1 << 22),
895 IDE_TFLAG_IN_HOB_LBAM = (1 << 23),
896 IDE_TFLAG_IN_HOB_LBAH = (1 << 24),
897 IDE_TFLAG_IN_HOB_LBA = IDE_TFLAG_IN_HOB_LBAL |
898 IDE_TFLAG_IN_HOB_LBAM |
899 IDE_TFLAG_IN_HOB_LBAH,
900 IDE_TFLAG_IN_HOB = IDE_TFLAG_IN_HOB_FEATURE |
901 IDE_TFLAG_IN_HOB_NSECT |
902 IDE_TFLAG_IN_HOB_LBA,
903 IDE_TFLAG_IN_NSECT = (1 << 25),
904 IDE_TFLAG_IN_LBAL = (1 << 26),
905 IDE_TFLAG_IN_LBAM = (1 << 27),
906 IDE_TFLAG_IN_LBAH = (1 << 28),
907 IDE_TFLAG_IN_LBA = IDE_TFLAG_IN_LBAL |
908 IDE_TFLAG_IN_LBAM |
909 IDE_TFLAG_IN_LBAH,
910 IDE_TFLAG_IN_TF = IDE_TFLAG_IN_NSECT |
911 IDE_TFLAG_IN_LBA,
912 IDE_TFLAG_IN_DEVICE = (1 << 29),
657cc1a8
BZ
913 IDE_TFLAG_HOB = IDE_TFLAG_OUT_HOB |
914 IDE_TFLAG_IN_HOB,
915 IDE_TFLAG_TF = IDE_TFLAG_OUT_TF |
916 IDE_TFLAG_IN_TF,
917 IDE_TFLAG_DEVICE = IDE_TFLAG_OUT_DEVICE |
918 IDE_TFLAG_IN_DEVICE,
35cf2b94
TH
919 /* force 16-bit I/O operations */
920 IDE_TFLAG_IO_16BIT = (1 << 30),
395d8ef5
BZ
921 /* ide_task_t was allocated using kmalloc() */
922 IDE_TFLAG_DYN = (1 << 31),
9e42237f
BZ
923};
924
650d841d
BZ
925struct ide_taskfile {
926 u8 hob_data; /* 0: high data byte (for TASKFILE IOCTL) */
927
928 u8 hob_feature; /* 1-5: additional data to support LBA48 */
929 u8 hob_nsect;
930 u8 hob_lbal;
931 u8 hob_lbam;
932 u8 hob_lbah;
933
934 u8 data; /* 6: low data byte (for TASKFILE IOCTL) */
935
936 union { /*  7: */
937 u8 error; /* read: error */
938 u8 feature; /* write: feature */
939 };
940
941 u8 nsect; /* 8: number of sectors */
942 u8 lbal; /* 9: LBA low */
943 u8 lbam; /* 10: LBA mid */
944 u8 lbah; /* 11: LBA high */
945
946 u8 device; /* 12: device select */
947
948 union { /* 13: */
949 u8 status; /*  read: status  */
950 u8 command; /* write: command */
951 };
952};
953
1da177e4 954typedef struct ide_task_s {
650d841d
BZ
955 union {
956 struct ide_taskfile tf;
957 u8 tf_array[14];
958 };
866e2ec9 959 u32 tf_flags;
1da177e4 960 int data_phase;
1da177e4
LT
961 struct request *rq; /* copy of request */
962 void *special; /* valid_t generally */
963} ide_task_t;
964
9e42237f 965void ide_tf_load(ide_drive_t *, ide_task_t *);
c2b57cdc 966void ide_tf_read(ide_drive_t *, ide_task_t *);
1da177e4
LT
967
968extern void SELECT_DRIVE(ide_drive_t *);
1da177e4 969extern void SELECT_MASK(ide_drive_t *, int);
1da177e4
LT
970
971extern int drive_is_ready(ide_drive_t *);
1da177e4 972
2fc57388
BZ
973void ide_pktcmd_tf_load(ide_drive_t *, u32, u16, u8);
974
f6e29e35 975ide_startstop_t do_rw_taskfile(ide_drive_t *, ide_task_t *);
1da177e4 976
4d7a984b
TH
977void task_end_request(ide_drive_t *, struct request *, u8);
978
ac026ff2 979int ide_raw_taskfile(ide_drive_t *, ide_task_t *, u8 *, u16);
9a3c49be
BZ
980int ide_no_data_taskfile(ide_drive_t *, ide_task_t *);
981
1da177e4
LT
982int ide_taskfile_ioctl(ide_drive_t *, unsigned int, unsigned long);
983int ide_cmd_ioctl(ide_drive_t *, unsigned int, unsigned long);
984int ide_task_ioctl(ide_drive_t *, unsigned int, unsigned long);
985
986extern int system_bus_clock(void);
987
988extern int ide_driveid_update(ide_drive_t *);
1da177e4
LT
989extern int ide_config_drive_speed(ide_drive_t *, u8);
990extern u8 eighty_ninty_three (ide_drive_t *);
1da177e4
LT
991extern int taskfile_lib_get_identify(ide_drive_t *drive, u8 *);
992
993extern int ide_wait_not_busy(ide_hwif_t *hwif, unsigned long timeout);
994
1da177e4
LT
995extern void ide_stall_queue(ide_drive_t *drive, unsigned long timeout);
996
997extern int ide_spin_wait_hwgroup(ide_drive_t *);
998extern void ide_timer_expiry(unsigned long);
7d12e780 999extern irqreturn_t ide_intr(int irq, void *dev_id);
165125e1 1000extern void do_ide_request(struct request_queue *);
1da177e4
LT
1001
1002void ide_init_disk(struct gendisk *, ide_drive_t *);
1003
6d208b39 1004#ifdef CONFIG_IDEPCI_PCIBUS_ORDER
725522b5
GKH
1005extern int __ide_pci_register_driver(struct pci_driver *driver, struct module *owner, const char *mod_name);
1006#define ide_pci_register_driver(d) __ide_pci_register_driver(d, THIS_MODULE, KBUILD_MODNAME)
6d208b39
BZ
1007#else
1008#define ide_pci_register_driver(d) pci_register_driver(d)
1009#endif
1010
85620436
BZ
1011void ide_pci_setup_ports(struct pci_dev *, const struct ide_port_info *, int, u8 *);
1012void ide_setup_pci_noise(struct pci_dev *, const struct ide_port_info *);
1da177e4 1013
8e882ba1 1014#ifdef CONFIG_BLK_DEV_IDEDMA_PCI
b123f56e
BZ
1015int ide_pci_set_master(struct pci_dev *, const char *);
1016unsigned long ide_pci_dma_base(ide_hwif_t *, const struct ide_port_info *);
1017int ide_hwif_setup_dma(ide_hwif_t *, const struct ide_port_info *);
c413b9b9 1018#else
b123f56e
BZ
1019static inline int ide_hwif_setup_dma(ide_hwif_t *hwif,
1020 const struct ide_port_info *d)
1021{
1022 return -EINVAL;
1023}
c413b9b9
BZ
1024#endif
1025
1da177e4
LT
1026extern void default_hwif_iops(ide_hwif_t *);
1027extern void default_hwif_mmiops(ide_hwif_t *);
1028extern void default_hwif_transport(ide_hwif_t *);
1029
1da177e4
LT
1030typedef struct ide_pci_enablebit_s {
1031 u8 reg; /* byte pci reg holding the enable-bit */
1032 u8 mask; /* mask to isolate the enable-bit */
1033 u8 val; /* value of masked reg when "enabled" */
1034} ide_pci_enablebit_t;
1035
1036enum {
1037 /* Uses ISA control ports not PCI ones. */
a5d8c5c8 1038 IDE_HFLAG_ISA_PORTS = (1 << 0),
6a824c92 1039 /* single port device */
a5d8c5c8 1040 IDE_HFLAG_SINGLE = (1 << 1),
6a824c92
BZ
1041 /* don't use legacy PIO blacklist */
1042 IDE_HFLAG_PIO_NO_BLACKLIST = (1 << 2),
e277f91f
BZ
1043 /* set for the second port of QD65xx */
1044 IDE_HFLAG_QD_2ND_PORT = (1 << 3),
26bcb879
BZ
1045 /* use PIO8/9 for prefetch off/on */
1046 IDE_HFLAG_ABUSE_PREFETCH = (1 << 4),
1047 /* use PIO6/7 for fast-devsel off/on */
1048 IDE_HFLAG_ABUSE_FAST_DEVSEL = (1 << 5),
1049 /* use 100-102 and 200-202 PIO values to set DMA modes */
1050 IDE_HFLAG_ABUSE_DMA_MODES = (1 << 6),
aedea591
BZ
1051 /*
1052 * keep DMA setting when programming PIO mode, may be used only
1053 * for hosts which have separate PIO and DMA timings (ie. PMAC)
1054 */
1055 IDE_HFLAG_SET_PIO_MODE_KEEP_DMA = (1 << 7),
88b2b32b
BZ
1056 /* program host for the transfer mode after programming device */
1057 IDE_HFLAG_POST_SET_MODE = (1 << 8),
1058 /* don't program host/device for the transfer mode ("smart" hosts) */
1059 IDE_HFLAG_NO_SET_MODE = (1 << 9),
0ae2e178
BZ
1060 /* trust BIOS for programming chipset/device for DMA */
1061 IDE_HFLAG_TRUST_BIOS_FOR_DMA = (1 << 10),
807b90d0 1062 /* host uses VDMA (tied with IDE_HFLAG_CS5520 for now) */
0ae2e178 1063 IDE_HFLAG_VDMA = (1 << 11),
33c1002e
BZ
1064 /* ATAPI DMA is unsupported */
1065 IDE_HFLAG_NO_ATAPI_DMA = (1 << 12),
5e71d9c5
BZ
1066 /* set if host is a "non-bootable" controller */
1067 IDE_HFLAG_NON_BOOTABLE = (1 << 13),
47b68788
BZ
1068 /* host doesn't support DMA */
1069 IDE_HFLAG_NO_DMA = (1 << 14),
1070 /* check if host is PCI IDE device before allowing DMA */
1071 IDE_HFLAG_NO_AUTODMA = (1 << 15),
9ffcf364 1072 /* host is CS5510/CS5520 */
807b90d0 1073 IDE_HFLAG_CS5520 = IDE_HFLAG_VDMA,
238e4f14
BZ
1074 /* no LBA48 */
1075 IDE_HFLAG_NO_LBA48 = (1 << 17),
1076 /* no LBA48 DMA */
1077 IDE_HFLAG_NO_LBA48_DMA = (1 << 18),
ed67b923
BZ
1078 /* data FIFO is cleared by an error */
1079 IDE_HFLAG_ERROR_STOPS_FIFO = (1 << 19),
1c51361a
BZ
1080 /* serialize ports */
1081 IDE_HFLAG_SERIALIZE = (1 << 20),
3985ee3b
BZ
1082 /* use legacy IRQs */
1083 IDE_HFLAG_LEGACY_IRQS = (1 << 21),
8acf28c0
BZ
1084 /* force use of legacy IRQs */
1085 IDE_HFLAG_FORCE_LEGACY_IRQS = (1 << 22),
272a3709
BZ
1086 /* limit LBA48 requests to 256 sectors */
1087 IDE_HFLAG_RQSIZE_256 = (1 << 23),
caea7602
BZ
1088 /* use 32-bit I/O ops */
1089 IDE_HFLAG_IO_32BIT = (1 << 24),
1090 /* unmask IRQs */
1091 IDE_HFLAG_UNMASK_IRQS = (1 << 25),
4db90a14 1092 IDE_HFLAG_ABUSE_SET_DMA_MODE = (1 << 26),
1fd18905
BZ
1093 /* serialize ports if DMA is possible (for sl82c105) */
1094 IDE_HFLAG_SERIALIZE_DMA = (1 << 27),
8ac2b42a
BZ
1095 /* force host out of "simplex" mode */
1096 IDE_HFLAG_CLEAR_SIMPLEX = (1 << 28),
4166c199
BZ
1097 /* DSC overlap is unsupported */
1098 IDE_HFLAG_NO_DSC = (1 << 29),
807b90d0
BZ
1099 /* never use 32-bit I/O ops */
1100 IDE_HFLAG_NO_IO_32BIT = (1 << 30),
1101 /* never unmask IRQs */
1102 IDE_HFLAG_NO_UNMASK_IRQS = (1 << 31),
1da177e4
LT
1103};
1104
7cab14a7 1105#ifdef CONFIG_BLK_DEV_OFFBOARD
7cab14a7 1106# define IDE_HFLAG_OFF_BOARD 0
5e71d9c5
BZ
1107#else
1108# define IDE_HFLAG_OFF_BOARD IDE_HFLAG_NON_BOOTABLE
7cab14a7
BZ
1109#endif
1110
039788e1 1111struct ide_port_info {
1da177e4 1112 char *name;
1da177e4
LT
1113 unsigned int (*init_chipset)(struct pci_dev *, const char *);
1114 void (*init_iops)(ide_hwif_t *);
1115 void (*init_hwif)(ide_hwif_t *);
b123f56e
BZ
1116 int (*init_dma)(ide_hwif_t *,
1117 const struct ide_port_info *);
ac95beed
BZ
1118
1119 const struct ide_port_ops *port_ops;
f37afdac 1120 const struct ide_dma_ops *dma_ops;
ac95beed 1121
1da177e4 1122 ide_pci_enablebit_t enablebits[2];
528a572d 1123 hwif_chipset_t chipset;
9ffcf364 1124 u32 host_flags;
4099d143 1125 u8 pio_mask;
5f8b6c34
BZ
1126 u8 swdma_mask;
1127 u8 mwdma_mask;
18137207 1128 u8 udma_mask;
039788e1 1129};
1da177e4 1130
85620436
BZ
1131int ide_setup_pci_device(struct pci_dev *, const struct ide_port_info *);
1132int ide_setup_pci_devices(struct pci_dev *, struct pci_dev *, const struct ide_port_info *);
1da177e4
LT
1133
1134void ide_map_sg(ide_drive_t *, struct request *);
1135void ide_init_sg_cmd(ide_drive_t *, struct request *);
1136
1137#define BAD_DMA_DRIVE 0
1138#define GOOD_DMA_DRIVE 1
1139
65e5f2e3
JC
1140struct drive_list_entry {
1141 const char *id_model;
1142 const char *id_firmware;
1143};
1144
1145int ide_in_drive_list(struct hd_driveid *, const struct drive_list_entry *);
a5b7e70d
BZ
1146
1147#ifdef CONFIG_BLK_DEV_IDEDMA
1da177e4 1148int __ide_dma_bad_drive(ide_drive_t *);
3ab7efe8 1149int ide_id_dma_bug(ide_drive_t *);
7670df73
BZ
1150
1151u8 ide_find_dma_mode(ide_drive_t *, u8);
1152
1153static inline u8 ide_max_dma_mode(ide_drive_t *drive)
1154{
1155 return ide_find_dma_mode(drive, XFER_UDMA_6);
1156}
1157
4a546e04 1158void ide_dma_off_quietly(ide_drive_t *);
7469aaf6 1159void ide_dma_off(ide_drive_t *);
4a546e04 1160void ide_dma_on(ide_drive_t *);
3608b5d7 1161int ide_set_dma(ide_drive_t *);
578cfa0d 1162void ide_check_dma_crc(ide_drive_t *);
1da177e4
LT
1163ide_startstop_t ide_dma_intr(ide_drive_t *);
1164
062f9f02
BZ
1165int ide_build_sglist(ide_drive_t *, struct request *);
1166void ide_destroy_dmatable(ide_drive_t *);
1167
8e882ba1 1168#ifdef CONFIG_BLK_DEV_IDEDMA_SFF
1da177e4 1169extern int ide_build_dmatable(ide_drive_t *, struct request *);
b8e73fba
BZ
1170int ide_allocate_dma_engine(ide_hwif_t *);
1171void ide_release_dma_engine(ide_hwif_t *);
f37afdac 1172void ide_setup_dma(ide_hwif_t *, unsigned long);
1da177e4 1173
15ce926a 1174void ide_dma_host_set(ide_drive_t *, int);
1da177e4 1175extern int ide_dma_setup(ide_drive_t *);
f37afdac 1176void ide_dma_exec_cmd(ide_drive_t *, u8);
1da177e4
LT
1177extern void ide_dma_start(ide_drive_t *);
1178extern int __ide_dma_end(ide_drive_t *);
f37afdac 1179int ide_dma_test_irq(ide_drive_t *);
841d2a9b 1180extern void ide_dma_lost_irq(ide_drive_t *);
c283f5db 1181extern void ide_dma_timeout(ide_drive_t *);
8e882ba1 1182#endif /* CONFIG_BLK_DEV_IDEDMA_SFF */
1da177e4
LT
1183
1184#else
3ab7efe8 1185static inline int ide_id_dma_bug(ide_drive_t *drive) { return 0; }
7670df73 1186static inline u8 ide_find_dma_mode(ide_drive_t *drive, u8 speed) { return 0; }
2d5eaa6d 1187static inline u8 ide_max_dma_mode(ide_drive_t *drive) { return 0; }
4a546e04 1188static inline void ide_dma_off_quietly(ide_drive_t *drive) { ; }
7469aaf6 1189static inline void ide_dma_off(ide_drive_t *drive) { ; }
4a546e04 1190static inline void ide_dma_on(ide_drive_t *drive) { ; }
1da177e4 1191static inline void ide_dma_verbose(ide_drive_t *drive) { ; }
3608b5d7 1192static inline int ide_set_dma(ide_drive_t *drive) { return 1; }
578cfa0d 1193static inline void ide_check_dma_crc(ide_drive_t *drive) { ; }
1da177e4
LT
1194#endif /* CONFIG_BLK_DEV_IDEDMA */
1195
8e882ba1 1196#ifndef CONFIG_BLK_DEV_IDEDMA_SFF
0d1bad21 1197static inline void ide_release_dma_engine(ide_hwif_t *hwif) { ; }
1da177e4
LT
1198#endif
1199
e3a59b4d
HR
1200#ifdef CONFIG_BLK_DEV_IDEACPI
1201extern int ide_acpi_exec_tfs(ide_drive_t *drive);
1202extern void ide_acpi_get_timing(ide_hwif_t *hwif);
1203extern void ide_acpi_push_timing(ide_hwif_t *hwif);
1204extern void ide_acpi_init(ide_hwif_t *hwif);
eafd88a3 1205void ide_acpi_port_init_devices(ide_hwif_t *);
5e32132b 1206extern void ide_acpi_set_state(ide_hwif_t *hwif, int on);
e3a59b4d
HR
1207#else
1208static inline int ide_acpi_exec_tfs(ide_drive_t *drive) { return 0; }
1209static inline void ide_acpi_get_timing(ide_hwif_t *hwif) { ; }
1210static inline void ide_acpi_push_timing(ide_hwif_t *hwif) { ; }
1211static inline void ide_acpi_init(ide_hwif_t *hwif) { ; }
eafd88a3 1212static inline void ide_acpi_port_init_devices(ide_hwif_t *hwif) { ; }
5e32132b 1213static inline void ide_acpi_set_state(ide_hwif_t *hwif, int on) {}
e3a59b4d
HR
1214#endif
1215
fbd13088 1216void ide_remove_port_from_hwgroup(ide_hwif_t *);
387750c3 1217void ide_unregister(ide_hwif_t *);
1da177e4
LT
1218
1219void ide_register_region(struct gendisk *);
1220void ide_unregister_region(struct gendisk *);
1221
f01393e4 1222void ide_undecoded_slave(ide_drive_t *);
1da177e4 1223
9fd91d95
BZ
1224void ide_port_apply_params(ide_hwif_t *);
1225
c413b9b9
BZ
1226int ide_device_add_all(u8 *idx, const struct ide_port_info *);
1227int ide_device_add(u8 idx[4], const struct ide_port_info *);
0bfeee7d 1228int ide_legacy_device_add(const struct ide_port_info *, unsigned long);
2dde7861
BZ
1229void ide_port_unregister_devices(ide_hwif_t *);
1230void ide_port_scan(ide_hwif_t *);
1da177e4
LT
1231
1232static inline void *ide_get_hwifdata (ide_hwif_t * hwif)
1233{
1234 return hwif->hwif_data;
1235}
1236
1237static inline void ide_set_hwifdata (ide_hwif_t * hwif, void *data)
1238{
1239 hwif->hwif_data = data;
1240}
1241
3ab7efe8 1242const char *ide_xfer_verbose(u8 mode);
1da177e4
LT
1243extern void ide_toggle_bounce(ide_drive_t *drive, int on);
1244extern int ide_set_xfer_rate(ide_drive_t *drive, u8 rate);
1245
2229833c
BZ
1246static inline int ide_dev_has_iordy(struct hd_driveid *id)
1247{
1248 return ((id->field_valid & 2) && (id->capability & 8)) ? 1 : 0;
1249}
1250
6c3c22f3
SS
1251static inline int ide_dev_is_sata(struct hd_driveid *id)
1252{
1253 /*
1254 * See if word 93 is 0 AND drive is at least ATA-5 compatible
1255 * verifying that word 80 by casting it to a signed type --
1256 * this trick allows us to filter out the reserved values of
1257 * 0x0000 and 0xffff along with the earlier ATA revisions...
1258 */
1259 if (id->hw_config == 0 && (short)id->major_rev_num >= 0x0020)
1260 return 1;
1261 return 0;
1262}
1263
a501633c 1264u64 ide_get_lba_addr(struct ide_taskfile *, int);
1da177e4
LT
1265u8 ide_dump_status(ide_drive_t *, const char *, u8);
1266
1267typedef struct ide_pio_timings_s {
1268 int setup_time; /* Address setup (ns) minimum */
1269 int active_time; /* Active pulse (ns) minimum */
81d368e0
SS
1270 int cycle_time; /* Cycle time (ns) minimum = */
1271 /* active + recovery (+ setup for some chips) */
1da177e4
LT
1272} ide_pio_timings_t;
1273
7dd00083 1274unsigned int ide_pio_cycle_time(ide_drive_t *, u8);
2134758d 1275u8 ide_get_best_pio_mode(ide_drive_t *, u8, u8);
1da177e4
LT
1276extern const ide_pio_timings_t ide_pio_timings[6];
1277
88b2b32b
BZ
1278int ide_set_pio_mode(ide_drive_t *, u8);
1279int ide_set_dma_mode(ide_drive_t *, u8);
1280
26bcb879
BZ
1281void ide_set_pio(ide_drive_t *, u8);
1282
1283static inline void ide_set_max_pio(ide_drive_t *drive)
1284{
1285 ide_set_pio(drive, 255);
1286}
1da177e4
LT
1287
1288extern spinlock_t ide_lock;
ef29888e 1289extern struct mutex ide_cfg_mtx;
1da177e4
LT
1290/*
1291 * Structure locking:
1292 *
ef29888e 1293 * ide_cfg_mtx and ide_lock together protect changes to
1da177e4
LT
1294 * ide_hwif_t->{next,hwgroup}
1295 * ide_drive_t->next
1296 *
1297 * ide_hwgroup_t->busy: ide_lock
1298 * ide_hwgroup_t->hwif: ide_lock
1299 * ide_hwif_t->mate: constant, no locking
1300 * ide_drive_t->hwif: constant, no locking
1301 */
1302
366c7f55 1303#define local_irq_set(flags) do { local_save_flags((flags)); local_irq_enable_in_hardirq(); } while (0)
1da177e4
LT
1304
1305extern struct bus_type ide_bus_type;
f74c9141 1306extern struct class *ide_port_class;
1da177e4
LT
1307
1308/* check if CACHE FLUSH (EXT) command is supported (bits defined in ATA-6) */
1309#define ide_id_has_flush_cache(id) ((id)->cfs_enable_2 & 0x3000)
1310
1311/* some Maxtor disks have bit 13 defined incorrectly so check bit 10 too */
1312#define ide_id_has_flush_cache_ext(id) \
1313 (((id)->cfs_enable_2 & 0x2400) == 0x2400)
1314
7b9f25b5
BZ
1315static inline void ide_dump_identify(u8 *id)
1316{
1317 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_NONE, 16, 2, id, 512, 0);
1318}
1319
86b37860
CL
1320static inline int hwif_to_node(ide_hwif_t *hwif)
1321{
36501650 1322 struct pci_dev *dev = to_pci_dev(hwif->dev);
1f07e988 1323 return hwif->dev ? pcibus_to_node(dev->bus) : -1;
86b37860
CL
1324}
1325
1b678347
BH
1326static inline ide_drive_t *ide_get_paired_drive(ide_drive_t *drive)
1327{
1328 ide_hwif_t *hwif = HWIF(drive);
1329
1330 return &hwif->drives[(drive->dn ^ 1) & 1];
1331}
1332
81ca6919
BZ
1333static inline void ide_set_irq(ide_drive_t *drive, int on)
1334{
23579a2a
BZ
1335 ide_hwif_t *hwif = drive->hwif;
1336
4c3032d8 1337 hwif->OUTB(drive->ctl | (on ? 0 : 2), hwif->io_ports.ctl_addr);
81ca6919
BZ
1338}
1339
c47137a9
BZ
1340static inline u8 ide_read_status(ide_drive_t *drive)
1341{
1342 ide_hwif_t *hwif = drive->hwif;
1343
4c3032d8 1344 return hwif->INB(hwif->io_ports.status_addr);
c47137a9
BZ
1345}
1346
1347static inline u8 ide_read_altstatus(ide_drive_t *drive)
1348{
1349 ide_hwif_t *hwif = drive->hwif;
1350
4c3032d8 1351 return hwif->INB(hwif->io_ports.ctl_addr);
c47137a9
BZ
1352}
1353
64a57fe4
BZ
1354static inline u8 ide_read_error(ide_drive_t *drive)
1355{
1356 ide_hwif_t *hwif = drive->hwif;
1357
4c3032d8 1358 return hwif->INB(hwif->io_ports.error_addr);
64a57fe4
BZ
1359}
1360
7616c0ad
BZ
1361/*
1362 * Too bad. The drive wants to send us data which we are not ready to accept.
1363 * Just throw it away.
1364 */
1365static inline void ide_atapi_discard_data(ide_drive_t *drive, unsigned bcount)
1366{
1367 ide_hwif_t *hwif = drive->hwif;
1368
9567b349 1369 /* FIXME: use ->input_data */
7616c0ad 1370 while (bcount--)
4c3032d8 1371 (void)hwif->INB(hwif->io_ports.data_addr);
7616c0ad
BZ
1372}
1373
1374static inline void ide_atapi_write_zeros(ide_drive_t *drive, unsigned bcount)
1375{
1376 ide_hwif_t *hwif = drive->hwif;
1377
9567b349 1378 /* FIXME: use ->output_data */
7616c0ad 1379 while (bcount--)
4c3032d8 1380 hwif->OUTB(0, hwif->io_ports.data_addr);
7616c0ad
BZ
1381}
1382
1da177e4 1383#endif /* _IDE_H */
This page took 0.536801 seconds and 5 git commands to generate.