ipc: use Kconfig options for __ARCH_WANT_[COMPAT_]IPC_PARSE_VERSION
[deliverable/linux.git] / include / linux / irq.h
CommitLineData
06fcb0c6
IM
1#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
1da177e4
LT
3
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
23f9b317 12#include <linux/smp.h>
1da177e4 13
06fcb0c6 14#ifndef CONFIG_S390
1da177e4
LT
15
16#include <linux/linkage.h>
17#include <linux/cache.h>
18#include <linux/spinlock.h>
19#include <linux/cpumask.h>
503e5763 20#include <linux/gfp.h>
908dcecd 21#include <linux/irqreturn.h>
dd3a1db9 22#include <linux/irqnr.h>
77904fd6 23#include <linux/errno.h>
503e5763 24#include <linux/topology.h>
3aa551c9 25#include <linux/wait.h>
1da177e4
LT
26
27#include <asm/irq.h>
28#include <asm/ptrace.h>
7d12e780 29#include <asm/irq_regs.h>
1da177e4 30
ab7798ff 31struct seq_file;
ec53cf23 32struct module;
57a58a94 33struct irq_desc;
78129576 34struct irq_data;
ec701584 35typedef void (*irq_flow_handler_t)(unsigned int irq,
7d12e780 36 struct irq_desc *desc);
78129576 37typedef void (*irq_preflow_handler_t)(struct irq_data *data);
57a58a94 38
1da177e4
LT
39/*
40 * IRQ line status.
6e213616 41 *
5d4d8fc9
TG
42 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
43 *
44 * IRQ_TYPE_NONE - default, unspecified type
45 * IRQ_TYPE_EDGE_RISING - rising edge triggered
46 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
47 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
48 * IRQ_TYPE_LEVEL_HIGH - high level triggered
49 * IRQ_TYPE_LEVEL_LOW - low level triggered
50 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
51 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
3fca40c7
BH
52 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
53 * to setup the HW to a sane default (used
54 * by irqdomain map() callbacks to synchronize
55 * the HW state and SW flags for a newly
56 * allocated descriptor).
57 *
5d4d8fc9
TG
58 * IRQ_TYPE_PROBE - Special flag for probing in progress
59 *
60 * Bits which can be modified via irq_set/clear/modify_status_flags()
61 * IRQ_LEVEL - Interrupt is level type. Will be also
62 * updated in the code when the above trigger
0911f124 63 * bits are modified via irq_set_irq_type()
5d4d8fc9
TG
64 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
65 * it from affinity setting
66 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
67 * IRQ_NOREQUEST - Interrupt cannot be requested via
68 * request_irq()
7f1b1244 69 * IRQ_NOTHREAD - Interrupt cannot be threaded
5d4d8fc9
TG
70 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
71 * request/setup_irq()
72 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
73 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
74 * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
31d9d9b6 75 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
1da177e4 76 */
5d4d8fc9
TG
77enum {
78 IRQ_TYPE_NONE = 0x00000000,
79 IRQ_TYPE_EDGE_RISING = 0x00000001,
80 IRQ_TYPE_EDGE_FALLING = 0x00000002,
81 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
82 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
83 IRQ_TYPE_LEVEL_LOW = 0x00000008,
84 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
85 IRQ_TYPE_SENSE_MASK = 0x0000000f,
3fca40c7 86 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
5d4d8fc9
TG
87
88 IRQ_TYPE_PROBE = 0x00000010,
89
90 IRQ_LEVEL = (1 << 8),
91 IRQ_PER_CPU = (1 << 9),
92 IRQ_NOPROBE = (1 << 10),
93 IRQ_NOREQUEST = (1 << 11),
94 IRQ_NOAUTOEN = (1 << 12),
95 IRQ_NO_BALANCING = (1 << 13),
96 IRQ_MOVE_PCNTXT = (1 << 14),
97 IRQ_NESTED_THREAD = (1 << 15),
7f1b1244 98 IRQ_NOTHREAD = (1 << 16),
31d9d9b6 99 IRQ_PER_CPU_DEVID = (1 << 17),
5d4d8fc9 100};
950f4427 101
44247184
TG
102#define IRQF_MODIFY_MASK \
103 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
872434d6 104 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
31d9d9b6 105 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID)
44247184 106
8f53f924
TG
107#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
108
3b8249e7
TG
109/*
110 * Return value for chip->irq_set_affinity()
111 *
112 * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
113 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
114 */
115enum {
116 IRQ_SET_MASK_OK = 0,
117 IRQ_SET_MASK_OK_NOCOPY,
118};
119
5b912c10 120struct msi_desc;
08a543ad 121struct irq_domain;
6a6de9ef 122
ff7dcd44
TG
123/**
124 * struct irq_data - per irq and irq chip data passed down to chip functions
125 * @irq: interrupt number
08a543ad 126 * @hwirq: hardware interrupt number, local to the interrupt domain
ff7dcd44 127 * @node: node index useful for balancing
30398bf6 128 * @state_use_accessors: status information for irq chip functions.
91c49917 129 * Use accessor functions to deal with it
ff7dcd44 130 * @chip: low level interrupt hardware access
08a543ad
GL
131 * @domain: Interrupt translation domain; responsible for mapping
132 * between hwirq number and linux irq number.
ff7dcd44
TG
133 * @handler_data: per-IRQ data for the irq_chip methods
134 * @chip_data: platform-specific per-chip private data for the chip
135 * methods, to allow shared chip implementations
136 * @msi_desc: MSI descriptor
137 * @affinity: IRQ affinity on SMP
ff7dcd44
TG
138 *
139 * The fields here need to overlay the ones in irq_desc until we
140 * cleaned up the direct references and switched everything over to
141 * irq_data.
142 */
143struct irq_data {
144 unsigned int irq;
08a543ad 145 unsigned long hwirq;
ff7dcd44 146 unsigned int node;
91c49917 147 unsigned int state_use_accessors;
ff7dcd44 148 struct irq_chip *chip;
08a543ad 149 struct irq_domain *domain;
ff7dcd44
TG
150 void *handler_data;
151 void *chip_data;
152 struct msi_desc *msi_desc;
ff7dcd44 153 cpumask_var_t affinity;
ff7dcd44
TG
154};
155
f230b6d5
TG
156/*
157 * Bit masks for irq_data.state
158 *
876dbd4c 159 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
f230b6d5 160 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
a005677b
TG
161 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
162 * IRQD_PER_CPU - Interrupt is per cpu
2bdd1055 163 * IRQD_AFFINITY_SET - Interrupt affinity was set
876dbd4c 164 * IRQD_LEVEL - Interrupt is level triggered
7f94226f
TG
165 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
166 * from suspend
e1ef8241
TG
167 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
168 * context
32f4125e
TG
169 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
170 * IRQD_IRQ_MASKED - Masked state of the interrupt
171 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
f230b6d5
TG
172 */
173enum {
876dbd4c 174 IRQD_TRIGGER_MASK = 0xf,
a005677b
TG
175 IRQD_SETAFFINITY_PENDING = (1 << 8),
176 IRQD_NO_BALANCING = (1 << 10),
177 IRQD_PER_CPU = (1 << 11),
2bdd1055 178 IRQD_AFFINITY_SET = (1 << 12),
876dbd4c 179 IRQD_LEVEL = (1 << 13),
7f94226f 180 IRQD_WAKEUP_STATE = (1 << 14),
e1ef8241 181 IRQD_MOVE_PCNTXT = (1 << 15),
801a0e9a 182 IRQD_IRQ_DISABLED = (1 << 16),
32f4125e
TG
183 IRQD_IRQ_MASKED = (1 << 17),
184 IRQD_IRQ_INPROGRESS = (1 << 18),
f230b6d5
TG
185};
186
187static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
188{
189 return d->state_use_accessors & IRQD_SETAFFINITY_PENDING;
190}
191
a005677b
TG
192static inline bool irqd_is_per_cpu(struct irq_data *d)
193{
194 return d->state_use_accessors & IRQD_PER_CPU;
195}
196
197static inline bool irqd_can_balance(struct irq_data *d)
198{
199 return !(d->state_use_accessors & (IRQD_PER_CPU | IRQD_NO_BALANCING));
200}
201
2bdd1055
TG
202static inline bool irqd_affinity_was_set(struct irq_data *d)
203{
204 return d->state_use_accessors & IRQD_AFFINITY_SET;
205}
206
ee38c04b
TG
207static inline void irqd_mark_affinity_was_set(struct irq_data *d)
208{
209 d->state_use_accessors |= IRQD_AFFINITY_SET;
210}
211
876dbd4c
TG
212static inline u32 irqd_get_trigger_type(struct irq_data *d)
213{
214 return d->state_use_accessors & IRQD_TRIGGER_MASK;
215}
216
217/*
218 * Must only be called inside irq_chip.irq_set_type() functions.
219 */
220static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
221{
222 d->state_use_accessors &= ~IRQD_TRIGGER_MASK;
223 d->state_use_accessors |= type & IRQD_TRIGGER_MASK;
224}
225
226static inline bool irqd_is_level_type(struct irq_data *d)
227{
228 return d->state_use_accessors & IRQD_LEVEL;
229}
230
7f94226f
TG
231static inline bool irqd_is_wakeup_set(struct irq_data *d)
232{
233 return d->state_use_accessors & IRQD_WAKEUP_STATE;
234}
235
e1ef8241
TG
236static inline bool irqd_can_move_in_process_context(struct irq_data *d)
237{
238 return d->state_use_accessors & IRQD_MOVE_PCNTXT;
239}
240
801a0e9a
TG
241static inline bool irqd_irq_disabled(struct irq_data *d)
242{
243 return d->state_use_accessors & IRQD_IRQ_DISABLED;
244}
245
32f4125e
TG
246static inline bool irqd_irq_masked(struct irq_data *d)
247{
248 return d->state_use_accessors & IRQD_IRQ_MASKED;
249}
250
251static inline bool irqd_irq_inprogress(struct irq_data *d)
252{
253 return d->state_use_accessors & IRQD_IRQ_INPROGRESS;
254}
255
9cff60df
TG
256/*
257 * Functions for chained handlers which can be enabled/disabled by the
258 * standard disable_irq/enable_irq calls. Must be called with
259 * irq_desc->lock held.
260 */
261static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
262{
263 d->state_use_accessors |= IRQD_IRQ_INPROGRESS;
264}
265
266static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
267{
268 d->state_use_accessors &= ~IRQD_IRQ_INPROGRESS;
269}
270
a699e4e4
GL
271static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
272{
273 return d->hwirq;
274}
275
8fee5c36 276/**
6a6de9ef 277 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36
IM
278 *
279 * @name: name for /proc/interrupts
f8822657
TG
280 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
281 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
282 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
283 * @irq_disable: disable the interrupt
284 * @irq_ack: start of a new interrupt
285 * @irq_mask: mask an interrupt source
286 * @irq_mask_ack: ack and mask an interrupt source
287 * @irq_unmask: unmask an interrupt source
288 * @irq_eoi: end of interrupt
289 * @irq_set_affinity: set the CPU affinity on SMP machines
290 * @irq_retrigger: resend an IRQ to the CPU
291 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
292 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
293 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
294 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
0fdb4b25
DD
295 * @irq_cpu_online: configure an interrupt source for a secondary CPU
296 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
cfefd21e
TG
297 * @irq_suspend: function called from core code on suspend once per chip
298 * @irq_resume: function called from core code on resume once per chip
299 * @irq_pm_shutdown: function called from core code on shutdown once per chip
ab7798ff 300 * @irq_print_chip: optional to print special chip info in show_interrupts
2bff17ad 301 * @flags: chip specific flags
1da177e4 302 */
6a6de9ef
TG
303struct irq_chip {
304 const char *name;
f8822657
TG
305 unsigned int (*irq_startup)(struct irq_data *data);
306 void (*irq_shutdown)(struct irq_data *data);
307 void (*irq_enable)(struct irq_data *data);
308 void (*irq_disable)(struct irq_data *data);
309
310 void (*irq_ack)(struct irq_data *data);
311 void (*irq_mask)(struct irq_data *data);
312 void (*irq_mask_ack)(struct irq_data *data);
313 void (*irq_unmask)(struct irq_data *data);
314 void (*irq_eoi)(struct irq_data *data);
315
316 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
317 int (*irq_retrigger)(struct irq_data *data);
318 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
319 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
320
321 void (*irq_bus_lock)(struct irq_data *data);
322 void (*irq_bus_sync_unlock)(struct irq_data *data);
323
0fdb4b25
DD
324 void (*irq_cpu_online)(struct irq_data *data);
325 void (*irq_cpu_offline)(struct irq_data *data);
326
cfefd21e
TG
327 void (*irq_suspend)(struct irq_data *data);
328 void (*irq_resume)(struct irq_data *data);
329 void (*irq_pm_shutdown)(struct irq_data *data);
330
ab7798ff
TG
331 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
332
2bff17ad 333 unsigned long flags;
1da177e4
LT
334};
335
d4d5e089
TG
336/*
337 * irq_chip specific flags
338 *
77694b40
TG
339 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
340 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
d209a699 341 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
b3d42232
TG
342 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
343 * when irq enabled
60f96b41 344 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
d4d5e089
TG
345 */
346enum {
347 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
77694b40 348 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
d209a699 349 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
b3d42232 350 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
60f96b41 351 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
d4d5e089
TG
352};
353
e144710b
TG
354/* This include will go away once we isolated irq_desc usage to core code */
355#include <linux/irqdesc.h>
0b8f1efa 356
34ffdb72
IM
357/*
358 * Pick up the arch-dependent methods:
359 */
360#include <asm/hw_irq.h>
1da177e4 361
b683de2b
TG
362#ifndef NR_IRQS_LEGACY
363# define NR_IRQS_LEGACY 0
364#endif
365
1318a481
TG
366#ifndef ARCH_IRQ_INIT_FLAGS
367# define ARCH_IRQ_INIT_FLAGS 0
368#endif
369
c1594b77 370#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
1318a481 371
e144710b 372struct irqaction;
06fcb0c6 373extern int setup_irq(unsigned int irq, struct irqaction *new);
cbf94f06 374extern void remove_irq(unsigned int irq, struct irqaction *act);
31d9d9b6
MZ
375extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
376extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
1da177e4 377
0fdb4b25
DD
378extern void irq_cpu_online(void);
379extern void irq_cpu_offline(void);
c2d0c555 380extern int __irq_set_affinity_locked(struct irq_data *data, const struct cpumask *cpumask);
0fdb4b25 381
1da177e4 382#ifdef CONFIG_GENERIC_HARDIRQS
06fcb0c6 383
3a3856d0 384#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
a439520f
TG
385void irq_move_irq(struct irq_data *data);
386void irq_move_masked_irq(struct irq_data *data);
e144710b 387#else
a439520f
TG
388static inline void irq_move_irq(struct irq_data *data) { }
389static inline void irq_move_masked_irq(struct irq_data *data) { }
e144710b 390#endif
54d5d424 391
1da177e4 392extern int no_irq_affinity;
1da177e4 393
6a6de9ef
TG
394/*
395 * Built-in IRQ handlers for various IRQ types,
bebd04cc 396 * callable via desc->handle_irq()
6a6de9ef 397 */
ec701584
HH
398extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
399extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
400extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
0521c8fb 401extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
ec701584
HH
402extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
403extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
31d9d9b6 404extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
ec701584 405extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
31b47cf7 406extern void handle_nested_irq(unsigned int irq);
6a6de9ef 407
6a6de9ef 408/* Handling of unhandled and spurious interrupts: */
34ffdb72 409extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
bedd30d9 410 irqreturn_t action_ret);
1da177e4 411
a4633adc 412
6a6de9ef
TG
413/* Enable/disable irq debugging output: */
414extern int noirqdebug_setup(char *str);
415
416/* Checks whether the interrupt can be requested by request_irq(): */
417extern int can_request_irq(unsigned int irq, unsigned long irqflags);
418
f8b5473f 419/* Dummy irq-chip implementations: */
6a6de9ef 420extern struct irq_chip no_irq_chip;
f8b5473f 421extern struct irq_chip dummy_irq_chip;
6a6de9ef 422
145fc655 423extern void
3836ca08 424irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
a460e745
IM
425 irq_flow_handler_t handle, const char *name);
426
3836ca08
TG
427static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
428 irq_flow_handler_t handle)
429{
430 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
431}
432
31d9d9b6
MZ
433extern int irq_set_percpu_devid(unsigned int irq);
434
6a6de9ef 435extern void
3836ca08 436__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
a460e745 437 const char *name);
1da177e4 438
6a6de9ef 439static inline void
3836ca08 440irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 441{
3836ca08 442 __irq_set_handler(irq, handle, 0, NULL);
6a6de9ef
TG
443}
444
445/*
446 * Set a highlevel chained flow handler for a given IRQ.
447 * (a chained handler is automatically enabled and set to
7f1b1244 448 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
6a6de9ef
TG
449 */
450static inline void
3836ca08 451irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 452{
3836ca08 453 __irq_set_handler(irq, handle, 1, NULL);
6a6de9ef
TG
454}
455
44247184
TG
456void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
457
458static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
459{
460 irq_modify_status(irq, 0, set);
461}
462
463static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
464{
465 irq_modify_status(irq, clr, 0);
466}
467
a0cd9ca2 468static inline void irq_set_noprobe(unsigned int irq)
44247184
TG
469{
470 irq_modify_status(irq, 0, IRQ_NOPROBE);
471}
472
a0cd9ca2 473static inline void irq_set_probe(unsigned int irq)
44247184
TG
474{
475 irq_modify_status(irq, IRQ_NOPROBE, 0);
476}
46f4f8f6 477
7f1b1244
PM
478static inline void irq_set_nothread(unsigned int irq)
479{
480 irq_modify_status(irq, 0, IRQ_NOTHREAD);
481}
482
483static inline void irq_set_thread(unsigned int irq)
484{
485 irq_modify_status(irq, IRQ_NOTHREAD, 0);
486}
487
6f91a52d
TG
488static inline void irq_set_nested_thread(unsigned int irq, bool nest)
489{
490 if (nest)
491 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
492 else
493 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
494}
495
31d9d9b6
MZ
496static inline void irq_set_percpu_devid_flags(unsigned int irq)
497{
498 irq_set_status_flags(irq,
499 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
500 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
501}
502
3a16d713 503/* Handle dynamic irq creation and destruction */
d047f53a 504extern unsigned int create_irq_nr(unsigned int irq_want, int node);
3a16d713
EB
505extern int create_irq(void);
506extern void destroy_irq(unsigned int irq);
507
b7b29338
TG
508/*
509 * Dynamic irq helper functions. Obsolete. Use irq_alloc_desc* and
510 * irq_free_desc instead.
511 */
3a16d713 512extern void dynamic_irq_cleanup(unsigned int irq);
b7b29338
TG
513static inline void dynamic_irq_init(unsigned int irq)
514{
515 dynamic_irq_cleanup(irq);
516}
dd87eb3a 517
3a16d713 518/* Set/get chip/data for an IRQ: */
a0cd9ca2
TG
519extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
520extern int irq_set_handler_data(unsigned int irq, void *data);
521extern int irq_set_chip_data(unsigned int irq, void *data);
522extern int irq_set_irq_type(unsigned int irq, unsigned int type);
523extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
f303a6dd 524extern struct irq_data *irq_get_irq_data(unsigned int irq);
dd87eb3a 525
a0cd9ca2 526static inline struct irq_chip *irq_get_chip(unsigned int irq)
f303a6dd
TG
527{
528 struct irq_data *d = irq_get_irq_data(irq);
529 return d ? d->chip : NULL;
530}
531
532static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
533{
534 return d->chip;
535}
536
a0cd9ca2 537static inline void *irq_get_chip_data(unsigned int irq)
f303a6dd
TG
538{
539 struct irq_data *d = irq_get_irq_data(irq);
540 return d ? d->chip_data : NULL;
541}
542
543static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
544{
545 return d->chip_data;
546}
547
a0cd9ca2 548static inline void *irq_get_handler_data(unsigned int irq)
f303a6dd
TG
549{
550 struct irq_data *d = irq_get_irq_data(irq);
551 return d ? d->handler_data : NULL;
552}
553
a0cd9ca2 554static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
f303a6dd
TG
555{
556 return d->handler_data;
557}
558
a0cd9ca2 559static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
f303a6dd
TG
560{
561 struct irq_data *d = irq_get_irq_data(irq);
562 return d ? d->msi_desc : NULL;
563}
564
565static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
566{
567 return d->msi_desc;
568}
569
b6873807
SAS
570int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
571 struct module *owner);
572
ec53cf23
PG
573/* use macros to avoid needing export.h for THIS_MODULE */
574#define irq_alloc_descs(irq, from, cnt, node) \
575 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
b6873807 576
ec53cf23
PG
577#define irq_alloc_desc(node) \
578 irq_alloc_descs(-1, 0, 1, node)
1f5a5b87 579
ec53cf23
PG
580#define irq_alloc_desc_at(at, node) \
581 irq_alloc_descs(at, at, 1, node)
1f5a5b87 582
ec53cf23
PG
583#define irq_alloc_desc_from(from, node) \
584 irq_alloc_descs(-1, from, 1, node)
1f5a5b87 585
ec53cf23
PG
586void irq_free_descs(unsigned int irq, unsigned int cnt);
587int irq_reserve_irqs(unsigned int from, unsigned int cnt);
1f5a5b87
TG
588
589static inline void irq_free_desc(unsigned int irq)
590{
591 irq_free_descs(irq, 1);
592}
593
639bd12f
PM
594static inline int irq_reserve_irq(unsigned int irq)
595{
596 return irq_reserve_irqs(irq, 1);
597}
598
7d828062
TG
599#ifndef irq_reg_writel
600# define irq_reg_writel(val, addr) writel(val, addr)
601#endif
602#ifndef irq_reg_readl
603# define irq_reg_readl(addr) readl(addr)
604#endif
605
606/**
607 * struct irq_chip_regs - register offsets for struct irq_gci
608 * @enable: Enable register offset to reg_base
609 * @disable: Disable register offset to reg_base
610 * @mask: Mask register offset to reg_base
611 * @ack: Ack register offset to reg_base
612 * @eoi: Eoi register offset to reg_base
613 * @type: Type configuration register offset to reg_base
614 * @polarity: Polarity configuration register offset to reg_base
615 */
616struct irq_chip_regs {
617 unsigned long enable;
618 unsigned long disable;
619 unsigned long mask;
620 unsigned long ack;
621 unsigned long eoi;
622 unsigned long type;
623 unsigned long polarity;
624};
625
626/**
627 * struct irq_chip_type - Generic interrupt chip instance for a flow type
628 * @chip: The real interrupt chip which provides the callbacks
629 * @regs: Register offsets for this chip
630 * @handler: Flow handler associated with this chip
631 * @type: Chip can handle these flow types
632 *
633 * A irq_generic_chip can have several instances of irq_chip_type when
634 * it requires different functions and register offsets for different
635 * flow types.
636 */
637struct irq_chip_type {
638 struct irq_chip chip;
639 struct irq_chip_regs regs;
640 irq_flow_handler_t handler;
641 u32 type;
642};
643
644/**
645 * struct irq_chip_generic - Generic irq chip data structure
646 * @lock: Lock to protect register and cache data access
647 * @reg_base: Register base address (virtual)
648 * @irq_base: Interrupt base nr for this chip
649 * @irq_cnt: Number of interrupts handled by this chip
650 * @mask_cache: Cached mask register
651 * @type_cache: Cached type register
652 * @polarity_cache: Cached polarity register
653 * @wake_enabled: Interrupt can wakeup from suspend
654 * @wake_active: Interrupt is marked as an wakeup from suspend source
655 * @num_ct: Number of available irq_chip_type instances (usually 1)
656 * @private: Private data for non generic chip callbacks
cfefd21e 657 * @list: List head for keeping track of instances
7d828062
TG
658 * @chip_types: Array of interrupt irq_chip_types
659 *
660 * Note, that irq_chip_generic can have multiple irq_chip_type
661 * implementations which can be associated to a particular irq line of
662 * an irq_chip_generic instance. That allows to share and protect
663 * state in an irq_chip_generic instance when we need to implement
664 * different flow mechanisms (level/edge) for it.
665 */
666struct irq_chip_generic {
667 raw_spinlock_t lock;
668 void __iomem *reg_base;
669 unsigned int irq_base;
670 unsigned int irq_cnt;
671 u32 mask_cache;
672 u32 type_cache;
673 u32 polarity_cache;
674 u32 wake_enabled;
675 u32 wake_active;
676 unsigned int num_ct;
677 void *private;
cfefd21e 678 struct list_head list;
7d828062
TG
679 struct irq_chip_type chip_types[0];
680};
681
682/**
683 * enum irq_gc_flags - Initialization flags for generic irq chips
684 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
685 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
686 * irq chips which need to call irq_set_wake() on
687 * the parent irq. Usually GPIO implementations
688 */
689enum irq_gc_flags {
690 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
691 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
692};
693
694/* Generic chip callback functions */
695void irq_gc_noop(struct irq_data *d);
696void irq_gc_mask_disable_reg(struct irq_data *d);
697void irq_gc_mask_set_bit(struct irq_data *d);
698void irq_gc_mask_clr_bit(struct irq_data *d);
699void irq_gc_unmask_enable_reg(struct irq_data *d);
659fb32d
SG
700void irq_gc_ack_set_bit(struct irq_data *d);
701void irq_gc_ack_clr_bit(struct irq_data *d);
7d828062
TG
702void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
703void irq_gc_eoi(struct irq_data *d);
704int irq_gc_set_wake(struct irq_data *d, unsigned int on);
705
706/* Setup functions for irq_chip_generic */
707struct irq_chip_generic *
708irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
709 void __iomem *reg_base, irq_flow_handler_t handler);
710void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
711 enum irq_gc_flags flags, unsigned int clr,
712 unsigned int set);
713int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
cfefd21e
TG
714void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
715 unsigned int clr, unsigned int set);
7d828062
TG
716
717static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
718{
719 return container_of(d->chip, struct irq_chip_type, chip);
720}
721
722#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
723
724#ifdef CONFIG_SMP
725static inline void irq_gc_lock(struct irq_chip_generic *gc)
726{
727 raw_spin_lock(&gc->lock);
728}
729
730static inline void irq_gc_unlock(struct irq_chip_generic *gc)
731{
732 raw_spin_unlock(&gc->lock);
733}
734#else
735static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
736static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
737#endif
738
6a6de9ef 739#endif /* CONFIG_GENERIC_HARDIRQS */
1da177e4 740
06fcb0c6 741#endif /* !CONFIG_S390 */
1da177e4 742
06fcb0c6 743#endif /* _LINUX_IRQ_H */
This page took 0.962965 seconds and 5 git commands to generate.