ath10k: remove htt rx amsdu clear retry bit hack
[deliverable/linux.git] / include / linux / irq.h
CommitLineData
06fcb0c6
IM
1#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
1da177e4
LT
3
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
23f9b317 12#include <linux/smp.h>
1da177e4
LT
13#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
503e5763 17#include <linux/gfp.h>
908dcecd 18#include <linux/irqreturn.h>
dd3a1db9 19#include <linux/irqnr.h>
77904fd6 20#include <linux/errno.h>
503e5763 21#include <linux/topology.h>
3aa551c9 22#include <linux/wait.h>
1da177e4
LT
23
24#include <asm/irq.h>
25#include <asm/ptrace.h>
7d12e780 26#include <asm/irq_regs.h>
1da177e4 27
ab7798ff 28struct seq_file;
ec53cf23 29struct module;
57a58a94 30struct irq_desc;
78129576 31struct irq_data;
ec701584 32typedef void (*irq_flow_handler_t)(unsigned int irq,
7d12e780 33 struct irq_desc *desc);
78129576 34typedef void (*irq_preflow_handler_t)(struct irq_data *data);
57a58a94 35
1da177e4
LT
36/*
37 * IRQ line status.
6e213616 38 *
5d4d8fc9
TG
39 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
40 *
41 * IRQ_TYPE_NONE - default, unspecified type
42 * IRQ_TYPE_EDGE_RISING - rising edge triggered
43 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
44 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
45 * IRQ_TYPE_LEVEL_HIGH - high level triggered
46 * IRQ_TYPE_LEVEL_LOW - low level triggered
47 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
48 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
3fca40c7
BH
49 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
50 * to setup the HW to a sane default (used
51 * by irqdomain map() callbacks to synchronize
52 * the HW state and SW flags for a newly
53 * allocated descriptor).
54 *
5d4d8fc9
TG
55 * IRQ_TYPE_PROBE - Special flag for probing in progress
56 *
57 * Bits which can be modified via irq_set/clear/modify_status_flags()
58 * IRQ_LEVEL - Interrupt is level type. Will be also
59 * updated in the code when the above trigger
0911f124 60 * bits are modified via irq_set_irq_type()
5d4d8fc9
TG
61 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
62 * it from affinity setting
63 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
64 * IRQ_NOREQUEST - Interrupt cannot be requested via
65 * request_irq()
7f1b1244 66 * IRQ_NOTHREAD - Interrupt cannot be threaded
5d4d8fc9
TG
67 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
68 * request/setup_irq()
69 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
70 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
71 * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
31d9d9b6 72 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
1da177e4 73 */
5d4d8fc9
TG
74enum {
75 IRQ_TYPE_NONE = 0x00000000,
76 IRQ_TYPE_EDGE_RISING = 0x00000001,
77 IRQ_TYPE_EDGE_FALLING = 0x00000002,
78 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
79 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
80 IRQ_TYPE_LEVEL_LOW = 0x00000008,
81 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
82 IRQ_TYPE_SENSE_MASK = 0x0000000f,
3fca40c7 83 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
5d4d8fc9
TG
84
85 IRQ_TYPE_PROBE = 0x00000010,
86
87 IRQ_LEVEL = (1 << 8),
88 IRQ_PER_CPU = (1 << 9),
89 IRQ_NOPROBE = (1 << 10),
90 IRQ_NOREQUEST = (1 << 11),
91 IRQ_NOAUTOEN = (1 << 12),
92 IRQ_NO_BALANCING = (1 << 13),
93 IRQ_MOVE_PCNTXT = (1 << 14),
94 IRQ_NESTED_THREAD = (1 << 15),
7f1b1244 95 IRQ_NOTHREAD = (1 << 16),
31d9d9b6 96 IRQ_PER_CPU_DEVID = (1 << 17),
5d4d8fc9 97};
950f4427 98
44247184
TG
99#define IRQF_MODIFY_MASK \
100 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
872434d6 101 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
31d9d9b6 102 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID)
44247184 103
8f53f924
TG
104#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
105
3b8249e7
TG
106/*
107 * Return value for chip->irq_set_affinity()
108 *
109 * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
110 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
111 */
112enum {
113 IRQ_SET_MASK_OK = 0,
114 IRQ_SET_MASK_OK_NOCOPY,
115};
116
5b912c10 117struct msi_desc;
08a543ad 118struct irq_domain;
6a6de9ef 119
ff7dcd44
TG
120/**
121 * struct irq_data - per irq and irq chip data passed down to chip functions
966dc736 122 * @mask: precomputed bitmask for accessing the chip registers
ff7dcd44 123 * @irq: interrupt number
08a543ad 124 * @hwirq: hardware interrupt number, local to the interrupt domain
ff7dcd44 125 * @node: node index useful for balancing
30398bf6 126 * @state_use_accessors: status information for irq chip functions.
91c49917 127 * Use accessor functions to deal with it
ff7dcd44 128 * @chip: low level interrupt hardware access
08a543ad
GL
129 * @domain: Interrupt translation domain; responsible for mapping
130 * between hwirq number and linux irq number.
ff7dcd44
TG
131 * @handler_data: per-IRQ data for the irq_chip methods
132 * @chip_data: platform-specific per-chip private data for the chip
133 * methods, to allow shared chip implementations
134 * @msi_desc: MSI descriptor
135 * @affinity: IRQ affinity on SMP
ff7dcd44
TG
136 *
137 * The fields here need to overlay the ones in irq_desc until we
138 * cleaned up the direct references and switched everything over to
139 * irq_data.
140 */
141struct irq_data {
966dc736 142 u32 mask;
ff7dcd44 143 unsigned int irq;
08a543ad 144 unsigned long hwirq;
ff7dcd44 145 unsigned int node;
91c49917 146 unsigned int state_use_accessors;
ff7dcd44 147 struct irq_chip *chip;
08a543ad 148 struct irq_domain *domain;
ff7dcd44
TG
149 void *handler_data;
150 void *chip_data;
151 struct msi_desc *msi_desc;
ff7dcd44 152 cpumask_var_t affinity;
ff7dcd44
TG
153};
154
f230b6d5
TG
155/*
156 * Bit masks for irq_data.state
157 *
876dbd4c 158 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
f230b6d5 159 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
a005677b
TG
160 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
161 * IRQD_PER_CPU - Interrupt is per cpu
2bdd1055 162 * IRQD_AFFINITY_SET - Interrupt affinity was set
876dbd4c 163 * IRQD_LEVEL - Interrupt is level triggered
7f94226f
TG
164 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
165 * from suspend
e1ef8241
TG
166 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
167 * context
32f4125e
TG
168 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
169 * IRQD_IRQ_MASKED - Masked state of the interrupt
170 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
f230b6d5
TG
171 */
172enum {
876dbd4c 173 IRQD_TRIGGER_MASK = 0xf,
a005677b
TG
174 IRQD_SETAFFINITY_PENDING = (1 << 8),
175 IRQD_NO_BALANCING = (1 << 10),
176 IRQD_PER_CPU = (1 << 11),
2bdd1055 177 IRQD_AFFINITY_SET = (1 << 12),
876dbd4c 178 IRQD_LEVEL = (1 << 13),
7f94226f 179 IRQD_WAKEUP_STATE = (1 << 14),
e1ef8241 180 IRQD_MOVE_PCNTXT = (1 << 15),
801a0e9a 181 IRQD_IRQ_DISABLED = (1 << 16),
32f4125e
TG
182 IRQD_IRQ_MASKED = (1 << 17),
183 IRQD_IRQ_INPROGRESS = (1 << 18),
f230b6d5
TG
184};
185
186static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
187{
188 return d->state_use_accessors & IRQD_SETAFFINITY_PENDING;
189}
190
a005677b
TG
191static inline bool irqd_is_per_cpu(struct irq_data *d)
192{
193 return d->state_use_accessors & IRQD_PER_CPU;
194}
195
196static inline bool irqd_can_balance(struct irq_data *d)
197{
198 return !(d->state_use_accessors & (IRQD_PER_CPU | IRQD_NO_BALANCING));
199}
200
2bdd1055
TG
201static inline bool irqd_affinity_was_set(struct irq_data *d)
202{
203 return d->state_use_accessors & IRQD_AFFINITY_SET;
204}
205
ee38c04b
TG
206static inline void irqd_mark_affinity_was_set(struct irq_data *d)
207{
208 d->state_use_accessors |= IRQD_AFFINITY_SET;
209}
210
876dbd4c
TG
211static inline u32 irqd_get_trigger_type(struct irq_data *d)
212{
213 return d->state_use_accessors & IRQD_TRIGGER_MASK;
214}
215
216/*
217 * Must only be called inside irq_chip.irq_set_type() functions.
218 */
219static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
220{
221 d->state_use_accessors &= ~IRQD_TRIGGER_MASK;
222 d->state_use_accessors |= type & IRQD_TRIGGER_MASK;
223}
224
225static inline bool irqd_is_level_type(struct irq_data *d)
226{
227 return d->state_use_accessors & IRQD_LEVEL;
228}
229
7f94226f
TG
230static inline bool irqd_is_wakeup_set(struct irq_data *d)
231{
232 return d->state_use_accessors & IRQD_WAKEUP_STATE;
233}
234
e1ef8241
TG
235static inline bool irqd_can_move_in_process_context(struct irq_data *d)
236{
237 return d->state_use_accessors & IRQD_MOVE_PCNTXT;
238}
239
801a0e9a
TG
240static inline bool irqd_irq_disabled(struct irq_data *d)
241{
242 return d->state_use_accessors & IRQD_IRQ_DISABLED;
243}
244
32f4125e
TG
245static inline bool irqd_irq_masked(struct irq_data *d)
246{
247 return d->state_use_accessors & IRQD_IRQ_MASKED;
248}
249
250static inline bool irqd_irq_inprogress(struct irq_data *d)
251{
252 return d->state_use_accessors & IRQD_IRQ_INPROGRESS;
253}
254
9cff60df
TG
255/*
256 * Functions for chained handlers which can be enabled/disabled by the
257 * standard disable_irq/enable_irq calls. Must be called with
258 * irq_desc->lock held.
259 */
260static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
261{
262 d->state_use_accessors |= IRQD_IRQ_INPROGRESS;
263}
264
265static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
266{
267 d->state_use_accessors &= ~IRQD_IRQ_INPROGRESS;
268}
269
a699e4e4
GL
270static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
271{
272 return d->hwirq;
273}
274
8fee5c36 275/**
6a6de9ef 276 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36
IM
277 *
278 * @name: name for /proc/interrupts
f8822657
TG
279 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
280 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
281 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
282 * @irq_disable: disable the interrupt
283 * @irq_ack: start of a new interrupt
284 * @irq_mask: mask an interrupt source
285 * @irq_mask_ack: ack and mask an interrupt source
286 * @irq_unmask: unmask an interrupt source
287 * @irq_eoi: end of interrupt
288 * @irq_set_affinity: set the CPU affinity on SMP machines
289 * @irq_retrigger: resend an IRQ to the CPU
290 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
291 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
292 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
293 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
0fdb4b25
DD
294 * @irq_cpu_online: configure an interrupt source for a secondary CPU
295 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
cfefd21e
TG
296 * @irq_suspend: function called from core code on suspend once per chip
297 * @irq_resume: function called from core code on resume once per chip
298 * @irq_pm_shutdown: function called from core code on shutdown once per chip
d0051816 299 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
ab7798ff 300 * @irq_print_chip: optional to print special chip info in show_interrupts
2bff17ad 301 * @flags: chip specific flags
1da177e4 302 */
6a6de9ef
TG
303struct irq_chip {
304 const char *name;
f8822657
TG
305 unsigned int (*irq_startup)(struct irq_data *data);
306 void (*irq_shutdown)(struct irq_data *data);
307 void (*irq_enable)(struct irq_data *data);
308 void (*irq_disable)(struct irq_data *data);
309
310 void (*irq_ack)(struct irq_data *data);
311 void (*irq_mask)(struct irq_data *data);
312 void (*irq_mask_ack)(struct irq_data *data);
313 void (*irq_unmask)(struct irq_data *data);
314 void (*irq_eoi)(struct irq_data *data);
315
316 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
317 int (*irq_retrigger)(struct irq_data *data);
318 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
319 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
320
321 void (*irq_bus_lock)(struct irq_data *data);
322 void (*irq_bus_sync_unlock)(struct irq_data *data);
323
0fdb4b25
DD
324 void (*irq_cpu_online)(struct irq_data *data);
325 void (*irq_cpu_offline)(struct irq_data *data);
326
cfefd21e
TG
327 void (*irq_suspend)(struct irq_data *data);
328 void (*irq_resume)(struct irq_data *data);
329 void (*irq_pm_shutdown)(struct irq_data *data);
330
d0051816
TG
331 void (*irq_calc_mask)(struct irq_data *data);
332
ab7798ff
TG
333 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
334
2bff17ad 335 unsigned long flags;
1da177e4
LT
336};
337
d4d5e089
TG
338/*
339 * irq_chip specific flags
340 *
77694b40
TG
341 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
342 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
d209a699 343 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
b3d42232
TG
344 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
345 * when irq enabled
60f96b41 346 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
d4d5e089
TG
347 */
348enum {
349 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
77694b40 350 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
d209a699 351 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
b3d42232 352 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
60f96b41 353 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
dc9b229a 354 IRQCHIP_ONESHOT_SAFE = (1 << 5),
d4d5e089
TG
355};
356
e144710b
TG
357/* This include will go away once we isolated irq_desc usage to core code */
358#include <linux/irqdesc.h>
0b8f1efa 359
34ffdb72
IM
360/*
361 * Pick up the arch-dependent methods:
362 */
363#include <asm/hw_irq.h>
1da177e4 364
b683de2b
TG
365#ifndef NR_IRQS_LEGACY
366# define NR_IRQS_LEGACY 0
367#endif
368
1318a481
TG
369#ifndef ARCH_IRQ_INIT_FLAGS
370# define ARCH_IRQ_INIT_FLAGS 0
371#endif
372
c1594b77 373#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
1318a481 374
e144710b 375struct irqaction;
06fcb0c6 376extern int setup_irq(unsigned int irq, struct irqaction *new);
cbf94f06 377extern void remove_irq(unsigned int irq, struct irqaction *act);
31d9d9b6
MZ
378extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
379extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
1da177e4 380
0fdb4b25
DD
381extern void irq_cpu_online(void);
382extern void irq_cpu_offline(void);
c2d0c555 383extern int __irq_set_affinity_locked(struct irq_data *data, const struct cpumask *cpumask);
0fdb4b25 384
3a3856d0 385#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
a439520f
TG
386void irq_move_irq(struct irq_data *data);
387void irq_move_masked_irq(struct irq_data *data);
e144710b 388#else
a439520f
TG
389static inline void irq_move_irq(struct irq_data *data) { }
390static inline void irq_move_masked_irq(struct irq_data *data) { }
e144710b 391#endif
54d5d424 392
1da177e4 393extern int no_irq_affinity;
1da177e4 394
293a7a0a
TG
395#ifdef CONFIG_HARDIRQS_SW_RESEND
396int irq_set_parent(int irq, int parent_irq);
397#else
398static inline int irq_set_parent(int irq, int parent_irq)
399{
400 return 0;
401}
402#endif
403
6a6de9ef
TG
404/*
405 * Built-in IRQ handlers for various IRQ types,
bebd04cc 406 * callable via desc->handle_irq()
6a6de9ef 407 */
ec701584
HH
408extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
409extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
410extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
0521c8fb 411extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
ec701584
HH
412extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
413extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
31d9d9b6 414extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
ec701584 415extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
31b47cf7 416extern void handle_nested_irq(unsigned int irq);
6a6de9ef 417
6a6de9ef 418/* Handling of unhandled and spurious interrupts: */
34ffdb72 419extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
bedd30d9 420 irqreturn_t action_ret);
1da177e4 421
a4633adc 422
6a6de9ef
TG
423/* Enable/disable irq debugging output: */
424extern int noirqdebug_setup(char *str);
425
426/* Checks whether the interrupt can be requested by request_irq(): */
427extern int can_request_irq(unsigned int irq, unsigned long irqflags);
428
f8b5473f 429/* Dummy irq-chip implementations: */
6a6de9ef 430extern struct irq_chip no_irq_chip;
f8b5473f 431extern struct irq_chip dummy_irq_chip;
6a6de9ef 432
145fc655 433extern void
3836ca08 434irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
a460e745
IM
435 irq_flow_handler_t handle, const char *name);
436
3836ca08
TG
437static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
438 irq_flow_handler_t handle)
439{
440 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
441}
442
31d9d9b6
MZ
443extern int irq_set_percpu_devid(unsigned int irq);
444
6a6de9ef 445extern void
3836ca08 446__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
a460e745 447 const char *name);
1da177e4 448
6a6de9ef 449static inline void
3836ca08 450irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 451{
3836ca08 452 __irq_set_handler(irq, handle, 0, NULL);
6a6de9ef
TG
453}
454
455/*
456 * Set a highlevel chained flow handler for a given IRQ.
457 * (a chained handler is automatically enabled and set to
7f1b1244 458 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
6a6de9ef
TG
459 */
460static inline void
3836ca08 461irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 462{
3836ca08 463 __irq_set_handler(irq, handle, 1, NULL);
6a6de9ef
TG
464}
465
44247184
TG
466void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
467
468static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
469{
470 irq_modify_status(irq, 0, set);
471}
472
473static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
474{
475 irq_modify_status(irq, clr, 0);
476}
477
a0cd9ca2 478static inline void irq_set_noprobe(unsigned int irq)
44247184
TG
479{
480 irq_modify_status(irq, 0, IRQ_NOPROBE);
481}
482
a0cd9ca2 483static inline void irq_set_probe(unsigned int irq)
44247184
TG
484{
485 irq_modify_status(irq, IRQ_NOPROBE, 0);
486}
46f4f8f6 487
7f1b1244
PM
488static inline void irq_set_nothread(unsigned int irq)
489{
490 irq_modify_status(irq, 0, IRQ_NOTHREAD);
491}
492
493static inline void irq_set_thread(unsigned int irq)
494{
495 irq_modify_status(irq, IRQ_NOTHREAD, 0);
496}
497
6f91a52d
TG
498static inline void irq_set_nested_thread(unsigned int irq, bool nest)
499{
500 if (nest)
501 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
502 else
503 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
504}
505
31d9d9b6
MZ
506static inline void irq_set_percpu_devid_flags(unsigned int irq)
507{
508 irq_set_status_flags(irq,
509 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
510 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
511}
512
3a16d713 513/* Handle dynamic irq creation and destruction */
d047f53a 514extern unsigned int create_irq_nr(unsigned int irq_want, int node);
5afba62c
JR
515extern unsigned int __create_irqs(unsigned int from, unsigned int count,
516 int node);
3a16d713
EB
517extern int create_irq(void);
518extern void destroy_irq(unsigned int irq);
5afba62c 519extern void destroy_irqs(unsigned int irq, unsigned int count);
3a16d713 520
b7b29338
TG
521/*
522 * Dynamic irq helper functions. Obsolete. Use irq_alloc_desc* and
523 * irq_free_desc instead.
524 */
3a16d713 525extern void dynamic_irq_cleanup(unsigned int irq);
b7b29338
TG
526static inline void dynamic_irq_init(unsigned int irq)
527{
528 dynamic_irq_cleanup(irq);
529}
dd87eb3a 530
3a16d713 531/* Set/get chip/data for an IRQ: */
a0cd9ca2
TG
532extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
533extern int irq_set_handler_data(unsigned int irq, void *data);
534extern int irq_set_chip_data(unsigned int irq, void *data);
535extern int irq_set_irq_type(unsigned int irq, unsigned int type);
536extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
51906e77
AG
537extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
538 struct msi_desc *entry);
f303a6dd 539extern struct irq_data *irq_get_irq_data(unsigned int irq);
dd87eb3a 540
a0cd9ca2 541static inline struct irq_chip *irq_get_chip(unsigned int irq)
f303a6dd
TG
542{
543 struct irq_data *d = irq_get_irq_data(irq);
544 return d ? d->chip : NULL;
545}
546
547static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
548{
549 return d->chip;
550}
551
a0cd9ca2 552static inline void *irq_get_chip_data(unsigned int irq)
f303a6dd
TG
553{
554 struct irq_data *d = irq_get_irq_data(irq);
555 return d ? d->chip_data : NULL;
556}
557
558static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
559{
560 return d->chip_data;
561}
562
a0cd9ca2 563static inline void *irq_get_handler_data(unsigned int irq)
f303a6dd
TG
564{
565 struct irq_data *d = irq_get_irq_data(irq);
566 return d ? d->handler_data : NULL;
567}
568
a0cd9ca2 569static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
f303a6dd
TG
570{
571 return d->handler_data;
572}
573
a0cd9ca2 574static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
f303a6dd
TG
575{
576 struct irq_data *d = irq_get_irq_data(irq);
577 return d ? d->msi_desc : NULL;
578}
579
580static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
581{
582 return d->msi_desc;
583}
584
1f6236bf
JMC
585static inline u32 irq_get_trigger_type(unsigned int irq)
586{
587 struct irq_data *d = irq_get_irq_data(irq);
588 return d ? irqd_get_trigger_type(d) : 0;
589}
590
b6873807
SAS
591int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
592 struct module *owner);
593
ec53cf23
PG
594/* use macros to avoid needing export.h for THIS_MODULE */
595#define irq_alloc_descs(irq, from, cnt, node) \
596 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
b6873807 597
ec53cf23
PG
598#define irq_alloc_desc(node) \
599 irq_alloc_descs(-1, 0, 1, node)
1f5a5b87 600
ec53cf23
PG
601#define irq_alloc_desc_at(at, node) \
602 irq_alloc_descs(at, at, 1, node)
1f5a5b87 603
ec53cf23
PG
604#define irq_alloc_desc_from(from, node) \
605 irq_alloc_descs(-1, from, 1, node)
1f5a5b87 606
51906e77
AG
607#define irq_alloc_descs_from(from, cnt, node) \
608 irq_alloc_descs(-1, from, cnt, node)
609
ec53cf23
PG
610void irq_free_descs(unsigned int irq, unsigned int cnt);
611int irq_reserve_irqs(unsigned int from, unsigned int cnt);
1f5a5b87
TG
612
613static inline void irq_free_desc(unsigned int irq)
614{
615 irq_free_descs(irq, 1);
616}
617
639bd12f
PM
618static inline int irq_reserve_irq(unsigned int irq)
619{
620 return irq_reserve_irqs(irq, 1);
621}
622
7d828062
TG
623#ifndef irq_reg_writel
624# define irq_reg_writel(val, addr) writel(val, addr)
625#endif
626#ifndef irq_reg_readl
627# define irq_reg_readl(addr) readl(addr)
628#endif
629
630/**
631 * struct irq_chip_regs - register offsets for struct irq_gci
632 * @enable: Enable register offset to reg_base
633 * @disable: Disable register offset to reg_base
634 * @mask: Mask register offset to reg_base
635 * @ack: Ack register offset to reg_base
636 * @eoi: Eoi register offset to reg_base
637 * @type: Type configuration register offset to reg_base
638 * @polarity: Polarity configuration register offset to reg_base
639 */
640struct irq_chip_regs {
641 unsigned long enable;
642 unsigned long disable;
643 unsigned long mask;
644 unsigned long ack;
645 unsigned long eoi;
646 unsigned long type;
647 unsigned long polarity;
648};
649
650/**
651 * struct irq_chip_type - Generic interrupt chip instance for a flow type
652 * @chip: The real interrupt chip which provides the callbacks
653 * @regs: Register offsets for this chip
654 * @handler: Flow handler associated with this chip
655 * @type: Chip can handle these flow types
899f0e66
GF
656 * @mask_cache_priv: Cached mask register private to the chip type
657 * @mask_cache: Pointer to cached mask register
7d828062
TG
658 *
659 * A irq_generic_chip can have several instances of irq_chip_type when
660 * it requires different functions and register offsets for different
661 * flow types.
662 */
663struct irq_chip_type {
664 struct irq_chip chip;
665 struct irq_chip_regs regs;
666 irq_flow_handler_t handler;
667 u32 type;
899f0e66
GF
668 u32 mask_cache_priv;
669 u32 *mask_cache;
7d828062
TG
670};
671
672/**
673 * struct irq_chip_generic - Generic irq chip data structure
674 * @lock: Lock to protect register and cache data access
675 * @reg_base: Register base address (virtual)
676 * @irq_base: Interrupt base nr for this chip
677 * @irq_cnt: Number of interrupts handled by this chip
899f0e66 678 * @mask_cache: Cached mask register shared between all chip types
7d828062
TG
679 * @type_cache: Cached type register
680 * @polarity_cache: Cached polarity register
681 * @wake_enabled: Interrupt can wakeup from suspend
682 * @wake_active: Interrupt is marked as an wakeup from suspend source
683 * @num_ct: Number of available irq_chip_type instances (usually 1)
684 * @private: Private data for non generic chip callbacks
088f40b7 685 * @installed: bitfield to denote installed interrupts
e8bd834f 686 * @unused: bitfield to denote unused interrupts
088f40b7 687 * @domain: irq domain pointer
cfefd21e 688 * @list: List head for keeping track of instances
7d828062
TG
689 * @chip_types: Array of interrupt irq_chip_types
690 *
691 * Note, that irq_chip_generic can have multiple irq_chip_type
692 * implementations which can be associated to a particular irq line of
693 * an irq_chip_generic instance. That allows to share and protect
694 * state in an irq_chip_generic instance when we need to implement
695 * different flow mechanisms (level/edge) for it.
696 */
697struct irq_chip_generic {
698 raw_spinlock_t lock;
699 void __iomem *reg_base;
700 unsigned int irq_base;
701 unsigned int irq_cnt;
702 u32 mask_cache;
703 u32 type_cache;
704 u32 polarity_cache;
705 u32 wake_enabled;
706 u32 wake_active;
707 unsigned int num_ct;
708 void *private;
088f40b7 709 unsigned long installed;
e8bd834f 710 unsigned long unused;
088f40b7 711 struct irq_domain *domain;
cfefd21e 712 struct list_head list;
7d828062
TG
713 struct irq_chip_type chip_types[0];
714};
715
716/**
717 * enum irq_gc_flags - Initialization flags for generic irq chips
718 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
719 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
720 * irq chips which need to call irq_set_wake() on
721 * the parent irq. Usually GPIO implementations
af80b0fe 722 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
966dc736 723 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
7d828062
TG
724 */
725enum irq_gc_flags {
726 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
727 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
af80b0fe 728 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
966dc736 729 IRQ_GC_NO_MASK = 1 << 3,
7d828062
TG
730};
731
088f40b7
TG
732/*
733 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
734 * @irqs_per_chip: Number of interrupts per chip
735 * @num_chips: Number of chips
736 * @irq_flags_to_set: IRQ* flags to set on irq setup
737 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
738 * @gc_flags: Generic chip specific setup flags
739 * @gc: Array of pointers to generic interrupt chips
740 */
741struct irq_domain_chip_generic {
742 unsigned int irqs_per_chip;
743 unsigned int num_chips;
744 unsigned int irq_flags_to_clear;
745 unsigned int irq_flags_to_set;
746 enum irq_gc_flags gc_flags;
747 struct irq_chip_generic *gc[0];
748};
749
7d828062
TG
750/* Generic chip callback functions */
751void irq_gc_noop(struct irq_data *d);
752void irq_gc_mask_disable_reg(struct irq_data *d);
753void irq_gc_mask_set_bit(struct irq_data *d);
754void irq_gc_mask_clr_bit(struct irq_data *d);
755void irq_gc_unmask_enable_reg(struct irq_data *d);
659fb32d
SG
756void irq_gc_ack_set_bit(struct irq_data *d);
757void irq_gc_ack_clr_bit(struct irq_data *d);
7d828062
TG
758void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
759void irq_gc_eoi(struct irq_data *d);
760int irq_gc_set_wake(struct irq_data *d, unsigned int on);
761
762/* Setup functions for irq_chip_generic */
763struct irq_chip_generic *
764irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
765 void __iomem *reg_base, irq_flow_handler_t handler);
766void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
767 enum irq_gc_flags flags, unsigned int clr,
768 unsigned int set);
769int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
cfefd21e
TG
770void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
771 unsigned int clr, unsigned int set);
7d828062 772
088f40b7
TG
773struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
774int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
775 int num_ct, const char *name,
776 irq_flow_handler_t handler,
777 unsigned int clr, unsigned int set,
778 enum irq_gc_flags flags);
779
780
7d828062
TG
781static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
782{
783 return container_of(d->chip, struct irq_chip_type, chip);
784}
785
786#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
787
788#ifdef CONFIG_SMP
789static inline void irq_gc_lock(struct irq_chip_generic *gc)
790{
791 raw_spin_lock(&gc->lock);
792}
793
794static inline void irq_gc_unlock(struct irq_chip_generic *gc)
795{
796 raw_spin_unlock(&gc->lock);
797}
798#else
799static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
800static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
801#endif
802
06fcb0c6 803#endif /* _LINUX_IRQ_H */
This page took 1.004048 seconds and 5 git commands to generate.