Commit | Line | Data |
---|---|---|
06fcb0c6 IM |
1 | #ifndef _LINUX_IRQ_H |
2 | #define _LINUX_IRQ_H | |
1da177e4 LT |
3 | |
4 | /* | |
5 | * Please do not include this file in generic code. There is currently | |
6 | * no requirement for any architecture to implement anything held | |
7 | * within this file. | |
8 | * | |
9 | * Thanks. --rmk | |
10 | */ | |
11 | ||
23f9b317 | 12 | #include <linux/smp.h> |
1da177e4 | 13 | |
06fcb0c6 | 14 | #ifndef CONFIG_S390 |
1da177e4 LT |
15 | |
16 | #include <linux/linkage.h> | |
17 | #include <linux/cache.h> | |
18 | #include <linux/spinlock.h> | |
19 | #include <linux/cpumask.h> | |
503e5763 | 20 | #include <linux/gfp.h> |
908dcecd | 21 | #include <linux/irqreturn.h> |
dd3a1db9 | 22 | #include <linux/irqnr.h> |
77904fd6 | 23 | #include <linux/errno.h> |
503e5763 | 24 | #include <linux/topology.h> |
3aa551c9 | 25 | #include <linux/wait.h> |
1da177e4 LT |
26 | |
27 | #include <asm/irq.h> | |
28 | #include <asm/ptrace.h> | |
7d12e780 | 29 | #include <asm/irq_regs.h> |
1da177e4 | 30 | |
57a58a94 | 31 | struct irq_desc; |
ec701584 | 32 | typedef void (*irq_flow_handler_t)(unsigned int irq, |
7d12e780 | 33 | struct irq_desc *desc); |
57a58a94 DH |
34 | |
35 | ||
1da177e4 LT |
36 | /* |
37 | * IRQ line status. | |
6e213616 | 38 | * |
5d4d8fc9 TG |
39 | * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h |
40 | * | |
41 | * IRQ_TYPE_NONE - default, unspecified type | |
42 | * IRQ_TYPE_EDGE_RISING - rising edge triggered | |
43 | * IRQ_TYPE_EDGE_FALLING - falling edge triggered | |
44 | * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered | |
45 | * IRQ_TYPE_LEVEL_HIGH - high level triggered | |
46 | * IRQ_TYPE_LEVEL_LOW - low level triggered | |
47 | * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits | |
48 | * IRQ_TYPE_SENSE_MASK - Mask for all the above bits | |
49 | * IRQ_TYPE_PROBE - Special flag for probing in progress | |
50 | * | |
51 | * Bits which can be modified via irq_set/clear/modify_status_flags() | |
52 | * IRQ_LEVEL - Interrupt is level type. Will be also | |
53 | * updated in the code when the above trigger | |
54 | * bits are modified via set_irq_type() | |
55 | * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect | |
56 | * it from affinity setting | |
57 | * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing | |
58 | * IRQ_NOREQUEST - Interrupt cannot be requested via | |
59 | * request_irq() | |
60 | * IRQ_NOAUTOEN - Interrupt is not automatically enabled in | |
61 | * request/setup_irq() | |
62 | * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set) | |
63 | * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context | |
64 | * IRQ_NESTED_TRHEAD - Interrupt nests into another thread | |
65 | * | |
66 | * Deprecated bits. They are kept updated as long as | |
67 | * CONFIG_GENERIC_HARDIRQS_NO_COMPAT is not set. Will go away soon. These bits | |
68 | * are internal state of the core code and if you really need to acces | |
69 | * them then talk to the genirq maintainer instead of hacking | |
70 | * something weird. | |
6e213616 | 71 | * |
1da177e4 | 72 | */ |
5d4d8fc9 TG |
73 | enum { |
74 | IRQ_TYPE_NONE = 0x00000000, | |
75 | IRQ_TYPE_EDGE_RISING = 0x00000001, | |
76 | IRQ_TYPE_EDGE_FALLING = 0x00000002, | |
77 | IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING), | |
78 | IRQ_TYPE_LEVEL_HIGH = 0x00000004, | |
79 | IRQ_TYPE_LEVEL_LOW = 0x00000008, | |
80 | IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH), | |
81 | IRQ_TYPE_SENSE_MASK = 0x0000000f, | |
82 | ||
83 | IRQ_TYPE_PROBE = 0x00000010, | |
84 | ||
85 | IRQ_LEVEL = (1 << 8), | |
86 | IRQ_PER_CPU = (1 << 9), | |
87 | IRQ_NOPROBE = (1 << 10), | |
88 | IRQ_NOREQUEST = (1 << 11), | |
89 | IRQ_NOAUTOEN = (1 << 12), | |
90 | IRQ_NO_BALANCING = (1 << 13), | |
91 | IRQ_MOVE_PCNTXT = (1 << 14), | |
92 | IRQ_NESTED_THREAD = (1 << 15), | |
009b4c3b TG |
93 | |
94 | #ifndef CONFIG_GENERIC_HARDIRQS_NO_COMPAT | |
5d4d8fc9 TG |
95 | IRQ_INPROGRESS = (1 << 16), |
96 | IRQ_REPLAY = (1 << 17), | |
97 | IRQ_WAITING = (1 << 18), | |
98 | IRQ_DISABLED = (1 << 19), | |
99 | IRQ_PENDING = (1 << 20), | |
100 | IRQ_MASKED = (1 << 21), | |
101 | IRQ_MOVE_PENDING = (1 << 22), | |
102 | IRQ_AFFINITY_SET = (1 << 23), | |
103 | IRQ_WAKEUP = (1 << 24), | |
009b4c3b | 104 | #endif |
5d4d8fc9 | 105 | }; |
950f4427 | 106 | |
44247184 TG |
107 | #define IRQF_MODIFY_MASK \ |
108 | (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \ | |
872434d6 | 109 | IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \ |
6f91a52d | 110 | IRQ_PER_CPU | IRQ_NESTED_THREAD) |
44247184 | 111 | |
8f53f924 TG |
112 | #define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING) |
113 | ||
114 | static inline __deprecated bool CHECK_IRQ_PER_CPU(unsigned int status) | |
115 | { | |
116 | return status & IRQ_PER_CPU; | |
117 | } | |
1da177e4 | 118 | |
3b8249e7 TG |
119 | /* |
120 | * Return value for chip->irq_set_affinity() | |
121 | * | |
122 | * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity | |
123 | * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity | |
124 | */ | |
125 | enum { | |
126 | IRQ_SET_MASK_OK = 0, | |
127 | IRQ_SET_MASK_OK_NOCOPY, | |
128 | }; | |
129 | ||
5b912c10 | 130 | struct msi_desc; |
6a6de9ef | 131 | |
ff7dcd44 TG |
132 | /** |
133 | * struct irq_data - per irq and irq chip data passed down to chip functions | |
134 | * @irq: interrupt number | |
135 | * @node: node index useful for balancing | |
91c49917 TG |
136 | * @state_use_accessor: status information for irq chip functions. |
137 | * Use accessor functions to deal with it | |
ff7dcd44 TG |
138 | * @chip: low level interrupt hardware access |
139 | * @handler_data: per-IRQ data for the irq_chip methods | |
140 | * @chip_data: platform-specific per-chip private data for the chip | |
141 | * methods, to allow shared chip implementations | |
142 | * @msi_desc: MSI descriptor | |
143 | * @affinity: IRQ affinity on SMP | |
ff7dcd44 TG |
144 | * |
145 | * The fields here need to overlay the ones in irq_desc until we | |
146 | * cleaned up the direct references and switched everything over to | |
147 | * irq_data. | |
148 | */ | |
149 | struct irq_data { | |
150 | unsigned int irq; | |
151 | unsigned int node; | |
91c49917 | 152 | unsigned int state_use_accessors; |
ff7dcd44 TG |
153 | struct irq_chip *chip; |
154 | void *handler_data; | |
155 | void *chip_data; | |
156 | struct msi_desc *msi_desc; | |
157 | #ifdef CONFIG_SMP | |
158 | cpumask_var_t affinity; | |
159 | #endif | |
ff7dcd44 TG |
160 | }; |
161 | ||
f230b6d5 TG |
162 | /* |
163 | * Bit masks for irq_data.state | |
164 | * | |
876dbd4c | 165 | * IRQD_TRIGGER_MASK - Mask for the trigger type bits |
f230b6d5 | 166 | * IRQD_SETAFFINITY_PENDING - Affinity setting is pending |
a005677b TG |
167 | * IRQD_NO_BALANCING - Balancing disabled for this IRQ |
168 | * IRQD_PER_CPU - Interrupt is per cpu | |
2bdd1055 | 169 | * IRQD_AFFINITY_SET - Interrupt affinity was set |
876dbd4c | 170 | * IRQD_LEVEL - Interrupt is level triggered |
7f94226f TG |
171 | * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup |
172 | * from suspend | |
e1ef8241 TG |
173 | * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process |
174 | * context | |
f230b6d5 TG |
175 | */ |
176 | enum { | |
876dbd4c | 177 | IRQD_TRIGGER_MASK = 0xf, |
a005677b TG |
178 | IRQD_SETAFFINITY_PENDING = (1 << 8), |
179 | IRQD_NO_BALANCING = (1 << 10), | |
180 | IRQD_PER_CPU = (1 << 11), | |
2bdd1055 | 181 | IRQD_AFFINITY_SET = (1 << 12), |
876dbd4c | 182 | IRQD_LEVEL = (1 << 13), |
7f94226f | 183 | IRQD_WAKEUP_STATE = (1 << 14), |
e1ef8241 | 184 | IRQD_MOVE_PCNTXT = (1 << 15), |
f230b6d5 TG |
185 | }; |
186 | ||
187 | static inline bool irqd_is_setaffinity_pending(struct irq_data *d) | |
188 | { | |
189 | return d->state_use_accessors & IRQD_SETAFFINITY_PENDING; | |
190 | } | |
191 | ||
a005677b TG |
192 | static inline bool irqd_is_per_cpu(struct irq_data *d) |
193 | { | |
194 | return d->state_use_accessors & IRQD_PER_CPU; | |
195 | } | |
196 | ||
197 | static inline bool irqd_can_balance(struct irq_data *d) | |
198 | { | |
199 | return !(d->state_use_accessors & (IRQD_PER_CPU | IRQD_NO_BALANCING)); | |
200 | } | |
201 | ||
2bdd1055 TG |
202 | static inline bool irqd_affinity_was_set(struct irq_data *d) |
203 | { | |
204 | return d->state_use_accessors & IRQD_AFFINITY_SET; | |
205 | } | |
206 | ||
876dbd4c TG |
207 | static inline u32 irqd_get_trigger_type(struct irq_data *d) |
208 | { | |
209 | return d->state_use_accessors & IRQD_TRIGGER_MASK; | |
210 | } | |
211 | ||
212 | /* | |
213 | * Must only be called inside irq_chip.irq_set_type() functions. | |
214 | */ | |
215 | static inline void irqd_set_trigger_type(struct irq_data *d, u32 type) | |
216 | { | |
217 | d->state_use_accessors &= ~IRQD_TRIGGER_MASK; | |
218 | d->state_use_accessors |= type & IRQD_TRIGGER_MASK; | |
219 | } | |
220 | ||
221 | static inline bool irqd_is_level_type(struct irq_data *d) | |
222 | { | |
223 | return d->state_use_accessors & IRQD_LEVEL; | |
224 | } | |
225 | ||
7f94226f TG |
226 | static inline bool irqd_is_wakeup_set(struct irq_data *d) |
227 | { | |
228 | return d->state_use_accessors & IRQD_WAKEUP_STATE; | |
229 | } | |
230 | ||
e1ef8241 TG |
231 | static inline bool irqd_can_move_in_process_context(struct irq_data *d) |
232 | { | |
233 | return d->state_use_accessors & IRQD_MOVE_PCNTXT; | |
234 | } | |
235 | ||
8fee5c36 | 236 | /** |
6a6de9ef | 237 | * struct irq_chip - hardware interrupt chip descriptor |
8fee5c36 IM |
238 | * |
239 | * @name: name for /proc/interrupts | |
f8822657 TG |
240 | * @startup: deprecated, replaced by irq_startup |
241 | * @shutdown: deprecated, replaced by irq_shutdown | |
242 | * @enable: deprecated, replaced by irq_enable | |
243 | * @disable: deprecated, replaced by irq_disable | |
244 | * @ack: deprecated, replaced by irq_ack | |
245 | * @mask: deprecated, replaced by irq_mask | |
246 | * @mask_ack: deprecated, replaced by irq_mask_ack | |
247 | * @unmask: deprecated, replaced by irq_unmask | |
248 | * @eoi: deprecated, replaced by irq_eoi | |
249 | * @end: deprecated, will go away with __do_IRQ() | |
250 | * @set_affinity: deprecated, replaced by irq_set_affinity | |
251 | * @retrigger: deprecated, replaced by irq_retrigger | |
252 | * @set_type: deprecated, replaced by irq_set_type | |
253 | * @set_wake: deprecated, replaced by irq_wake | |
254 | * @bus_lock: deprecated, replaced by irq_bus_lock | |
255 | * @bus_sync_unlock: deprecated, replaced by irq_bus_sync_unlock | |
8fee5c36 | 256 | * |
f8822657 TG |
257 | * @irq_startup: start up the interrupt (defaults to ->enable if NULL) |
258 | * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL) | |
259 | * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL) | |
260 | * @irq_disable: disable the interrupt | |
261 | * @irq_ack: start of a new interrupt | |
262 | * @irq_mask: mask an interrupt source | |
263 | * @irq_mask_ack: ack and mask an interrupt source | |
264 | * @irq_unmask: unmask an interrupt source | |
265 | * @irq_eoi: end of interrupt | |
266 | * @irq_set_affinity: set the CPU affinity on SMP machines | |
267 | * @irq_retrigger: resend an IRQ to the CPU | |
268 | * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ | |
269 | * @irq_set_wake: enable/disable power-management wake-on of an IRQ | |
270 | * @irq_bus_lock: function to lock access to slow bus (i2c) chips | |
271 | * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips | |
2bff17ad | 272 | * @flags: chip specific flags |
70aedd24 | 273 | * |
8fee5c36 | 274 | * @release: release function solely used by UML |
1da177e4 | 275 | */ |
6a6de9ef TG |
276 | struct irq_chip { |
277 | const char *name; | |
bd151412 | 278 | #ifndef CONFIG_GENERIC_HARDIRQS_NO_DEPRECATED |
71d218b7 IM |
279 | unsigned int (*startup)(unsigned int irq); |
280 | void (*shutdown)(unsigned int irq); | |
281 | void (*enable)(unsigned int irq); | |
282 | void (*disable)(unsigned int irq); | |
6a6de9ef | 283 | |
71d218b7 | 284 | void (*ack)(unsigned int irq); |
6a6de9ef TG |
285 | void (*mask)(unsigned int irq); |
286 | void (*mask_ack)(unsigned int irq); | |
287 | void (*unmask)(unsigned int irq); | |
47c2a3aa | 288 | void (*eoi)(unsigned int irq); |
6a6de9ef | 289 | |
71d218b7 | 290 | void (*end)(unsigned int irq); |
d5dedd45 | 291 | int (*set_affinity)(unsigned int irq, |
0de26520 | 292 | const struct cpumask *dest); |
c0ad90a3 | 293 | int (*retrigger)(unsigned int irq); |
6a6de9ef TG |
294 | int (*set_type)(unsigned int irq, unsigned int flow_type); |
295 | int (*set_wake)(unsigned int irq, unsigned int on); | |
c0ad90a3 | 296 | |
70aedd24 TG |
297 | void (*bus_lock)(unsigned int irq); |
298 | void (*bus_sync_unlock)(unsigned int irq); | |
bd151412 | 299 | #endif |
f8822657 TG |
300 | unsigned int (*irq_startup)(struct irq_data *data); |
301 | void (*irq_shutdown)(struct irq_data *data); | |
302 | void (*irq_enable)(struct irq_data *data); | |
303 | void (*irq_disable)(struct irq_data *data); | |
304 | ||
305 | void (*irq_ack)(struct irq_data *data); | |
306 | void (*irq_mask)(struct irq_data *data); | |
307 | void (*irq_mask_ack)(struct irq_data *data); | |
308 | void (*irq_unmask)(struct irq_data *data); | |
309 | void (*irq_eoi)(struct irq_data *data); | |
310 | ||
311 | int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force); | |
312 | int (*irq_retrigger)(struct irq_data *data); | |
313 | int (*irq_set_type)(struct irq_data *data, unsigned int flow_type); | |
314 | int (*irq_set_wake)(struct irq_data *data, unsigned int on); | |
315 | ||
316 | void (*irq_bus_lock)(struct irq_data *data); | |
317 | void (*irq_bus_sync_unlock)(struct irq_data *data); | |
318 | ||
2bff17ad TG |
319 | unsigned long flags; |
320 | ||
b77d6adc PBG |
321 | /* Currently used only by UML, might disappear one day.*/ |
322 | #ifdef CONFIG_IRQ_RELEASE_METHOD | |
71d218b7 | 323 | void (*release)(unsigned int irq, void *dev_id); |
b77d6adc | 324 | #endif |
1da177e4 LT |
325 | }; |
326 | ||
d4d5e089 TG |
327 | /* |
328 | * irq_chip specific flags | |
329 | * | |
330 | * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type() | |
331 | */ | |
332 | enum { | |
333 | IRQCHIP_SET_TYPE_MASKED = (1 << 0), | |
334 | }; | |
335 | ||
e144710b TG |
336 | /* This include will go away once we isolated irq_desc usage to core code */ |
337 | #include <linux/irqdesc.h> | |
0b8f1efa | 338 | |
34ffdb72 IM |
339 | /* |
340 | * Pick up the arch-dependent methods: | |
341 | */ | |
342 | #include <asm/hw_irq.h> | |
1da177e4 | 343 | |
b683de2b TG |
344 | #ifndef NR_IRQS_LEGACY |
345 | # define NR_IRQS_LEGACY 0 | |
346 | #endif | |
347 | ||
1318a481 TG |
348 | #ifndef ARCH_IRQ_INIT_FLAGS |
349 | # define ARCH_IRQ_INIT_FLAGS 0 | |
350 | #endif | |
351 | ||
c1594b77 | 352 | #define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS |
1318a481 | 353 | |
e144710b | 354 | struct irqaction; |
06fcb0c6 | 355 | extern int setup_irq(unsigned int irq, struct irqaction *new); |
cbf94f06 | 356 | extern void remove_irq(unsigned int irq, struct irqaction *act); |
1da177e4 LT |
357 | |
358 | #ifdef CONFIG_GENERIC_HARDIRQS | |
06fcb0c6 | 359 | |
3a3856d0 | 360 | #if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ) |
c777ac55 | 361 | void move_native_irq(int irq); |
e7b946e9 | 362 | void move_masked_irq(int irq); |
e144710b TG |
363 | #else |
364 | static inline void move_native_irq(int irq) { } | |
365 | static inline void move_masked_irq(int irq) { } | |
366 | #endif | |
54d5d424 | 367 | |
1da177e4 | 368 | extern int no_irq_affinity; |
1da177e4 | 369 | |
6a6de9ef | 370 | /* Handle irq action chains: */ |
bedd30d9 | 371 | extern irqreturn_t handle_IRQ_event(unsigned int irq, struct irqaction *action); |
6a6de9ef TG |
372 | |
373 | /* | |
374 | * Built-in IRQ handlers for various IRQ types, | |
bebd04cc | 375 | * callable via desc->handle_irq() |
6a6de9ef | 376 | */ |
ec701584 HH |
377 | extern void handle_level_irq(unsigned int irq, struct irq_desc *desc); |
378 | extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc); | |
379 | extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc); | |
380 | extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc); | |
381 | extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc); | |
382 | extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc); | |
31b47cf7 | 383 | extern void handle_nested_irq(unsigned int irq); |
6a6de9ef | 384 | |
6a6de9ef | 385 | /* Handling of unhandled and spurious interrupts: */ |
34ffdb72 | 386 | extern void note_interrupt(unsigned int irq, struct irq_desc *desc, |
bedd30d9 | 387 | irqreturn_t action_ret); |
1da177e4 | 388 | |
a4633adc | 389 | |
6a6de9ef TG |
390 | /* Enable/disable irq debugging output: */ |
391 | extern int noirqdebug_setup(char *str); | |
392 | ||
393 | /* Checks whether the interrupt can be requested by request_irq(): */ | |
394 | extern int can_request_irq(unsigned int irq, unsigned long irqflags); | |
395 | ||
f8b5473f | 396 | /* Dummy irq-chip implementations: */ |
6a6de9ef | 397 | extern struct irq_chip no_irq_chip; |
f8b5473f | 398 | extern struct irq_chip dummy_irq_chip; |
6a6de9ef | 399 | |
145fc655 IM |
400 | extern void |
401 | set_irq_chip_and_handler(unsigned int irq, struct irq_chip *chip, | |
402 | irq_flow_handler_t handle); | |
6a6de9ef | 403 | extern void |
a460e745 IM |
404 | set_irq_chip_and_handler_name(unsigned int irq, struct irq_chip *chip, |
405 | irq_flow_handler_t handle, const char *name); | |
406 | ||
6a6de9ef | 407 | extern void |
a460e745 IM |
408 | __set_irq_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained, |
409 | const char *name); | |
1da177e4 | 410 | |
6a6de9ef TG |
411 | /* |
412 | * Set a highlevel flow handler for a given IRQ: | |
413 | */ | |
414 | static inline void | |
57a58a94 | 415 | set_irq_handler(unsigned int irq, irq_flow_handler_t handle) |
6a6de9ef | 416 | { |
a460e745 | 417 | __set_irq_handler(irq, handle, 0, NULL); |
6a6de9ef TG |
418 | } |
419 | ||
420 | /* | |
421 | * Set a highlevel chained flow handler for a given IRQ. | |
422 | * (a chained handler is automatically enabled and set to | |
423 | * IRQ_NOREQUEST and IRQ_NOPROBE) | |
424 | */ | |
425 | static inline void | |
a0cd9ca2 | 426 | set_irq_chained_handler(unsigned int irq, irq_flow_handler_t handle) |
6a6de9ef | 427 | { |
a460e745 | 428 | __set_irq_handler(irq, handle, 1, NULL); |
6a6de9ef TG |
429 | } |
430 | ||
44247184 TG |
431 | void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set); |
432 | ||
433 | static inline void irq_set_status_flags(unsigned int irq, unsigned long set) | |
434 | { | |
435 | irq_modify_status(irq, 0, set); | |
436 | } | |
437 | ||
438 | static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr) | |
439 | { | |
440 | irq_modify_status(irq, clr, 0); | |
441 | } | |
442 | ||
a0cd9ca2 | 443 | static inline void irq_set_noprobe(unsigned int irq) |
44247184 TG |
444 | { |
445 | irq_modify_status(irq, 0, IRQ_NOPROBE); | |
446 | } | |
447 | ||
a0cd9ca2 | 448 | static inline void irq_set_probe(unsigned int irq) |
44247184 TG |
449 | { |
450 | irq_modify_status(irq, IRQ_NOPROBE, 0); | |
451 | } | |
46f4f8f6 | 452 | |
6f91a52d TG |
453 | static inline void irq_set_nested_thread(unsigned int irq, bool nest) |
454 | { | |
455 | if (nest) | |
456 | irq_set_status_flags(irq, IRQ_NESTED_THREAD); | |
457 | else | |
458 | irq_clear_status_flags(irq, IRQ_NESTED_THREAD); | |
459 | } | |
460 | ||
3a16d713 | 461 | /* Handle dynamic irq creation and destruction */ |
d047f53a | 462 | extern unsigned int create_irq_nr(unsigned int irq_want, int node); |
3a16d713 EB |
463 | extern int create_irq(void); |
464 | extern void destroy_irq(unsigned int irq); | |
465 | ||
b7b29338 TG |
466 | /* |
467 | * Dynamic irq helper functions. Obsolete. Use irq_alloc_desc* and | |
468 | * irq_free_desc instead. | |
469 | */ | |
3a16d713 | 470 | extern void dynamic_irq_cleanup(unsigned int irq); |
b7b29338 TG |
471 | static inline void dynamic_irq_init(unsigned int irq) |
472 | { | |
473 | dynamic_irq_cleanup(irq); | |
474 | } | |
dd87eb3a | 475 | |
3a16d713 | 476 | /* Set/get chip/data for an IRQ: */ |
a0cd9ca2 TG |
477 | extern int irq_set_chip(unsigned int irq, struct irq_chip *chip); |
478 | extern int irq_set_handler_data(unsigned int irq, void *data); | |
479 | extern int irq_set_chip_data(unsigned int irq, void *data); | |
480 | extern int irq_set_irq_type(unsigned int irq, unsigned int type); | |
481 | extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry); | |
f303a6dd | 482 | extern struct irq_data *irq_get_irq_data(unsigned int irq); |
dd87eb3a | 483 | |
a0cd9ca2 | 484 | static inline struct irq_chip *irq_get_chip(unsigned int irq) |
f303a6dd TG |
485 | { |
486 | struct irq_data *d = irq_get_irq_data(irq); | |
487 | return d ? d->chip : NULL; | |
488 | } | |
489 | ||
490 | static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d) | |
491 | { | |
492 | return d->chip; | |
493 | } | |
494 | ||
a0cd9ca2 | 495 | static inline void *irq_get_chip_data(unsigned int irq) |
f303a6dd TG |
496 | { |
497 | struct irq_data *d = irq_get_irq_data(irq); | |
498 | return d ? d->chip_data : NULL; | |
499 | } | |
500 | ||
501 | static inline void *irq_data_get_irq_chip_data(struct irq_data *d) | |
502 | { | |
503 | return d->chip_data; | |
504 | } | |
505 | ||
a0cd9ca2 | 506 | static inline void *irq_get_handler_data(unsigned int irq) |
f303a6dd TG |
507 | { |
508 | struct irq_data *d = irq_get_irq_data(irq); | |
509 | return d ? d->handler_data : NULL; | |
510 | } | |
511 | ||
a0cd9ca2 | 512 | static inline void *irq_data_get_irq_handler_data(struct irq_data *d) |
f303a6dd TG |
513 | { |
514 | return d->handler_data; | |
515 | } | |
516 | ||
a0cd9ca2 | 517 | static inline struct msi_desc *irq_get_msi_desc(unsigned int irq) |
f303a6dd TG |
518 | { |
519 | struct irq_data *d = irq_get_irq_data(irq); | |
520 | return d ? d->msi_desc : NULL; | |
521 | } | |
522 | ||
523 | static inline struct msi_desc *irq_data_get_msi(struct irq_data *d) | |
524 | { | |
525 | return d->msi_desc; | |
526 | } | |
527 | ||
a0cd9ca2 TG |
528 | #ifndef CONFIG_GENERIC_HARDIRQS_NO_COMPAT |
529 | /* Please do not use: Use the replacement functions instead */ | |
530 | static inline int set_irq_chip(unsigned int irq, struct irq_chip *chip) | |
531 | { | |
532 | return irq_set_chip(irq, chip); | |
533 | } | |
534 | static inline int set_irq_data(unsigned int irq, void *data) | |
535 | { | |
536 | return irq_set_handler_data(irq, data); | |
537 | } | |
538 | static inline int set_irq_chip_data(unsigned int irq, void *data) | |
539 | { | |
540 | return irq_set_chip_data(irq, data); | |
541 | } | |
542 | static inline int set_irq_type(unsigned int irq, unsigned int type) | |
543 | { | |
544 | return irq_set_irq_type(irq, type); | |
545 | } | |
546 | static inline int set_irq_msi(unsigned int irq, struct msi_desc *entry) | |
547 | { | |
548 | return irq_set_msi_desc(irq, entry); | |
549 | } | |
550 | static inline struct irq_chip *get_irq_chip(unsigned int irq) | |
551 | { | |
552 | return irq_get_chip(irq); | |
553 | } | |
554 | static inline void *get_irq_chip_data(unsigned int irq) | |
555 | { | |
556 | return irq_get_chip_data(irq); | |
557 | } | |
558 | static inline void *get_irq_data(unsigned int irq) | |
559 | { | |
560 | return irq_get_handler_data(irq); | |
561 | } | |
562 | static inline void *irq_data_get_irq_data(struct irq_data *d) | |
563 | { | |
564 | return irq_data_get_irq_handler_data(d); | |
565 | } | |
566 | static inline struct msi_desc *get_irq_msi(unsigned int irq) | |
567 | { | |
568 | return irq_get_msi_desc(irq); | |
569 | } | |
570 | static inline void set_irq_noprobe(unsigned int irq) | |
571 | { | |
572 | irq_set_noprobe(irq); | |
573 | } | |
574 | static inline void set_irq_probe(unsigned int irq) | |
575 | { | |
576 | irq_set_probe(irq); | |
577 | } | |
6f91a52d TG |
578 | static inline void set_irq_nested_thread(unsigned int irq, int nest) |
579 | { | |
580 | irq_set_nested_thread(irq, nest); | |
581 | } | |
a0cd9ca2 TG |
582 | #endif |
583 | ||
1f5a5b87 TG |
584 | int irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node); |
585 | void irq_free_descs(unsigned int irq, unsigned int cnt); | |
06f6c339 | 586 | int irq_reserve_irqs(unsigned int from, unsigned int cnt); |
1f5a5b87 TG |
587 | |
588 | static inline int irq_alloc_desc(int node) | |
589 | { | |
590 | return irq_alloc_descs(-1, 0, 1, node); | |
591 | } | |
592 | ||
593 | static inline int irq_alloc_desc_at(unsigned int at, int node) | |
594 | { | |
595 | return irq_alloc_descs(at, at, 1, node); | |
596 | } | |
597 | ||
598 | static inline int irq_alloc_desc_from(unsigned int from, int node) | |
599 | { | |
600 | return irq_alloc_descs(-1, from, 1, node); | |
601 | } | |
602 | ||
603 | static inline void irq_free_desc(unsigned int irq) | |
604 | { | |
605 | irq_free_descs(irq, 1); | |
606 | } | |
607 | ||
639bd12f PM |
608 | static inline int irq_reserve_irq(unsigned int irq) |
609 | { | |
610 | return irq_reserve_irqs(irq, 1); | |
611 | } | |
612 | ||
6a6de9ef | 613 | #endif /* CONFIG_GENERIC_HARDIRQS */ |
1da177e4 | 614 | |
06fcb0c6 | 615 | #endif /* !CONFIG_S390 */ |
1da177e4 | 616 | |
06fcb0c6 | 617 | #endif /* _LINUX_IRQ_H */ |