genirq: Introduce struct irq_common_data to host shared irq data
[deliverable/linux.git] / include / linux / irq.h
CommitLineData
06fcb0c6
IM
1#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
1da177e4
LT
3
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
23f9b317 12#include <linux/smp.h>
1da177e4
LT
13#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
503e5763 17#include <linux/gfp.h>
75ffc007 18#include <linux/irqhandler.h>
908dcecd 19#include <linux/irqreturn.h>
dd3a1db9 20#include <linux/irqnr.h>
77904fd6 21#include <linux/errno.h>
503e5763 22#include <linux/topology.h>
3aa551c9 23#include <linux/wait.h>
332fd7c4 24#include <linux/io.h>
1da177e4
LT
25
26#include <asm/irq.h>
27#include <asm/ptrace.h>
7d12e780 28#include <asm/irq_regs.h>
1da177e4 29
ab7798ff 30struct seq_file;
ec53cf23 31struct module;
515085ef 32struct msi_msg;
1b7047ed 33enum irqchip_irq_state;
57a58a94 34
1da177e4
LT
35/*
36 * IRQ line status.
6e213616 37 *
5d4d8fc9
TG
38 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
39 *
40 * IRQ_TYPE_NONE - default, unspecified type
41 * IRQ_TYPE_EDGE_RISING - rising edge triggered
42 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
43 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
44 * IRQ_TYPE_LEVEL_HIGH - high level triggered
45 * IRQ_TYPE_LEVEL_LOW - low level triggered
46 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
47 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
3fca40c7
BH
48 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
49 * to setup the HW to a sane default (used
50 * by irqdomain map() callbacks to synchronize
51 * the HW state and SW flags for a newly
52 * allocated descriptor).
53 *
5d4d8fc9
TG
54 * IRQ_TYPE_PROBE - Special flag for probing in progress
55 *
56 * Bits which can be modified via irq_set/clear/modify_status_flags()
57 * IRQ_LEVEL - Interrupt is level type. Will be also
58 * updated in the code when the above trigger
0911f124 59 * bits are modified via irq_set_irq_type()
5d4d8fc9
TG
60 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
61 * it from affinity setting
62 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
63 * IRQ_NOREQUEST - Interrupt cannot be requested via
64 * request_irq()
7f1b1244 65 * IRQ_NOTHREAD - Interrupt cannot be threaded
5d4d8fc9
TG
66 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
67 * request/setup_irq()
68 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
69 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
70 * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
31d9d9b6 71 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
b39898cd
TG
72 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
73 * it from the spurious interrupt detection
74 * mechanism and from core side polling.
1da177e4 75 */
5d4d8fc9
TG
76enum {
77 IRQ_TYPE_NONE = 0x00000000,
78 IRQ_TYPE_EDGE_RISING = 0x00000001,
79 IRQ_TYPE_EDGE_FALLING = 0x00000002,
80 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
81 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
82 IRQ_TYPE_LEVEL_LOW = 0x00000008,
83 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
84 IRQ_TYPE_SENSE_MASK = 0x0000000f,
3fca40c7 85 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
5d4d8fc9
TG
86
87 IRQ_TYPE_PROBE = 0x00000010,
88
89 IRQ_LEVEL = (1 << 8),
90 IRQ_PER_CPU = (1 << 9),
91 IRQ_NOPROBE = (1 << 10),
92 IRQ_NOREQUEST = (1 << 11),
93 IRQ_NOAUTOEN = (1 << 12),
94 IRQ_NO_BALANCING = (1 << 13),
95 IRQ_MOVE_PCNTXT = (1 << 14),
96 IRQ_NESTED_THREAD = (1 << 15),
7f1b1244 97 IRQ_NOTHREAD = (1 << 16),
31d9d9b6 98 IRQ_PER_CPU_DEVID = (1 << 17),
b39898cd 99 IRQ_IS_POLLED = (1 << 18),
5d4d8fc9 100};
950f4427 101
44247184
TG
102#define IRQF_MODIFY_MASK \
103 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
872434d6 104 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
b39898cd
TG
105 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
106 IRQ_IS_POLLED)
44247184 107
8f53f924
TG
108#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
109
3b8249e7
TG
110/*
111 * Return value for chip->irq_set_affinity()
112 *
113 * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
114 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
2cb62547
JL
115 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
116 * support stacked irqchips, which indicates skipping
117 * all descendent irqchips.
3b8249e7
TG
118 */
119enum {
120 IRQ_SET_MASK_OK = 0,
121 IRQ_SET_MASK_OK_NOCOPY,
2cb62547 122 IRQ_SET_MASK_OK_DONE,
3b8249e7
TG
123};
124
5b912c10 125struct msi_desc;
08a543ad 126struct irq_domain;
6a6de9ef 127
ff7dcd44 128/**
0d0b4c86
JL
129 * struct irq_common_data - per irq data shared by all irqchips
130 * @state_use_accessors: status information for irq chip functions.
131 * Use accessor functions to deal with it
132 */
133struct irq_common_data {
134 unsigned int state_use_accessors;
135};
136
137/**
138 * struct irq_data - per irq chip data passed down to chip functions
966dc736 139 * @mask: precomputed bitmask for accessing the chip registers
ff7dcd44 140 * @irq: interrupt number
08a543ad 141 * @hwirq: hardware interrupt number, local to the interrupt domain
ff7dcd44 142 * @node: node index useful for balancing
0d0b4c86 143 * @common: point to data shared by all irqchips
ff7dcd44 144 * @chip: low level interrupt hardware access
08a543ad
GL
145 * @domain: Interrupt translation domain; responsible for mapping
146 * between hwirq number and linux irq number.
f8264e34
JL
147 * @parent_data: pointer to parent struct irq_data to support hierarchy
148 * irq_domain
ff7dcd44
TG
149 * @handler_data: per-IRQ data for the irq_chip methods
150 * @chip_data: platform-specific per-chip private data for the chip
151 * methods, to allow shared chip implementations
152 * @msi_desc: MSI descriptor
153 * @affinity: IRQ affinity on SMP
ff7dcd44
TG
154 *
155 * The fields here need to overlay the ones in irq_desc until we
156 * cleaned up the direct references and switched everything over to
157 * irq_data.
158 */
159struct irq_data {
966dc736 160 u32 mask;
ff7dcd44 161 unsigned int irq;
08a543ad 162 unsigned long hwirq;
ff7dcd44 163 unsigned int node;
0d0b4c86 164 struct irq_common_data *common;
ff7dcd44 165 struct irq_chip *chip;
08a543ad 166 struct irq_domain *domain;
f8264e34
JL
167#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
168 struct irq_data *parent_data;
169#endif
ff7dcd44
TG
170 void *handler_data;
171 void *chip_data;
172 struct msi_desc *msi_desc;
ff7dcd44 173 cpumask_var_t affinity;
ff7dcd44
TG
174};
175
f230b6d5 176/*
0d0b4c86 177 * Bit masks for irq_common_data.state_use_accessors
f230b6d5 178 *
876dbd4c 179 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
f230b6d5 180 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
a005677b
TG
181 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
182 * IRQD_PER_CPU - Interrupt is per cpu
2bdd1055 183 * IRQD_AFFINITY_SET - Interrupt affinity was set
876dbd4c 184 * IRQD_LEVEL - Interrupt is level triggered
7f94226f
TG
185 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
186 * from suspend
e1ef8241
TG
187 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
188 * context
32f4125e
TG
189 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
190 * IRQD_IRQ_MASKED - Masked state of the interrupt
191 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
b76f1674 192 * IRQD_WAKEUP_ARMED - Wakeup mode armed
f230b6d5
TG
193 */
194enum {
876dbd4c 195 IRQD_TRIGGER_MASK = 0xf,
a005677b
TG
196 IRQD_SETAFFINITY_PENDING = (1 << 8),
197 IRQD_NO_BALANCING = (1 << 10),
198 IRQD_PER_CPU = (1 << 11),
2bdd1055 199 IRQD_AFFINITY_SET = (1 << 12),
876dbd4c 200 IRQD_LEVEL = (1 << 13),
7f94226f 201 IRQD_WAKEUP_STATE = (1 << 14),
e1ef8241 202 IRQD_MOVE_PCNTXT = (1 << 15),
801a0e9a 203 IRQD_IRQ_DISABLED = (1 << 16),
32f4125e
TG
204 IRQD_IRQ_MASKED = (1 << 17),
205 IRQD_IRQ_INPROGRESS = (1 << 18),
b76f1674 206 IRQD_WAKEUP_ARMED = (1 << 19),
f230b6d5
TG
207};
208
0d0b4c86
JL
209#define __irqd_to_state(d) ((d)->common->state_use_accessors)
210
f230b6d5
TG
211static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
212{
0d0b4c86 213 return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
f230b6d5
TG
214}
215
a005677b
TG
216static inline bool irqd_is_per_cpu(struct irq_data *d)
217{
0d0b4c86 218 return __irqd_to_state(d) & IRQD_PER_CPU;
a005677b
TG
219}
220
221static inline bool irqd_can_balance(struct irq_data *d)
222{
0d0b4c86 223 return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
a005677b
TG
224}
225
2bdd1055
TG
226static inline bool irqd_affinity_was_set(struct irq_data *d)
227{
0d0b4c86 228 return __irqd_to_state(d) & IRQD_AFFINITY_SET;
2bdd1055
TG
229}
230
ee38c04b
TG
231static inline void irqd_mark_affinity_was_set(struct irq_data *d)
232{
0d0b4c86 233 __irqd_to_state(d) |= IRQD_AFFINITY_SET;
ee38c04b
TG
234}
235
876dbd4c
TG
236static inline u32 irqd_get_trigger_type(struct irq_data *d)
237{
0d0b4c86 238 return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
876dbd4c
TG
239}
240
241/*
242 * Must only be called inside irq_chip.irq_set_type() functions.
243 */
244static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
245{
0d0b4c86
JL
246 __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
247 __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
876dbd4c
TG
248}
249
250static inline bool irqd_is_level_type(struct irq_data *d)
251{
0d0b4c86 252 return __irqd_to_state(d) & IRQD_LEVEL;
876dbd4c
TG
253}
254
7f94226f
TG
255static inline bool irqd_is_wakeup_set(struct irq_data *d)
256{
0d0b4c86 257 return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
7f94226f
TG
258}
259
e1ef8241
TG
260static inline bool irqd_can_move_in_process_context(struct irq_data *d)
261{
0d0b4c86 262 return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
e1ef8241
TG
263}
264
801a0e9a
TG
265static inline bool irqd_irq_disabled(struct irq_data *d)
266{
0d0b4c86 267 return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
801a0e9a
TG
268}
269
32f4125e
TG
270static inline bool irqd_irq_masked(struct irq_data *d)
271{
0d0b4c86 272 return __irqd_to_state(d) & IRQD_IRQ_MASKED;
32f4125e
TG
273}
274
275static inline bool irqd_irq_inprogress(struct irq_data *d)
276{
0d0b4c86 277 return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
32f4125e
TG
278}
279
b76f1674
TG
280static inline bool irqd_is_wakeup_armed(struct irq_data *d)
281{
0d0b4c86 282 return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
b76f1674
TG
283}
284
285
9cff60df
TG
286/*
287 * Functions for chained handlers which can be enabled/disabled by the
288 * standard disable_irq/enable_irq calls. Must be called with
289 * irq_desc->lock held.
290 */
291static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
292{
0d0b4c86 293 __irqd_to_state(d) |= IRQD_IRQ_INPROGRESS;
9cff60df
TG
294}
295
296static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
297{
0d0b4c86 298 __irqd_to_state(d) &= ~IRQD_IRQ_INPROGRESS;
9cff60df
TG
299}
300
a699e4e4
GL
301static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
302{
303 return d->hwirq;
304}
305
8fee5c36 306/**
6a6de9ef 307 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36
IM
308 *
309 * @name: name for /proc/interrupts
f8822657
TG
310 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
311 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
312 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
313 * @irq_disable: disable the interrupt
314 * @irq_ack: start of a new interrupt
315 * @irq_mask: mask an interrupt source
316 * @irq_mask_ack: ack and mask an interrupt source
317 * @irq_unmask: unmask an interrupt source
318 * @irq_eoi: end of interrupt
319 * @irq_set_affinity: set the CPU affinity on SMP machines
320 * @irq_retrigger: resend an IRQ to the CPU
321 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
322 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
323 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
324 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
0fdb4b25
DD
325 * @irq_cpu_online: configure an interrupt source for a secondary CPU
326 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
cfefd21e
TG
327 * @irq_suspend: function called from core code on suspend once per chip
328 * @irq_resume: function called from core code on resume once per chip
329 * @irq_pm_shutdown: function called from core code on shutdown once per chip
d0051816 330 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
ab7798ff 331 * @irq_print_chip: optional to print special chip info in show_interrupts
c1bacbae
TG
332 * @irq_request_resources: optional to request resources before calling
333 * any other callback related to this irq
334 * @irq_release_resources: optional to release resources acquired with
335 * irq_request_resources
515085ef 336 * @irq_compose_msi_msg: optional to compose message content for MSI
9dde55b7 337 * @irq_write_msi_msg: optional to write message content for MSI
1b7047ed
MZ
338 * @irq_get_irqchip_state: return the internal state of an interrupt
339 * @irq_set_irqchip_state: set the internal state of a interrupt
0a4377de 340 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
2bff17ad 341 * @flags: chip specific flags
1da177e4 342 */
6a6de9ef
TG
343struct irq_chip {
344 const char *name;
f8822657
TG
345 unsigned int (*irq_startup)(struct irq_data *data);
346 void (*irq_shutdown)(struct irq_data *data);
347 void (*irq_enable)(struct irq_data *data);
348 void (*irq_disable)(struct irq_data *data);
349
350 void (*irq_ack)(struct irq_data *data);
351 void (*irq_mask)(struct irq_data *data);
352 void (*irq_mask_ack)(struct irq_data *data);
353 void (*irq_unmask)(struct irq_data *data);
354 void (*irq_eoi)(struct irq_data *data);
355
356 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
357 int (*irq_retrigger)(struct irq_data *data);
358 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
359 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
360
361 void (*irq_bus_lock)(struct irq_data *data);
362 void (*irq_bus_sync_unlock)(struct irq_data *data);
363
0fdb4b25
DD
364 void (*irq_cpu_online)(struct irq_data *data);
365 void (*irq_cpu_offline)(struct irq_data *data);
366
cfefd21e
TG
367 void (*irq_suspend)(struct irq_data *data);
368 void (*irq_resume)(struct irq_data *data);
369 void (*irq_pm_shutdown)(struct irq_data *data);
370
d0051816
TG
371 void (*irq_calc_mask)(struct irq_data *data);
372
ab7798ff 373 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
c1bacbae
TG
374 int (*irq_request_resources)(struct irq_data *data);
375 void (*irq_release_resources)(struct irq_data *data);
ab7798ff 376
515085ef 377 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
9dde55b7 378 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
515085ef 379
1b7047ed
MZ
380 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
381 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
382
0a4377de
JL
383 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
384
2bff17ad 385 unsigned long flags;
1da177e4
LT
386};
387
d4d5e089
TG
388/*
389 * irq_chip specific flags
390 *
77694b40
TG
391 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
392 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
d209a699 393 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
b3d42232
TG
394 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
395 * when irq enabled
60f96b41 396 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
4f6e4f71 397 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
328a4978 398 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
d4d5e089
TG
399 */
400enum {
401 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
77694b40 402 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
d209a699 403 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
b3d42232 404 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
60f96b41 405 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
dc9b229a 406 IRQCHIP_ONESHOT_SAFE = (1 << 5),
328a4978 407 IRQCHIP_EOI_THREADED = (1 << 6),
d4d5e089
TG
408};
409
e144710b
TG
410/* This include will go away once we isolated irq_desc usage to core code */
411#include <linux/irqdesc.h>
0b8f1efa 412
34ffdb72
IM
413/*
414 * Pick up the arch-dependent methods:
415 */
416#include <asm/hw_irq.h>
1da177e4 417
b683de2b
TG
418#ifndef NR_IRQS_LEGACY
419# define NR_IRQS_LEGACY 0
420#endif
421
1318a481
TG
422#ifndef ARCH_IRQ_INIT_FLAGS
423# define ARCH_IRQ_INIT_FLAGS 0
424#endif
425
c1594b77 426#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
1318a481 427
e144710b 428struct irqaction;
06fcb0c6 429extern int setup_irq(unsigned int irq, struct irqaction *new);
cbf94f06 430extern void remove_irq(unsigned int irq, struct irqaction *act);
31d9d9b6
MZ
431extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
432extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
1da177e4 433
0fdb4b25
DD
434extern void irq_cpu_online(void);
435extern void irq_cpu_offline(void);
01f8fa4f
TG
436extern int irq_set_affinity_locked(struct irq_data *data,
437 const struct cpumask *cpumask, bool force);
0a4377de 438extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
0fdb4b25 439
3a3856d0 440#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
a439520f
TG
441void irq_move_irq(struct irq_data *data);
442void irq_move_masked_irq(struct irq_data *data);
e144710b 443#else
a439520f
TG
444static inline void irq_move_irq(struct irq_data *data) { }
445static inline void irq_move_masked_irq(struct irq_data *data) { }
e144710b 446#endif
54d5d424 447
1da177e4 448extern int no_irq_affinity;
1da177e4 449
293a7a0a
TG
450#ifdef CONFIG_HARDIRQS_SW_RESEND
451int irq_set_parent(int irq, int parent_irq);
452#else
453static inline int irq_set_parent(int irq, int parent_irq)
454{
455 return 0;
456}
457#endif
458
6a6de9ef
TG
459/*
460 * Built-in IRQ handlers for various IRQ types,
bebd04cc 461 * callable via desc->handle_irq()
6a6de9ef 462 */
ec701584
HH
463extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
464extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
465extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
0521c8fb 466extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
ec701584
HH
467extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
468extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
31d9d9b6 469extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
ec701584 470extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
31b47cf7 471extern void handle_nested_irq(unsigned int irq);
6a6de9ef 472
515085ef 473extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
85f08c17
JL
474#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
475extern void irq_chip_ack_parent(struct irq_data *data);
476extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
56e8abab
YC
477extern void irq_chip_mask_parent(struct irq_data *data);
478extern void irq_chip_unmask_parent(struct irq_data *data);
479extern void irq_chip_eoi_parent(struct irq_data *data);
480extern int irq_chip_set_affinity_parent(struct irq_data *data,
481 const struct cpumask *dest,
482 bool force);
08b55e2a 483extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
0a4377de
JL
484extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
485 void *vcpu_info);
85f08c17
JL
486#endif
487
6a6de9ef 488/* Handling of unhandled and spurious interrupts: */
34ffdb72 489extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
bedd30d9 490 irqreturn_t action_ret);
1da177e4 491
a4633adc 492
6a6de9ef
TG
493/* Enable/disable irq debugging output: */
494extern int noirqdebug_setup(char *str);
495
496/* Checks whether the interrupt can be requested by request_irq(): */
497extern int can_request_irq(unsigned int irq, unsigned long irqflags);
498
f8b5473f 499/* Dummy irq-chip implementations: */
6a6de9ef 500extern struct irq_chip no_irq_chip;
f8b5473f 501extern struct irq_chip dummy_irq_chip;
6a6de9ef 502
145fc655 503extern void
3836ca08 504irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
a460e745
IM
505 irq_flow_handler_t handle, const char *name);
506
3836ca08
TG
507static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
508 irq_flow_handler_t handle)
509{
510 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
511}
512
31d9d9b6
MZ
513extern int irq_set_percpu_devid(unsigned int irq);
514
6a6de9ef 515extern void
3836ca08 516__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
a460e745 517 const char *name);
1da177e4 518
6a6de9ef 519static inline void
3836ca08 520irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 521{
3836ca08 522 __irq_set_handler(irq, handle, 0, NULL);
6a6de9ef
TG
523}
524
525/*
526 * Set a highlevel chained flow handler for a given IRQ.
527 * (a chained handler is automatically enabled and set to
7f1b1244 528 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
6a6de9ef
TG
529 */
530static inline void
3836ca08 531irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 532{
3836ca08 533 __irq_set_handler(irq, handle, 1, NULL);
6a6de9ef
TG
534}
535
44247184
TG
536void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
537
538static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
539{
540 irq_modify_status(irq, 0, set);
541}
542
543static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
544{
545 irq_modify_status(irq, clr, 0);
546}
547
a0cd9ca2 548static inline void irq_set_noprobe(unsigned int irq)
44247184
TG
549{
550 irq_modify_status(irq, 0, IRQ_NOPROBE);
551}
552
a0cd9ca2 553static inline void irq_set_probe(unsigned int irq)
44247184
TG
554{
555 irq_modify_status(irq, IRQ_NOPROBE, 0);
556}
46f4f8f6 557
7f1b1244
PM
558static inline void irq_set_nothread(unsigned int irq)
559{
560 irq_modify_status(irq, 0, IRQ_NOTHREAD);
561}
562
563static inline void irq_set_thread(unsigned int irq)
564{
565 irq_modify_status(irq, IRQ_NOTHREAD, 0);
566}
567
6f91a52d
TG
568static inline void irq_set_nested_thread(unsigned int irq, bool nest)
569{
570 if (nest)
571 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
572 else
573 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
574}
575
31d9d9b6
MZ
576static inline void irq_set_percpu_devid_flags(unsigned int irq)
577{
578 irq_set_status_flags(irq,
579 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
580 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
581}
582
3a16d713 583/* Set/get chip/data for an IRQ: */
a0cd9ca2
TG
584extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
585extern int irq_set_handler_data(unsigned int irq, void *data);
586extern int irq_set_chip_data(unsigned int irq, void *data);
587extern int irq_set_irq_type(unsigned int irq, unsigned int type);
588extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
51906e77
AG
589extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
590 struct msi_desc *entry);
f303a6dd 591extern struct irq_data *irq_get_irq_data(unsigned int irq);
dd87eb3a 592
a0cd9ca2 593static inline struct irq_chip *irq_get_chip(unsigned int irq)
f303a6dd
TG
594{
595 struct irq_data *d = irq_get_irq_data(irq);
596 return d ? d->chip : NULL;
597}
598
599static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
600{
601 return d->chip;
602}
603
a0cd9ca2 604static inline void *irq_get_chip_data(unsigned int irq)
f303a6dd
TG
605{
606 struct irq_data *d = irq_get_irq_data(irq);
607 return d ? d->chip_data : NULL;
608}
609
610static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
611{
612 return d->chip_data;
613}
614
a0cd9ca2 615static inline void *irq_get_handler_data(unsigned int irq)
f303a6dd
TG
616{
617 struct irq_data *d = irq_get_irq_data(irq);
618 return d ? d->handler_data : NULL;
619}
620
a0cd9ca2 621static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
f303a6dd
TG
622{
623 return d->handler_data;
624}
625
a0cd9ca2 626static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
f303a6dd
TG
627{
628 struct irq_data *d = irq_get_irq_data(irq);
629 return d ? d->msi_desc : NULL;
630}
631
632static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
633{
634 return d->msi_desc;
635}
636
1f6236bf
JMC
637static inline u32 irq_get_trigger_type(unsigned int irq)
638{
639 struct irq_data *d = irq_get_irq_data(irq);
640 return d ? irqd_get_trigger_type(d) : 0;
641}
642
62a08ae2
TG
643unsigned int arch_dynirq_lower_bound(unsigned int from);
644
b6873807
SAS
645int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
646 struct module *owner);
647
ec53cf23
PG
648/* use macros to avoid needing export.h for THIS_MODULE */
649#define irq_alloc_descs(irq, from, cnt, node) \
650 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
b6873807 651
ec53cf23
PG
652#define irq_alloc_desc(node) \
653 irq_alloc_descs(-1, 0, 1, node)
1f5a5b87 654
ec53cf23
PG
655#define irq_alloc_desc_at(at, node) \
656 irq_alloc_descs(at, at, 1, node)
1f5a5b87 657
ec53cf23
PG
658#define irq_alloc_desc_from(from, node) \
659 irq_alloc_descs(-1, from, 1, node)
1f5a5b87 660
51906e77
AG
661#define irq_alloc_descs_from(from, cnt, node) \
662 irq_alloc_descs(-1, from, cnt, node)
663
ec53cf23 664void irq_free_descs(unsigned int irq, unsigned int cnt);
1f5a5b87
TG
665static inline void irq_free_desc(unsigned int irq)
666{
667 irq_free_descs(irq, 1);
668}
669
7b6ef126
TG
670#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
671unsigned int irq_alloc_hwirqs(int cnt, int node);
672static inline unsigned int irq_alloc_hwirq(int node)
673{
674 return irq_alloc_hwirqs(1, node);
675}
676void irq_free_hwirqs(unsigned int from, int cnt);
677static inline void irq_free_hwirq(unsigned int irq)
678{
679 return irq_free_hwirqs(irq, 1);
680}
681int arch_setup_hwirq(unsigned int irq, int node);
682void arch_teardown_hwirq(unsigned int irq);
683#endif
684
c940e01c
TG
685#ifdef CONFIG_GENERIC_IRQ_LEGACY
686void irq_init_desc(unsigned int irq);
687#endif
688
7d828062
TG
689/**
690 * struct irq_chip_regs - register offsets for struct irq_gci
691 * @enable: Enable register offset to reg_base
692 * @disable: Disable register offset to reg_base
693 * @mask: Mask register offset to reg_base
694 * @ack: Ack register offset to reg_base
695 * @eoi: Eoi register offset to reg_base
696 * @type: Type configuration register offset to reg_base
697 * @polarity: Polarity configuration register offset to reg_base
698 */
699struct irq_chip_regs {
700 unsigned long enable;
701 unsigned long disable;
702 unsigned long mask;
703 unsigned long ack;
704 unsigned long eoi;
705 unsigned long type;
706 unsigned long polarity;
707};
708
709/**
710 * struct irq_chip_type - Generic interrupt chip instance for a flow type
711 * @chip: The real interrupt chip which provides the callbacks
712 * @regs: Register offsets for this chip
713 * @handler: Flow handler associated with this chip
714 * @type: Chip can handle these flow types
899f0e66
GF
715 * @mask_cache_priv: Cached mask register private to the chip type
716 * @mask_cache: Pointer to cached mask register
7d828062
TG
717 *
718 * A irq_generic_chip can have several instances of irq_chip_type when
719 * it requires different functions and register offsets for different
720 * flow types.
721 */
722struct irq_chip_type {
723 struct irq_chip chip;
724 struct irq_chip_regs regs;
725 irq_flow_handler_t handler;
726 u32 type;
899f0e66
GF
727 u32 mask_cache_priv;
728 u32 *mask_cache;
7d828062
TG
729};
730
731/**
732 * struct irq_chip_generic - Generic irq chip data structure
733 * @lock: Lock to protect register and cache data access
734 * @reg_base: Register base address (virtual)
2b280376
KC
735 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
736 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
7d828062
TG
737 * @irq_base: Interrupt base nr for this chip
738 * @irq_cnt: Number of interrupts handled by this chip
899f0e66 739 * @mask_cache: Cached mask register shared between all chip types
7d828062
TG
740 * @type_cache: Cached type register
741 * @polarity_cache: Cached polarity register
742 * @wake_enabled: Interrupt can wakeup from suspend
743 * @wake_active: Interrupt is marked as an wakeup from suspend source
744 * @num_ct: Number of available irq_chip_type instances (usually 1)
745 * @private: Private data for non generic chip callbacks
088f40b7 746 * @installed: bitfield to denote installed interrupts
e8bd834f 747 * @unused: bitfield to denote unused interrupts
088f40b7 748 * @domain: irq domain pointer
cfefd21e 749 * @list: List head for keeping track of instances
7d828062
TG
750 * @chip_types: Array of interrupt irq_chip_types
751 *
752 * Note, that irq_chip_generic can have multiple irq_chip_type
753 * implementations which can be associated to a particular irq line of
754 * an irq_chip_generic instance. That allows to share and protect
755 * state in an irq_chip_generic instance when we need to implement
756 * different flow mechanisms (level/edge) for it.
757 */
758struct irq_chip_generic {
759 raw_spinlock_t lock;
760 void __iomem *reg_base;
2b280376
KC
761 u32 (*reg_readl)(void __iomem *addr);
762 void (*reg_writel)(u32 val, void __iomem *addr);
7d828062
TG
763 unsigned int irq_base;
764 unsigned int irq_cnt;
765 u32 mask_cache;
766 u32 type_cache;
767 u32 polarity_cache;
768 u32 wake_enabled;
769 u32 wake_active;
770 unsigned int num_ct;
771 void *private;
088f40b7 772 unsigned long installed;
e8bd834f 773 unsigned long unused;
088f40b7 774 struct irq_domain *domain;
cfefd21e 775 struct list_head list;
7d828062
TG
776 struct irq_chip_type chip_types[0];
777};
778
779/**
780 * enum irq_gc_flags - Initialization flags for generic irq chips
781 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
782 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
783 * irq chips which need to call irq_set_wake() on
784 * the parent irq. Usually GPIO implementations
af80b0fe 785 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
966dc736 786 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
b7905595 787 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
7d828062
TG
788 */
789enum irq_gc_flags {
790 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
791 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
af80b0fe 792 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
966dc736 793 IRQ_GC_NO_MASK = 1 << 3,
b7905595 794 IRQ_GC_BE_IO = 1 << 4,
7d828062
TG
795};
796
088f40b7
TG
797/*
798 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
799 * @irqs_per_chip: Number of interrupts per chip
800 * @num_chips: Number of chips
801 * @irq_flags_to_set: IRQ* flags to set on irq setup
802 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
803 * @gc_flags: Generic chip specific setup flags
804 * @gc: Array of pointers to generic interrupt chips
805 */
806struct irq_domain_chip_generic {
807 unsigned int irqs_per_chip;
808 unsigned int num_chips;
809 unsigned int irq_flags_to_clear;
810 unsigned int irq_flags_to_set;
811 enum irq_gc_flags gc_flags;
812 struct irq_chip_generic *gc[0];
813};
814
7d828062
TG
815/* Generic chip callback functions */
816void irq_gc_noop(struct irq_data *d);
817void irq_gc_mask_disable_reg(struct irq_data *d);
818void irq_gc_mask_set_bit(struct irq_data *d);
819void irq_gc_mask_clr_bit(struct irq_data *d);
820void irq_gc_unmask_enable_reg(struct irq_data *d);
659fb32d
SG
821void irq_gc_ack_set_bit(struct irq_data *d);
822void irq_gc_ack_clr_bit(struct irq_data *d);
7d828062
TG
823void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
824void irq_gc_eoi(struct irq_data *d);
825int irq_gc_set_wake(struct irq_data *d, unsigned int on);
826
827/* Setup functions for irq_chip_generic */
a5152c8a
BB
828int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
829 irq_hw_number_t hw_irq);
7d828062
TG
830struct irq_chip_generic *
831irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
832 void __iomem *reg_base, irq_flow_handler_t handler);
833void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
834 enum irq_gc_flags flags, unsigned int clr,
835 unsigned int set);
836int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
cfefd21e
TG
837void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
838 unsigned int clr, unsigned int set);
7d828062 839
088f40b7
TG
840struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
841int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
842 int num_ct, const char *name,
843 irq_flow_handler_t handler,
844 unsigned int clr, unsigned int set,
845 enum irq_gc_flags flags);
846
847
7d828062
TG
848static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
849{
850 return container_of(d->chip, struct irq_chip_type, chip);
851}
852
853#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
854
855#ifdef CONFIG_SMP
856static inline void irq_gc_lock(struct irq_chip_generic *gc)
857{
858 raw_spin_lock(&gc->lock);
859}
860
861static inline void irq_gc_unlock(struct irq_chip_generic *gc)
862{
863 raw_spin_unlock(&gc->lock);
864}
865#else
866static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
867static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
868#endif
869
332fd7c4
KC
870static inline void irq_reg_writel(struct irq_chip_generic *gc,
871 u32 val, int reg_offset)
872{
2b280376
KC
873 if (gc->reg_writel)
874 gc->reg_writel(val, gc->reg_base + reg_offset);
875 else
876 writel(val, gc->reg_base + reg_offset);
332fd7c4
KC
877}
878
879static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
880 int reg_offset)
881{
2b280376
KC
882 if (gc->reg_readl)
883 return gc->reg_readl(gc->reg_base + reg_offset);
884 else
885 return readl(gc->reg_base + reg_offset);
332fd7c4
KC
886}
887
06fcb0c6 888#endif /* _LINUX_IRQ_H */
This page took 0.924556 seconds and 5 git commands to generate.