genirq: Add IRQ_SET_MASK_OK_DONE to support stacked irqchip
[deliverable/linux.git] / include / linux / irq.h
CommitLineData
06fcb0c6
IM
1#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
1da177e4
LT
3
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
23f9b317 12#include <linux/smp.h>
1da177e4
LT
13#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
503e5763 17#include <linux/gfp.h>
908dcecd 18#include <linux/irqreturn.h>
dd3a1db9 19#include <linux/irqnr.h>
77904fd6 20#include <linux/errno.h>
503e5763 21#include <linux/topology.h>
3aa551c9 22#include <linux/wait.h>
1da177e4
LT
23
24#include <asm/irq.h>
25#include <asm/ptrace.h>
7d12e780 26#include <asm/irq_regs.h>
1da177e4 27
ab7798ff 28struct seq_file;
ec53cf23 29struct module;
57a58a94 30struct irq_desc;
78129576 31struct irq_data;
515085ef 32struct msi_msg;
ec701584 33typedef void (*irq_flow_handler_t)(unsigned int irq,
7d12e780 34 struct irq_desc *desc);
78129576 35typedef void (*irq_preflow_handler_t)(struct irq_data *data);
57a58a94 36
1da177e4
LT
37/*
38 * IRQ line status.
6e213616 39 *
5d4d8fc9
TG
40 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
41 *
42 * IRQ_TYPE_NONE - default, unspecified type
43 * IRQ_TYPE_EDGE_RISING - rising edge triggered
44 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
45 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
46 * IRQ_TYPE_LEVEL_HIGH - high level triggered
47 * IRQ_TYPE_LEVEL_LOW - low level triggered
48 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
49 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
3fca40c7
BH
50 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
51 * to setup the HW to a sane default (used
52 * by irqdomain map() callbacks to synchronize
53 * the HW state and SW flags for a newly
54 * allocated descriptor).
55 *
5d4d8fc9
TG
56 * IRQ_TYPE_PROBE - Special flag for probing in progress
57 *
58 * Bits which can be modified via irq_set/clear/modify_status_flags()
59 * IRQ_LEVEL - Interrupt is level type. Will be also
60 * updated in the code when the above trigger
0911f124 61 * bits are modified via irq_set_irq_type()
5d4d8fc9
TG
62 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
63 * it from affinity setting
64 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
65 * IRQ_NOREQUEST - Interrupt cannot be requested via
66 * request_irq()
7f1b1244 67 * IRQ_NOTHREAD - Interrupt cannot be threaded
5d4d8fc9
TG
68 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
69 * request/setup_irq()
70 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
71 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
72 * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
31d9d9b6 73 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
b39898cd
TG
74 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
75 * it from the spurious interrupt detection
76 * mechanism and from core side polling.
1da177e4 77 */
5d4d8fc9
TG
78enum {
79 IRQ_TYPE_NONE = 0x00000000,
80 IRQ_TYPE_EDGE_RISING = 0x00000001,
81 IRQ_TYPE_EDGE_FALLING = 0x00000002,
82 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
83 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
84 IRQ_TYPE_LEVEL_LOW = 0x00000008,
85 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
86 IRQ_TYPE_SENSE_MASK = 0x0000000f,
3fca40c7 87 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
5d4d8fc9
TG
88
89 IRQ_TYPE_PROBE = 0x00000010,
90
91 IRQ_LEVEL = (1 << 8),
92 IRQ_PER_CPU = (1 << 9),
93 IRQ_NOPROBE = (1 << 10),
94 IRQ_NOREQUEST = (1 << 11),
95 IRQ_NOAUTOEN = (1 << 12),
96 IRQ_NO_BALANCING = (1 << 13),
97 IRQ_MOVE_PCNTXT = (1 << 14),
98 IRQ_NESTED_THREAD = (1 << 15),
7f1b1244 99 IRQ_NOTHREAD = (1 << 16),
31d9d9b6 100 IRQ_PER_CPU_DEVID = (1 << 17),
b39898cd 101 IRQ_IS_POLLED = (1 << 18),
5d4d8fc9 102};
950f4427 103
44247184
TG
104#define IRQF_MODIFY_MASK \
105 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
872434d6 106 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
b39898cd
TG
107 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
108 IRQ_IS_POLLED)
44247184 109
8f53f924
TG
110#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
111
3b8249e7
TG
112/*
113 * Return value for chip->irq_set_affinity()
114 *
115 * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
116 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
2cb62547
JL
117 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
118 * support stacked irqchips, which indicates skipping
119 * all descendent irqchips.
3b8249e7
TG
120 */
121enum {
122 IRQ_SET_MASK_OK = 0,
123 IRQ_SET_MASK_OK_NOCOPY,
2cb62547 124 IRQ_SET_MASK_OK_DONE,
3b8249e7
TG
125};
126
5b912c10 127struct msi_desc;
08a543ad 128struct irq_domain;
6a6de9ef 129
ff7dcd44
TG
130/**
131 * struct irq_data - per irq and irq chip data passed down to chip functions
966dc736 132 * @mask: precomputed bitmask for accessing the chip registers
ff7dcd44 133 * @irq: interrupt number
08a543ad 134 * @hwirq: hardware interrupt number, local to the interrupt domain
ff7dcd44 135 * @node: node index useful for balancing
30398bf6 136 * @state_use_accessors: status information for irq chip functions.
91c49917 137 * Use accessor functions to deal with it
ff7dcd44 138 * @chip: low level interrupt hardware access
08a543ad
GL
139 * @domain: Interrupt translation domain; responsible for mapping
140 * between hwirq number and linux irq number.
f8264e34
JL
141 * @parent_data: pointer to parent struct irq_data to support hierarchy
142 * irq_domain
ff7dcd44
TG
143 * @handler_data: per-IRQ data for the irq_chip methods
144 * @chip_data: platform-specific per-chip private data for the chip
145 * methods, to allow shared chip implementations
146 * @msi_desc: MSI descriptor
147 * @affinity: IRQ affinity on SMP
ff7dcd44
TG
148 *
149 * The fields here need to overlay the ones in irq_desc until we
150 * cleaned up the direct references and switched everything over to
151 * irq_data.
152 */
153struct irq_data {
966dc736 154 u32 mask;
ff7dcd44 155 unsigned int irq;
08a543ad 156 unsigned long hwirq;
ff7dcd44 157 unsigned int node;
91c49917 158 unsigned int state_use_accessors;
ff7dcd44 159 struct irq_chip *chip;
08a543ad 160 struct irq_domain *domain;
f8264e34
JL
161#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
162 struct irq_data *parent_data;
163#endif
ff7dcd44
TG
164 void *handler_data;
165 void *chip_data;
166 struct msi_desc *msi_desc;
ff7dcd44 167 cpumask_var_t affinity;
ff7dcd44
TG
168};
169
f230b6d5
TG
170/*
171 * Bit masks for irq_data.state
172 *
876dbd4c 173 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
f230b6d5 174 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
a005677b
TG
175 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
176 * IRQD_PER_CPU - Interrupt is per cpu
2bdd1055 177 * IRQD_AFFINITY_SET - Interrupt affinity was set
876dbd4c 178 * IRQD_LEVEL - Interrupt is level triggered
7f94226f
TG
179 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
180 * from suspend
e1ef8241
TG
181 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
182 * context
32f4125e
TG
183 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
184 * IRQD_IRQ_MASKED - Masked state of the interrupt
185 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
b76f1674 186 * IRQD_WAKEUP_ARMED - Wakeup mode armed
f230b6d5
TG
187 */
188enum {
876dbd4c 189 IRQD_TRIGGER_MASK = 0xf,
a005677b
TG
190 IRQD_SETAFFINITY_PENDING = (1 << 8),
191 IRQD_NO_BALANCING = (1 << 10),
192 IRQD_PER_CPU = (1 << 11),
2bdd1055 193 IRQD_AFFINITY_SET = (1 << 12),
876dbd4c 194 IRQD_LEVEL = (1 << 13),
7f94226f 195 IRQD_WAKEUP_STATE = (1 << 14),
e1ef8241 196 IRQD_MOVE_PCNTXT = (1 << 15),
801a0e9a 197 IRQD_IRQ_DISABLED = (1 << 16),
32f4125e
TG
198 IRQD_IRQ_MASKED = (1 << 17),
199 IRQD_IRQ_INPROGRESS = (1 << 18),
b76f1674 200 IRQD_WAKEUP_ARMED = (1 << 19),
f230b6d5
TG
201};
202
203static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
204{
205 return d->state_use_accessors & IRQD_SETAFFINITY_PENDING;
206}
207
a005677b
TG
208static inline bool irqd_is_per_cpu(struct irq_data *d)
209{
210 return d->state_use_accessors & IRQD_PER_CPU;
211}
212
213static inline bool irqd_can_balance(struct irq_data *d)
214{
215 return !(d->state_use_accessors & (IRQD_PER_CPU | IRQD_NO_BALANCING));
216}
217
2bdd1055
TG
218static inline bool irqd_affinity_was_set(struct irq_data *d)
219{
220 return d->state_use_accessors & IRQD_AFFINITY_SET;
221}
222
ee38c04b
TG
223static inline void irqd_mark_affinity_was_set(struct irq_data *d)
224{
225 d->state_use_accessors |= IRQD_AFFINITY_SET;
226}
227
876dbd4c
TG
228static inline u32 irqd_get_trigger_type(struct irq_data *d)
229{
230 return d->state_use_accessors & IRQD_TRIGGER_MASK;
231}
232
233/*
234 * Must only be called inside irq_chip.irq_set_type() functions.
235 */
236static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
237{
238 d->state_use_accessors &= ~IRQD_TRIGGER_MASK;
239 d->state_use_accessors |= type & IRQD_TRIGGER_MASK;
240}
241
242static inline bool irqd_is_level_type(struct irq_data *d)
243{
244 return d->state_use_accessors & IRQD_LEVEL;
245}
246
7f94226f
TG
247static inline bool irqd_is_wakeup_set(struct irq_data *d)
248{
249 return d->state_use_accessors & IRQD_WAKEUP_STATE;
250}
251
e1ef8241
TG
252static inline bool irqd_can_move_in_process_context(struct irq_data *d)
253{
254 return d->state_use_accessors & IRQD_MOVE_PCNTXT;
255}
256
801a0e9a
TG
257static inline bool irqd_irq_disabled(struct irq_data *d)
258{
259 return d->state_use_accessors & IRQD_IRQ_DISABLED;
260}
261
32f4125e
TG
262static inline bool irqd_irq_masked(struct irq_data *d)
263{
264 return d->state_use_accessors & IRQD_IRQ_MASKED;
265}
266
267static inline bool irqd_irq_inprogress(struct irq_data *d)
268{
269 return d->state_use_accessors & IRQD_IRQ_INPROGRESS;
270}
271
b76f1674
TG
272static inline bool irqd_is_wakeup_armed(struct irq_data *d)
273{
274 return d->state_use_accessors & IRQD_WAKEUP_ARMED;
275}
276
277
9cff60df
TG
278/*
279 * Functions for chained handlers which can be enabled/disabled by the
280 * standard disable_irq/enable_irq calls. Must be called with
281 * irq_desc->lock held.
282 */
283static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
284{
285 d->state_use_accessors |= IRQD_IRQ_INPROGRESS;
286}
287
288static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
289{
290 d->state_use_accessors &= ~IRQD_IRQ_INPROGRESS;
291}
292
a699e4e4
GL
293static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
294{
295 return d->hwirq;
296}
297
8fee5c36 298/**
6a6de9ef 299 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36
IM
300 *
301 * @name: name for /proc/interrupts
f8822657
TG
302 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
303 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
304 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
305 * @irq_disable: disable the interrupt
306 * @irq_ack: start of a new interrupt
307 * @irq_mask: mask an interrupt source
308 * @irq_mask_ack: ack and mask an interrupt source
309 * @irq_unmask: unmask an interrupt source
310 * @irq_eoi: end of interrupt
311 * @irq_set_affinity: set the CPU affinity on SMP machines
312 * @irq_retrigger: resend an IRQ to the CPU
313 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
314 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
315 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
316 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
0fdb4b25
DD
317 * @irq_cpu_online: configure an interrupt source for a secondary CPU
318 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
cfefd21e
TG
319 * @irq_suspend: function called from core code on suspend once per chip
320 * @irq_resume: function called from core code on resume once per chip
321 * @irq_pm_shutdown: function called from core code on shutdown once per chip
d0051816 322 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
ab7798ff 323 * @irq_print_chip: optional to print special chip info in show_interrupts
c1bacbae
TG
324 * @irq_request_resources: optional to request resources before calling
325 * any other callback related to this irq
326 * @irq_release_resources: optional to release resources acquired with
327 * irq_request_resources
515085ef 328 * @irq_compose_msi_msg: optional to compose message content for MSI
2bff17ad 329 * @flags: chip specific flags
1da177e4 330 */
6a6de9ef
TG
331struct irq_chip {
332 const char *name;
f8822657
TG
333 unsigned int (*irq_startup)(struct irq_data *data);
334 void (*irq_shutdown)(struct irq_data *data);
335 void (*irq_enable)(struct irq_data *data);
336 void (*irq_disable)(struct irq_data *data);
337
338 void (*irq_ack)(struct irq_data *data);
339 void (*irq_mask)(struct irq_data *data);
340 void (*irq_mask_ack)(struct irq_data *data);
341 void (*irq_unmask)(struct irq_data *data);
342 void (*irq_eoi)(struct irq_data *data);
343
344 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
345 int (*irq_retrigger)(struct irq_data *data);
346 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
347 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
348
349 void (*irq_bus_lock)(struct irq_data *data);
350 void (*irq_bus_sync_unlock)(struct irq_data *data);
351
0fdb4b25
DD
352 void (*irq_cpu_online)(struct irq_data *data);
353 void (*irq_cpu_offline)(struct irq_data *data);
354
cfefd21e
TG
355 void (*irq_suspend)(struct irq_data *data);
356 void (*irq_resume)(struct irq_data *data);
357 void (*irq_pm_shutdown)(struct irq_data *data);
358
d0051816
TG
359 void (*irq_calc_mask)(struct irq_data *data);
360
ab7798ff 361 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
c1bacbae
TG
362 int (*irq_request_resources)(struct irq_data *data);
363 void (*irq_release_resources)(struct irq_data *data);
ab7798ff 364
515085ef
JL
365 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
366
2bff17ad 367 unsigned long flags;
1da177e4
LT
368};
369
d4d5e089
TG
370/*
371 * irq_chip specific flags
372 *
77694b40
TG
373 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
374 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
d209a699 375 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
b3d42232
TG
376 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
377 * when irq enabled
60f96b41 378 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
4f6e4f71 379 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
328a4978 380 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
d4d5e089
TG
381 */
382enum {
383 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
77694b40 384 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
d209a699 385 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
b3d42232 386 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
60f96b41 387 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
dc9b229a 388 IRQCHIP_ONESHOT_SAFE = (1 << 5),
328a4978 389 IRQCHIP_EOI_THREADED = (1 << 6),
d4d5e089
TG
390};
391
e144710b
TG
392/* This include will go away once we isolated irq_desc usage to core code */
393#include <linux/irqdesc.h>
0b8f1efa 394
34ffdb72
IM
395/*
396 * Pick up the arch-dependent methods:
397 */
398#include <asm/hw_irq.h>
1da177e4 399
b683de2b
TG
400#ifndef NR_IRQS_LEGACY
401# define NR_IRQS_LEGACY 0
402#endif
403
1318a481
TG
404#ifndef ARCH_IRQ_INIT_FLAGS
405# define ARCH_IRQ_INIT_FLAGS 0
406#endif
407
c1594b77 408#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
1318a481 409
e144710b 410struct irqaction;
06fcb0c6 411extern int setup_irq(unsigned int irq, struct irqaction *new);
cbf94f06 412extern void remove_irq(unsigned int irq, struct irqaction *act);
31d9d9b6
MZ
413extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
414extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
1da177e4 415
0fdb4b25
DD
416extern void irq_cpu_online(void);
417extern void irq_cpu_offline(void);
01f8fa4f
TG
418extern int irq_set_affinity_locked(struct irq_data *data,
419 const struct cpumask *cpumask, bool force);
0fdb4b25 420
3a3856d0 421#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
a439520f
TG
422void irq_move_irq(struct irq_data *data);
423void irq_move_masked_irq(struct irq_data *data);
e144710b 424#else
a439520f
TG
425static inline void irq_move_irq(struct irq_data *data) { }
426static inline void irq_move_masked_irq(struct irq_data *data) { }
e144710b 427#endif
54d5d424 428
1da177e4 429extern int no_irq_affinity;
1da177e4 430
293a7a0a
TG
431#ifdef CONFIG_HARDIRQS_SW_RESEND
432int irq_set_parent(int irq, int parent_irq);
433#else
434static inline int irq_set_parent(int irq, int parent_irq)
435{
436 return 0;
437}
438#endif
439
6a6de9ef
TG
440/*
441 * Built-in IRQ handlers for various IRQ types,
bebd04cc 442 * callable via desc->handle_irq()
6a6de9ef 443 */
ec701584
HH
444extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
445extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
446extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
0521c8fb 447extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
ec701584
HH
448extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
449extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
31d9d9b6 450extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
ec701584 451extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
31b47cf7 452extern void handle_nested_irq(unsigned int irq);
6a6de9ef 453
515085ef 454extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
85f08c17
JL
455#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
456extern void irq_chip_ack_parent(struct irq_data *data);
457extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
56e8abab
YC
458extern void irq_chip_mask_parent(struct irq_data *data);
459extern void irq_chip_unmask_parent(struct irq_data *data);
460extern void irq_chip_eoi_parent(struct irq_data *data);
461extern int irq_chip_set_affinity_parent(struct irq_data *data,
462 const struct cpumask *dest,
463 bool force);
85f08c17
JL
464#endif
465
6a6de9ef 466/* Handling of unhandled and spurious interrupts: */
34ffdb72 467extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
bedd30d9 468 irqreturn_t action_ret);
1da177e4 469
a4633adc 470
6a6de9ef
TG
471/* Enable/disable irq debugging output: */
472extern int noirqdebug_setup(char *str);
473
474/* Checks whether the interrupt can be requested by request_irq(): */
475extern int can_request_irq(unsigned int irq, unsigned long irqflags);
476
f8b5473f 477/* Dummy irq-chip implementations: */
6a6de9ef 478extern struct irq_chip no_irq_chip;
f8b5473f 479extern struct irq_chip dummy_irq_chip;
6a6de9ef 480
145fc655 481extern void
3836ca08 482irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
a460e745
IM
483 irq_flow_handler_t handle, const char *name);
484
3836ca08
TG
485static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
486 irq_flow_handler_t handle)
487{
488 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
489}
490
31d9d9b6
MZ
491extern int irq_set_percpu_devid(unsigned int irq);
492
6a6de9ef 493extern void
3836ca08 494__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
a460e745 495 const char *name);
1da177e4 496
6a6de9ef 497static inline void
3836ca08 498irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 499{
3836ca08 500 __irq_set_handler(irq, handle, 0, NULL);
6a6de9ef
TG
501}
502
503/*
504 * Set a highlevel chained flow handler for a given IRQ.
505 * (a chained handler is automatically enabled and set to
7f1b1244 506 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
6a6de9ef
TG
507 */
508static inline void
3836ca08 509irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 510{
3836ca08 511 __irq_set_handler(irq, handle, 1, NULL);
6a6de9ef
TG
512}
513
44247184
TG
514void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
515
516static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
517{
518 irq_modify_status(irq, 0, set);
519}
520
521static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
522{
523 irq_modify_status(irq, clr, 0);
524}
525
a0cd9ca2 526static inline void irq_set_noprobe(unsigned int irq)
44247184
TG
527{
528 irq_modify_status(irq, 0, IRQ_NOPROBE);
529}
530
a0cd9ca2 531static inline void irq_set_probe(unsigned int irq)
44247184
TG
532{
533 irq_modify_status(irq, IRQ_NOPROBE, 0);
534}
46f4f8f6 535
7f1b1244
PM
536static inline void irq_set_nothread(unsigned int irq)
537{
538 irq_modify_status(irq, 0, IRQ_NOTHREAD);
539}
540
541static inline void irq_set_thread(unsigned int irq)
542{
543 irq_modify_status(irq, IRQ_NOTHREAD, 0);
544}
545
6f91a52d
TG
546static inline void irq_set_nested_thread(unsigned int irq, bool nest)
547{
548 if (nest)
549 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
550 else
551 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
552}
553
31d9d9b6
MZ
554static inline void irq_set_percpu_devid_flags(unsigned int irq)
555{
556 irq_set_status_flags(irq,
557 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
558 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
559}
560
3a16d713 561/* Set/get chip/data for an IRQ: */
a0cd9ca2
TG
562extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
563extern int irq_set_handler_data(unsigned int irq, void *data);
564extern int irq_set_chip_data(unsigned int irq, void *data);
565extern int irq_set_irq_type(unsigned int irq, unsigned int type);
566extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
51906e77
AG
567extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
568 struct msi_desc *entry);
f303a6dd 569extern struct irq_data *irq_get_irq_data(unsigned int irq);
dd87eb3a 570
a0cd9ca2 571static inline struct irq_chip *irq_get_chip(unsigned int irq)
f303a6dd
TG
572{
573 struct irq_data *d = irq_get_irq_data(irq);
574 return d ? d->chip : NULL;
575}
576
577static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
578{
579 return d->chip;
580}
581
a0cd9ca2 582static inline void *irq_get_chip_data(unsigned int irq)
f303a6dd
TG
583{
584 struct irq_data *d = irq_get_irq_data(irq);
585 return d ? d->chip_data : NULL;
586}
587
588static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
589{
590 return d->chip_data;
591}
592
a0cd9ca2 593static inline void *irq_get_handler_data(unsigned int irq)
f303a6dd
TG
594{
595 struct irq_data *d = irq_get_irq_data(irq);
596 return d ? d->handler_data : NULL;
597}
598
a0cd9ca2 599static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
f303a6dd
TG
600{
601 return d->handler_data;
602}
603
a0cd9ca2 604static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
f303a6dd
TG
605{
606 struct irq_data *d = irq_get_irq_data(irq);
607 return d ? d->msi_desc : NULL;
608}
609
610static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
611{
612 return d->msi_desc;
613}
614
1f6236bf
JMC
615static inline u32 irq_get_trigger_type(unsigned int irq)
616{
617 struct irq_data *d = irq_get_irq_data(irq);
618 return d ? irqd_get_trigger_type(d) : 0;
619}
620
62a08ae2
TG
621unsigned int arch_dynirq_lower_bound(unsigned int from);
622
b6873807
SAS
623int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
624 struct module *owner);
625
ec53cf23
PG
626/* use macros to avoid needing export.h for THIS_MODULE */
627#define irq_alloc_descs(irq, from, cnt, node) \
628 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
b6873807 629
ec53cf23
PG
630#define irq_alloc_desc(node) \
631 irq_alloc_descs(-1, 0, 1, node)
1f5a5b87 632
ec53cf23
PG
633#define irq_alloc_desc_at(at, node) \
634 irq_alloc_descs(at, at, 1, node)
1f5a5b87 635
ec53cf23
PG
636#define irq_alloc_desc_from(from, node) \
637 irq_alloc_descs(-1, from, 1, node)
1f5a5b87 638
51906e77
AG
639#define irq_alloc_descs_from(from, cnt, node) \
640 irq_alloc_descs(-1, from, cnt, node)
641
ec53cf23 642void irq_free_descs(unsigned int irq, unsigned int cnt);
1f5a5b87
TG
643static inline void irq_free_desc(unsigned int irq)
644{
645 irq_free_descs(irq, 1);
646}
647
7b6ef126
TG
648#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
649unsigned int irq_alloc_hwirqs(int cnt, int node);
650static inline unsigned int irq_alloc_hwirq(int node)
651{
652 return irq_alloc_hwirqs(1, node);
653}
654void irq_free_hwirqs(unsigned int from, int cnt);
655static inline void irq_free_hwirq(unsigned int irq)
656{
657 return irq_free_hwirqs(irq, 1);
658}
659int arch_setup_hwirq(unsigned int irq, int node);
660void arch_teardown_hwirq(unsigned int irq);
661#endif
662
c940e01c
TG
663#ifdef CONFIG_GENERIC_IRQ_LEGACY
664void irq_init_desc(unsigned int irq);
665#endif
666
7d828062
TG
667#ifndef irq_reg_writel
668# define irq_reg_writel(val, addr) writel(val, addr)
669#endif
670#ifndef irq_reg_readl
671# define irq_reg_readl(addr) readl(addr)
672#endif
673
674/**
675 * struct irq_chip_regs - register offsets for struct irq_gci
676 * @enable: Enable register offset to reg_base
677 * @disable: Disable register offset to reg_base
678 * @mask: Mask register offset to reg_base
679 * @ack: Ack register offset to reg_base
680 * @eoi: Eoi register offset to reg_base
681 * @type: Type configuration register offset to reg_base
682 * @polarity: Polarity configuration register offset to reg_base
683 */
684struct irq_chip_regs {
685 unsigned long enable;
686 unsigned long disable;
687 unsigned long mask;
688 unsigned long ack;
689 unsigned long eoi;
690 unsigned long type;
691 unsigned long polarity;
692};
693
694/**
695 * struct irq_chip_type - Generic interrupt chip instance for a flow type
696 * @chip: The real interrupt chip which provides the callbacks
697 * @regs: Register offsets for this chip
698 * @handler: Flow handler associated with this chip
699 * @type: Chip can handle these flow types
899f0e66
GF
700 * @mask_cache_priv: Cached mask register private to the chip type
701 * @mask_cache: Pointer to cached mask register
7d828062
TG
702 *
703 * A irq_generic_chip can have several instances of irq_chip_type when
704 * it requires different functions and register offsets for different
705 * flow types.
706 */
707struct irq_chip_type {
708 struct irq_chip chip;
709 struct irq_chip_regs regs;
710 irq_flow_handler_t handler;
711 u32 type;
899f0e66
GF
712 u32 mask_cache_priv;
713 u32 *mask_cache;
7d828062
TG
714};
715
716/**
717 * struct irq_chip_generic - Generic irq chip data structure
718 * @lock: Lock to protect register and cache data access
719 * @reg_base: Register base address (virtual)
720 * @irq_base: Interrupt base nr for this chip
721 * @irq_cnt: Number of interrupts handled by this chip
899f0e66 722 * @mask_cache: Cached mask register shared between all chip types
7d828062
TG
723 * @type_cache: Cached type register
724 * @polarity_cache: Cached polarity register
725 * @wake_enabled: Interrupt can wakeup from suspend
726 * @wake_active: Interrupt is marked as an wakeup from suspend source
727 * @num_ct: Number of available irq_chip_type instances (usually 1)
728 * @private: Private data for non generic chip callbacks
088f40b7 729 * @installed: bitfield to denote installed interrupts
e8bd834f 730 * @unused: bitfield to denote unused interrupts
088f40b7 731 * @domain: irq domain pointer
cfefd21e 732 * @list: List head for keeping track of instances
7d828062
TG
733 * @chip_types: Array of interrupt irq_chip_types
734 *
735 * Note, that irq_chip_generic can have multiple irq_chip_type
736 * implementations which can be associated to a particular irq line of
737 * an irq_chip_generic instance. That allows to share and protect
738 * state in an irq_chip_generic instance when we need to implement
739 * different flow mechanisms (level/edge) for it.
740 */
741struct irq_chip_generic {
742 raw_spinlock_t lock;
743 void __iomem *reg_base;
744 unsigned int irq_base;
745 unsigned int irq_cnt;
746 u32 mask_cache;
747 u32 type_cache;
748 u32 polarity_cache;
749 u32 wake_enabled;
750 u32 wake_active;
751 unsigned int num_ct;
752 void *private;
088f40b7 753 unsigned long installed;
e8bd834f 754 unsigned long unused;
088f40b7 755 struct irq_domain *domain;
cfefd21e 756 struct list_head list;
7d828062
TG
757 struct irq_chip_type chip_types[0];
758};
759
760/**
761 * enum irq_gc_flags - Initialization flags for generic irq chips
762 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
763 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
764 * irq chips which need to call irq_set_wake() on
765 * the parent irq. Usually GPIO implementations
af80b0fe 766 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
966dc736 767 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
7d828062
TG
768 */
769enum irq_gc_flags {
770 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
771 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
af80b0fe 772 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
966dc736 773 IRQ_GC_NO_MASK = 1 << 3,
7d828062
TG
774};
775
088f40b7
TG
776/*
777 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
778 * @irqs_per_chip: Number of interrupts per chip
779 * @num_chips: Number of chips
780 * @irq_flags_to_set: IRQ* flags to set on irq setup
781 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
782 * @gc_flags: Generic chip specific setup flags
783 * @gc: Array of pointers to generic interrupt chips
784 */
785struct irq_domain_chip_generic {
786 unsigned int irqs_per_chip;
787 unsigned int num_chips;
788 unsigned int irq_flags_to_clear;
789 unsigned int irq_flags_to_set;
790 enum irq_gc_flags gc_flags;
791 struct irq_chip_generic *gc[0];
792};
793
7d828062
TG
794/* Generic chip callback functions */
795void irq_gc_noop(struct irq_data *d);
796void irq_gc_mask_disable_reg(struct irq_data *d);
797void irq_gc_mask_set_bit(struct irq_data *d);
798void irq_gc_mask_clr_bit(struct irq_data *d);
799void irq_gc_unmask_enable_reg(struct irq_data *d);
659fb32d
SG
800void irq_gc_ack_set_bit(struct irq_data *d);
801void irq_gc_ack_clr_bit(struct irq_data *d);
7d828062
TG
802void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
803void irq_gc_eoi(struct irq_data *d);
804int irq_gc_set_wake(struct irq_data *d, unsigned int on);
805
806/* Setup functions for irq_chip_generic */
a5152c8a
BB
807int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
808 irq_hw_number_t hw_irq);
7d828062
TG
809struct irq_chip_generic *
810irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
811 void __iomem *reg_base, irq_flow_handler_t handler);
812void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
813 enum irq_gc_flags flags, unsigned int clr,
814 unsigned int set);
815int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
cfefd21e
TG
816void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
817 unsigned int clr, unsigned int set);
7d828062 818
088f40b7
TG
819struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
820int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
821 int num_ct, const char *name,
822 irq_flow_handler_t handler,
823 unsigned int clr, unsigned int set,
824 enum irq_gc_flags flags);
825
826
7d828062
TG
827static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
828{
829 return container_of(d->chip, struct irq_chip_type, chip);
830}
831
832#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
833
834#ifdef CONFIG_SMP
835static inline void irq_gc_lock(struct irq_chip_generic *gc)
836{
837 raw_spin_lock(&gc->lock);
838}
839
840static inline void irq_gc_unlock(struct irq_chip_generic *gc)
841{
842 raw_spin_unlock(&gc->lock);
843}
844#else
845static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
846static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
847#endif
848
06fcb0c6 849#endif /* _LINUX_IRQ_H */
This page took 0.947769 seconds and 5 git commands to generate.