powerpc/mpic: Fix confusion between hw_irq and virq
[deliverable/linux.git] / include / linux / irq.h
CommitLineData
06fcb0c6
IM
1#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
1da177e4
LT
3
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
23f9b317 12#include <linux/smp.h>
1da177e4 13
06fcb0c6 14#ifndef CONFIG_S390
1da177e4
LT
15
16#include <linux/linkage.h>
17#include <linux/cache.h>
18#include <linux/spinlock.h>
19#include <linux/cpumask.h>
503e5763 20#include <linux/gfp.h>
908dcecd 21#include <linux/irqreturn.h>
dd3a1db9 22#include <linux/irqnr.h>
77904fd6 23#include <linux/errno.h>
503e5763 24#include <linux/topology.h>
3aa551c9 25#include <linux/wait.h>
1da177e4
LT
26
27#include <asm/irq.h>
28#include <asm/ptrace.h>
7d12e780 29#include <asm/irq_regs.h>
1da177e4 30
ab7798ff 31struct seq_file;
ec53cf23 32struct module;
57a58a94 33struct irq_desc;
78129576 34struct irq_data;
ec701584 35typedef void (*irq_flow_handler_t)(unsigned int irq,
7d12e780 36 struct irq_desc *desc);
78129576 37typedef void (*irq_preflow_handler_t)(struct irq_data *data);
57a58a94 38
1da177e4
LT
39/*
40 * IRQ line status.
6e213616 41 *
5d4d8fc9
TG
42 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
43 *
44 * IRQ_TYPE_NONE - default, unspecified type
45 * IRQ_TYPE_EDGE_RISING - rising edge triggered
46 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
47 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
48 * IRQ_TYPE_LEVEL_HIGH - high level triggered
49 * IRQ_TYPE_LEVEL_LOW - low level triggered
50 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
51 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
52 * IRQ_TYPE_PROBE - Special flag for probing in progress
53 *
54 * Bits which can be modified via irq_set/clear/modify_status_flags()
55 * IRQ_LEVEL - Interrupt is level type. Will be also
56 * updated in the code when the above trigger
0911f124 57 * bits are modified via irq_set_irq_type()
5d4d8fc9
TG
58 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
59 * it from affinity setting
60 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
61 * IRQ_NOREQUEST - Interrupt cannot be requested via
62 * request_irq()
7f1b1244 63 * IRQ_NOTHREAD - Interrupt cannot be threaded
5d4d8fc9
TG
64 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
65 * request/setup_irq()
66 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
67 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
68 * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
31d9d9b6 69 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
1da177e4 70 */
5d4d8fc9
TG
71enum {
72 IRQ_TYPE_NONE = 0x00000000,
73 IRQ_TYPE_EDGE_RISING = 0x00000001,
74 IRQ_TYPE_EDGE_FALLING = 0x00000002,
75 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
76 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
77 IRQ_TYPE_LEVEL_LOW = 0x00000008,
78 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
79 IRQ_TYPE_SENSE_MASK = 0x0000000f,
80
81 IRQ_TYPE_PROBE = 0x00000010,
82
83 IRQ_LEVEL = (1 << 8),
84 IRQ_PER_CPU = (1 << 9),
85 IRQ_NOPROBE = (1 << 10),
86 IRQ_NOREQUEST = (1 << 11),
87 IRQ_NOAUTOEN = (1 << 12),
88 IRQ_NO_BALANCING = (1 << 13),
89 IRQ_MOVE_PCNTXT = (1 << 14),
90 IRQ_NESTED_THREAD = (1 << 15),
7f1b1244 91 IRQ_NOTHREAD = (1 << 16),
31d9d9b6 92 IRQ_PER_CPU_DEVID = (1 << 17),
5d4d8fc9 93};
950f4427 94
44247184
TG
95#define IRQF_MODIFY_MASK \
96 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
872434d6 97 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
31d9d9b6 98 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID)
44247184 99
8f53f924
TG
100#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
101
3b8249e7
TG
102/*
103 * Return value for chip->irq_set_affinity()
104 *
105 * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
106 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
107 */
108enum {
109 IRQ_SET_MASK_OK = 0,
110 IRQ_SET_MASK_OK_NOCOPY,
111};
112
5b912c10 113struct msi_desc;
08a543ad 114struct irq_domain;
6a6de9ef 115
ff7dcd44
TG
116/**
117 * struct irq_data - per irq and irq chip data passed down to chip functions
118 * @irq: interrupt number
08a543ad 119 * @hwirq: hardware interrupt number, local to the interrupt domain
ff7dcd44 120 * @node: node index useful for balancing
30398bf6 121 * @state_use_accessors: status information for irq chip functions.
91c49917 122 * Use accessor functions to deal with it
ff7dcd44 123 * @chip: low level interrupt hardware access
08a543ad
GL
124 * @domain: Interrupt translation domain; responsible for mapping
125 * between hwirq number and linux irq number.
ff7dcd44
TG
126 * @handler_data: per-IRQ data for the irq_chip methods
127 * @chip_data: platform-specific per-chip private data for the chip
128 * methods, to allow shared chip implementations
129 * @msi_desc: MSI descriptor
130 * @affinity: IRQ affinity on SMP
ff7dcd44
TG
131 *
132 * The fields here need to overlay the ones in irq_desc until we
133 * cleaned up the direct references and switched everything over to
134 * irq_data.
135 */
136struct irq_data {
137 unsigned int irq;
08a543ad 138 unsigned long hwirq;
ff7dcd44 139 unsigned int node;
91c49917 140 unsigned int state_use_accessors;
ff7dcd44 141 struct irq_chip *chip;
08a543ad 142 struct irq_domain *domain;
ff7dcd44
TG
143 void *handler_data;
144 void *chip_data;
145 struct msi_desc *msi_desc;
146#ifdef CONFIG_SMP
147 cpumask_var_t affinity;
148#endif
ff7dcd44
TG
149};
150
f230b6d5
TG
151/*
152 * Bit masks for irq_data.state
153 *
876dbd4c 154 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
f230b6d5 155 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
a005677b
TG
156 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
157 * IRQD_PER_CPU - Interrupt is per cpu
2bdd1055 158 * IRQD_AFFINITY_SET - Interrupt affinity was set
876dbd4c 159 * IRQD_LEVEL - Interrupt is level triggered
7f94226f
TG
160 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
161 * from suspend
e1ef8241
TG
162 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
163 * context
32f4125e
TG
164 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
165 * IRQD_IRQ_MASKED - Masked state of the interrupt
166 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
f230b6d5
TG
167 */
168enum {
876dbd4c 169 IRQD_TRIGGER_MASK = 0xf,
a005677b
TG
170 IRQD_SETAFFINITY_PENDING = (1 << 8),
171 IRQD_NO_BALANCING = (1 << 10),
172 IRQD_PER_CPU = (1 << 11),
2bdd1055 173 IRQD_AFFINITY_SET = (1 << 12),
876dbd4c 174 IRQD_LEVEL = (1 << 13),
7f94226f 175 IRQD_WAKEUP_STATE = (1 << 14),
e1ef8241 176 IRQD_MOVE_PCNTXT = (1 << 15),
801a0e9a 177 IRQD_IRQ_DISABLED = (1 << 16),
32f4125e
TG
178 IRQD_IRQ_MASKED = (1 << 17),
179 IRQD_IRQ_INPROGRESS = (1 << 18),
f230b6d5
TG
180};
181
182static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
183{
184 return d->state_use_accessors & IRQD_SETAFFINITY_PENDING;
185}
186
a005677b
TG
187static inline bool irqd_is_per_cpu(struct irq_data *d)
188{
189 return d->state_use_accessors & IRQD_PER_CPU;
190}
191
192static inline bool irqd_can_balance(struct irq_data *d)
193{
194 return !(d->state_use_accessors & (IRQD_PER_CPU | IRQD_NO_BALANCING));
195}
196
2bdd1055
TG
197static inline bool irqd_affinity_was_set(struct irq_data *d)
198{
199 return d->state_use_accessors & IRQD_AFFINITY_SET;
200}
201
ee38c04b
TG
202static inline void irqd_mark_affinity_was_set(struct irq_data *d)
203{
204 d->state_use_accessors |= IRQD_AFFINITY_SET;
205}
206
876dbd4c
TG
207static inline u32 irqd_get_trigger_type(struct irq_data *d)
208{
209 return d->state_use_accessors & IRQD_TRIGGER_MASK;
210}
211
212/*
213 * Must only be called inside irq_chip.irq_set_type() functions.
214 */
215static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
216{
217 d->state_use_accessors &= ~IRQD_TRIGGER_MASK;
218 d->state_use_accessors |= type & IRQD_TRIGGER_MASK;
219}
220
221static inline bool irqd_is_level_type(struct irq_data *d)
222{
223 return d->state_use_accessors & IRQD_LEVEL;
224}
225
7f94226f
TG
226static inline bool irqd_is_wakeup_set(struct irq_data *d)
227{
228 return d->state_use_accessors & IRQD_WAKEUP_STATE;
229}
230
e1ef8241
TG
231static inline bool irqd_can_move_in_process_context(struct irq_data *d)
232{
233 return d->state_use_accessors & IRQD_MOVE_PCNTXT;
234}
235
801a0e9a
TG
236static inline bool irqd_irq_disabled(struct irq_data *d)
237{
238 return d->state_use_accessors & IRQD_IRQ_DISABLED;
239}
240
32f4125e
TG
241static inline bool irqd_irq_masked(struct irq_data *d)
242{
243 return d->state_use_accessors & IRQD_IRQ_MASKED;
244}
245
246static inline bool irqd_irq_inprogress(struct irq_data *d)
247{
248 return d->state_use_accessors & IRQD_IRQ_INPROGRESS;
249}
250
9cff60df
TG
251/*
252 * Functions for chained handlers which can be enabled/disabled by the
253 * standard disable_irq/enable_irq calls. Must be called with
254 * irq_desc->lock held.
255 */
256static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
257{
258 d->state_use_accessors |= IRQD_IRQ_INPROGRESS;
259}
260
261static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
262{
263 d->state_use_accessors &= ~IRQD_IRQ_INPROGRESS;
264}
265
a699e4e4
GL
266static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
267{
268 return d->hwirq;
269}
270
8fee5c36 271/**
6a6de9ef 272 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36
IM
273 *
274 * @name: name for /proc/interrupts
f8822657
TG
275 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
276 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
277 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
278 * @irq_disable: disable the interrupt
279 * @irq_ack: start of a new interrupt
280 * @irq_mask: mask an interrupt source
281 * @irq_mask_ack: ack and mask an interrupt source
282 * @irq_unmask: unmask an interrupt source
283 * @irq_eoi: end of interrupt
284 * @irq_set_affinity: set the CPU affinity on SMP machines
285 * @irq_retrigger: resend an IRQ to the CPU
286 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
287 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
288 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
289 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
0fdb4b25
DD
290 * @irq_cpu_online: configure an interrupt source for a secondary CPU
291 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
cfefd21e
TG
292 * @irq_suspend: function called from core code on suspend once per chip
293 * @irq_resume: function called from core code on resume once per chip
294 * @irq_pm_shutdown: function called from core code on shutdown once per chip
ab7798ff 295 * @irq_print_chip: optional to print special chip info in show_interrupts
2bff17ad 296 * @flags: chip specific flags
70aedd24 297 *
8fee5c36 298 * @release: release function solely used by UML
1da177e4 299 */
6a6de9ef
TG
300struct irq_chip {
301 const char *name;
f8822657
TG
302 unsigned int (*irq_startup)(struct irq_data *data);
303 void (*irq_shutdown)(struct irq_data *data);
304 void (*irq_enable)(struct irq_data *data);
305 void (*irq_disable)(struct irq_data *data);
306
307 void (*irq_ack)(struct irq_data *data);
308 void (*irq_mask)(struct irq_data *data);
309 void (*irq_mask_ack)(struct irq_data *data);
310 void (*irq_unmask)(struct irq_data *data);
311 void (*irq_eoi)(struct irq_data *data);
312
313 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
314 int (*irq_retrigger)(struct irq_data *data);
315 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
316 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
317
318 void (*irq_bus_lock)(struct irq_data *data);
319 void (*irq_bus_sync_unlock)(struct irq_data *data);
320
0fdb4b25
DD
321 void (*irq_cpu_online)(struct irq_data *data);
322 void (*irq_cpu_offline)(struct irq_data *data);
323
cfefd21e
TG
324 void (*irq_suspend)(struct irq_data *data);
325 void (*irq_resume)(struct irq_data *data);
326 void (*irq_pm_shutdown)(struct irq_data *data);
327
ab7798ff
TG
328 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
329
2bff17ad
TG
330 unsigned long flags;
331
b77d6adc
PBG
332 /* Currently used only by UML, might disappear one day.*/
333#ifdef CONFIG_IRQ_RELEASE_METHOD
71d218b7 334 void (*release)(unsigned int irq, void *dev_id);
b77d6adc 335#endif
1da177e4
LT
336};
337
d4d5e089
TG
338/*
339 * irq_chip specific flags
340 *
77694b40
TG
341 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
342 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
d209a699 343 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
b3d42232
TG
344 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
345 * when irq enabled
60f96b41 346 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
d4d5e089
TG
347 */
348enum {
349 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
77694b40 350 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
d209a699 351 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
b3d42232 352 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
60f96b41 353 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
d4d5e089
TG
354};
355
e144710b
TG
356/* This include will go away once we isolated irq_desc usage to core code */
357#include <linux/irqdesc.h>
0b8f1efa 358
34ffdb72
IM
359/*
360 * Pick up the arch-dependent methods:
361 */
362#include <asm/hw_irq.h>
1da177e4 363
b683de2b
TG
364#ifndef NR_IRQS_LEGACY
365# define NR_IRQS_LEGACY 0
366#endif
367
1318a481
TG
368#ifndef ARCH_IRQ_INIT_FLAGS
369# define ARCH_IRQ_INIT_FLAGS 0
370#endif
371
c1594b77 372#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
1318a481 373
e144710b 374struct irqaction;
06fcb0c6 375extern int setup_irq(unsigned int irq, struct irqaction *new);
cbf94f06 376extern void remove_irq(unsigned int irq, struct irqaction *act);
31d9d9b6
MZ
377extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
378extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
1da177e4 379
0fdb4b25
DD
380extern void irq_cpu_online(void);
381extern void irq_cpu_offline(void);
c2d0c555 382extern int __irq_set_affinity_locked(struct irq_data *data, const struct cpumask *cpumask);
0fdb4b25 383
1da177e4 384#ifdef CONFIG_GENERIC_HARDIRQS
06fcb0c6 385
3a3856d0 386#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
a439520f
TG
387void irq_move_irq(struct irq_data *data);
388void irq_move_masked_irq(struct irq_data *data);
e144710b 389#else
a439520f
TG
390static inline void irq_move_irq(struct irq_data *data) { }
391static inline void irq_move_masked_irq(struct irq_data *data) { }
e144710b 392#endif
54d5d424 393
1da177e4 394extern int no_irq_affinity;
1da177e4 395
6a6de9ef
TG
396/*
397 * Built-in IRQ handlers for various IRQ types,
bebd04cc 398 * callable via desc->handle_irq()
6a6de9ef 399 */
ec701584
HH
400extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
401extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
402extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
0521c8fb 403extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
ec701584
HH
404extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
405extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
31d9d9b6 406extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
ec701584 407extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
31b47cf7 408extern void handle_nested_irq(unsigned int irq);
6a6de9ef 409
6a6de9ef 410/* Handling of unhandled and spurious interrupts: */
34ffdb72 411extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
bedd30d9 412 irqreturn_t action_ret);
1da177e4 413
a4633adc 414
6a6de9ef
TG
415/* Enable/disable irq debugging output: */
416extern int noirqdebug_setup(char *str);
417
418/* Checks whether the interrupt can be requested by request_irq(): */
419extern int can_request_irq(unsigned int irq, unsigned long irqflags);
420
f8b5473f 421/* Dummy irq-chip implementations: */
6a6de9ef 422extern struct irq_chip no_irq_chip;
f8b5473f 423extern struct irq_chip dummy_irq_chip;
6a6de9ef 424
145fc655 425extern void
3836ca08 426irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
a460e745
IM
427 irq_flow_handler_t handle, const char *name);
428
3836ca08
TG
429static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
430 irq_flow_handler_t handle)
431{
432 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
433}
434
31d9d9b6
MZ
435extern int irq_set_percpu_devid(unsigned int irq);
436
6a6de9ef 437extern void
3836ca08 438__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
a460e745 439 const char *name);
1da177e4 440
6a6de9ef 441static inline void
3836ca08 442irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 443{
3836ca08 444 __irq_set_handler(irq, handle, 0, NULL);
6a6de9ef
TG
445}
446
447/*
448 * Set a highlevel chained flow handler for a given IRQ.
449 * (a chained handler is automatically enabled and set to
7f1b1244 450 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
6a6de9ef
TG
451 */
452static inline void
3836ca08 453irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 454{
3836ca08 455 __irq_set_handler(irq, handle, 1, NULL);
6a6de9ef
TG
456}
457
44247184
TG
458void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
459
460static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
461{
462 irq_modify_status(irq, 0, set);
463}
464
465static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
466{
467 irq_modify_status(irq, clr, 0);
468}
469
a0cd9ca2 470static inline void irq_set_noprobe(unsigned int irq)
44247184
TG
471{
472 irq_modify_status(irq, 0, IRQ_NOPROBE);
473}
474
a0cd9ca2 475static inline void irq_set_probe(unsigned int irq)
44247184
TG
476{
477 irq_modify_status(irq, IRQ_NOPROBE, 0);
478}
46f4f8f6 479
7f1b1244
PM
480static inline void irq_set_nothread(unsigned int irq)
481{
482 irq_modify_status(irq, 0, IRQ_NOTHREAD);
483}
484
485static inline void irq_set_thread(unsigned int irq)
486{
487 irq_modify_status(irq, IRQ_NOTHREAD, 0);
488}
489
6f91a52d
TG
490static inline void irq_set_nested_thread(unsigned int irq, bool nest)
491{
492 if (nest)
493 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
494 else
495 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
496}
497
31d9d9b6
MZ
498static inline void irq_set_percpu_devid_flags(unsigned int irq)
499{
500 irq_set_status_flags(irq,
501 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
502 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
503}
504
3a16d713 505/* Handle dynamic irq creation and destruction */
d047f53a 506extern unsigned int create_irq_nr(unsigned int irq_want, int node);
3a16d713
EB
507extern int create_irq(void);
508extern void destroy_irq(unsigned int irq);
509
b7b29338
TG
510/*
511 * Dynamic irq helper functions. Obsolete. Use irq_alloc_desc* and
512 * irq_free_desc instead.
513 */
3a16d713 514extern void dynamic_irq_cleanup(unsigned int irq);
b7b29338
TG
515static inline void dynamic_irq_init(unsigned int irq)
516{
517 dynamic_irq_cleanup(irq);
518}
dd87eb3a 519
3a16d713 520/* Set/get chip/data for an IRQ: */
a0cd9ca2
TG
521extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
522extern int irq_set_handler_data(unsigned int irq, void *data);
523extern int irq_set_chip_data(unsigned int irq, void *data);
524extern int irq_set_irq_type(unsigned int irq, unsigned int type);
525extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
f303a6dd 526extern struct irq_data *irq_get_irq_data(unsigned int irq);
dd87eb3a 527
a0cd9ca2 528static inline struct irq_chip *irq_get_chip(unsigned int irq)
f303a6dd
TG
529{
530 struct irq_data *d = irq_get_irq_data(irq);
531 return d ? d->chip : NULL;
532}
533
534static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
535{
536 return d->chip;
537}
538
a0cd9ca2 539static inline void *irq_get_chip_data(unsigned int irq)
f303a6dd
TG
540{
541 struct irq_data *d = irq_get_irq_data(irq);
542 return d ? d->chip_data : NULL;
543}
544
545static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
546{
547 return d->chip_data;
548}
549
a0cd9ca2 550static inline void *irq_get_handler_data(unsigned int irq)
f303a6dd
TG
551{
552 struct irq_data *d = irq_get_irq_data(irq);
553 return d ? d->handler_data : NULL;
554}
555
a0cd9ca2 556static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
f303a6dd
TG
557{
558 return d->handler_data;
559}
560
a0cd9ca2 561static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
f303a6dd
TG
562{
563 struct irq_data *d = irq_get_irq_data(irq);
564 return d ? d->msi_desc : NULL;
565}
566
567static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
568{
569 return d->msi_desc;
570}
571
b6873807
SAS
572int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
573 struct module *owner);
574
ec53cf23
PG
575/* use macros to avoid needing export.h for THIS_MODULE */
576#define irq_alloc_descs(irq, from, cnt, node) \
577 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
b6873807 578
ec53cf23
PG
579#define irq_alloc_desc(node) \
580 irq_alloc_descs(-1, 0, 1, node)
1f5a5b87 581
ec53cf23
PG
582#define irq_alloc_desc_at(at, node) \
583 irq_alloc_descs(at, at, 1, node)
1f5a5b87 584
ec53cf23
PG
585#define irq_alloc_desc_from(from, node) \
586 irq_alloc_descs(-1, from, 1, node)
1f5a5b87 587
ec53cf23
PG
588void irq_free_descs(unsigned int irq, unsigned int cnt);
589int irq_reserve_irqs(unsigned int from, unsigned int cnt);
1f5a5b87
TG
590
591static inline void irq_free_desc(unsigned int irq)
592{
593 irq_free_descs(irq, 1);
594}
595
639bd12f
PM
596static inline int irq_reserve_irq(unsigned int irq)
597{
598 return irq_reserve_irqs(irq, 1);
599}
600
7d828062
TG
601#ifndef irq_reg_writel
602# define irq_reg_writel(val, addr) writel(val, addr)
603#endif
604#ifndef irq_reg_readl
605# define irq_reg_readl(addr) readl(addr)
606#endif
607
608/**
609 * struct irq_chip_regs - register offsets for struct irq_gci
610 * @enable: Enable register offset to reg_base
611 * @disable: Disable register offset to reg_base
612 * @mask: Mask register offset to reg_base
613 * @ack: Ack register offset to reg_base
614 * @eoi: Eoi register offset to reg_base
615 * @type: Type configuration register offset to reg_base
616 * @polarity: Polarity configuration register offset to reg_base
617 */
618struct irq_chip_regs {
619 unsigned long enable;
620 unsigned long disable;
621 unsigned long mask;
622 unsigned long ack;
623 unsigned long eoi;
624 unsigned long type;
625 unsigned long polarity;
626};
627
628/**
629 * struct irq_chip_type - Generic interrupt chip instance for a flow type
630 * @chip: The real interrupt chip which provides the callbacks
631 * @regs: Register offsets for this chip
632 * @handler: Flow handler associated with this chip
633 * @type: Chip can handle these flow types
634 *
635 * A irq_generic_chip can have several instances of irq_chip_type when
636 * it requires different functions and register offsets for different
637 * flow types.
638 */
639struct irq_chip_type {
640 struct irq_chip chip;
641 struct irq_chip_regs regs;
642 irq_flow_handler_t handler;
643 u32 type;
644};
645
646/**
647 * struct irq_chip_generic - Generic irq chip data structure
648 * @lock: Lock to protect register and cache data access
649 * @reg_base: Register base address (virtual)
650 * @irq_base: Interrupt base nr for this chip
651 * @irq_cnt: Number of interrupts handled by this chip
652 * @mask_cache: Cached mask register
653 * @type_cache: Cached type register
654 * @polarity_cache: Cached polarity register
655 * @wake_enabled: Interrupt can wakeup from suspend
656 * @wake_active: Interrupt is marked as an wakeup from suspend source
657 * @num_ct: Number of available irq_chip_type instances (usually 1)
658 * @private: Private data for non generic chip callbacks
cfefd21e 659 * @list: List head for keeping track of instances
7d828062
TG
660 * @chip_types: Array of interrupt irq_chip_types
661 *
662 * Note, that irq_chip_generic can have multiple irq_chip_type
663 * implementations which can be associated to a particular irq line of
664 * an irq_chip_generic instance. That allows to share and protect
665 * state in an irq_chip_generic instance when we need to implement
666 * different flow mechanisms (level/edge) for it.
667 */
668struct irq_chip_generic {
669 raw_spinlock_t lock;
670 void __iomem *reg_base;
671 unsigned int irq_base;
672 unsigned int irq_cnt;
673 u32 mask_cache;
674 u32 type_cache;
675 u32 polarity_cache;
676 u32 wake_enabled;
677 u32 wake_active;
678 unsigned int num_ct;
679 void *private;
cfefd21e 680 struct list_head list;
7d828062
TG
681 struct irq_chip_type chip_types[0];
682};
683
684/**
685 * enum irq_gc_flags - Initialization flags for generic irq chips
686 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
687 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
688 * irq chips which need to call irq_set_wake() on
689 * the parent irq. Usually GPIO implementations
690 */
691enum irq_gc_flags {
692 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
693 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
694};
695
696/* Generic chip callback functions */
697void irq_gc_noop(struct irq_data *d);
698void irq_gc_mask_disable_reg(struct irq_data *d);
699void irq_gc_mask_set_bit(struct irq_data *d);
700void irq_gc_mask_clr_bit(struct irq_data *d);
701void irq_gc_unmask_enable_reg(struct irq_data *d);
659fb32d
SG
702void irq_gc_ack_set_bit(struct irq_data *d);
703void irq_gc_ack_clr_bit(struct irq_data *d);
7d828062
TG
704void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
705void irq_gc_eoi(struct irq_data *d);
706int irq_gc_set_wake(struct irq_data *d, unsigned int on);
707
708/* Setup functions for irq_chip_generic */
709struct irq_chip_generic *
710irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
711 void __iomem *reg_base, irq_flow_handler_t handler);
712void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
713 enum irq_gc_flags flags, unsigned int clr,
714 unsigned int set);
715int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
cfefd21e
TG
716void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
717 unsigned int clr, unsigned int set);
7d828062
TG
718
719static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
720{
721 return container_of(d->chip, struct irq_chip_type, chip);
722}
723
724#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
725
726#ifdef CONFIG_SMP
727static inline void irq_gc_lock(struct irq_chip_generic *gc)
728{
729 raw_spin_lock(&gc->lock);
730}
731
732static inline void irq_gc_unlock(struct irq_chip_generic *gc)
733{
734 raw_spin_unlock(&gc->lock);
735}
736#else
737static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
738static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
739#endif
740
6a6de9ef 741#endif /* CONFIG_GENERIC_HARDIRQS */
1da177e4 742
06fcb0c6 743#endif /* !CONFIG_S390 */
1da177e4 744
06fcb0c6 745#endif /* _LINUX_IRQ_H */
This page took 1.485452 seconds and 5 git commands to generate.