irqchip: exynos-combiner: Save IRQ enable set on suspend
[deliverable/linux.git] / include / linux / irq.h
CommitLineData
06fcb0c6
IM
1#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
1da177e4
LT
3
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
23f9b317 12#include <linux/smp.h>
1da177e4
LT
13#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
503e5763 17#include <linux/gfp.h>
75ffc007 18#include <linux/irqhandler.h>
908dcecd 19#include <linux/irqreturn.h>
dd3a1db9 20#include <linux/irqnr.h>
77904fd6 21#include <linux/errno.h>
503e5763 22#include <linux/topology.h>
3aa551c9 23#include <linux/wait.h>
332fd7c4 24#include <linux/io.h>
1da177e4
LT
25
26#include <asm/irq.h>
27#include <asm/ptrace.h>
7d12e780 28#include <asm/irq_regs.h>
1da177e4 29
ab7798ff 30struct seq_file;
ec53cf23 31struct module;
515085ef 32struct msi_msg;
1b7047ed 33enum irqchip_irq_state;
57a58a94 34
1da177e4
LT
35/*
36 * IRQ line status.
6e213616 37 *
5d4d8fc9
TG
38 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
39 *
40 * IRQ_TYPE_NONE - default, unspecified type
41 * IRQ_TYPE_EDGE_RISING - rising edge triggered
42 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
43 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
44 * IRQ_TYPE_LEVEL_HIGH - high level triggered
45 * IRQ_TYPE_LEVEL_LOW - low level triggered
46 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
47 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
3fca40c7
BH
48 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
49 * to setup the HW to a sane default (used
50 * by irqdomain map() callbacks to synchronize
51 * the HW state and SW flags for a newly
52 * allocated descriptor).
53 *
5d4d8fc9
TG
54 * IRQ_TYPE_PROBE - Special flag for probing in progress
55 *
56 * Bits which can be modified via irq_set/clear/modify_status_flags()
57 * IRQ_LEVEL - Interrupt is level type. Will be also
58 * updated in the code when the above trigger
0911f124 59 * bits are modified via irq_set_irq_type()
5d4d8fc9
TG
60 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
61 * it from affinity setting
62 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
63 * IRQ_NOREQUEST - Interrupt cannot be requested via
64 * request_irq()
7f1b1244 65 * IRQ_NOTHREAD - Interrupt cannot be threaded
5d4d8fc9
TG
66 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
67 * request/setup_irq()
68 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
69 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
70 * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
31d9d9b6 71 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
b39898cd
TG
72 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
73 * it from the spurious interrupt detection
74 * mechanism and from core side polling.
1da177e4 75 */
5d4d8fc9
TG
76enum {
77 IRQ_TYPE_NONE = 0x00000000,
78 IRQ_TYPE_EDGE_RISING = 0x00000001,
79 IRQ_TYPE_EDGE_FALLING = 0x00000002,
80 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
81 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
82 IRQ_TYPE_LEVEL_LOW = 0x00000008,
83 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
84 IRQ_TYPE_SENSE_MASK = 0x0000000f,
3fca40c7 85 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
5d4d8fc9
TG
86
87 IRQ_TYPE_PROBE = 0x00000010,
88
89 IRQ_LEVEL = (1 << 8),
90 IRQ_PER_CPU = (1 << 9),
91 IRQ_NOPROBE = (1 << 10),
92 IRQ_NOREQUEST = (1 << 11),
93 IRQ_NOAUTOEN = (1 << 12),
94 IRQ_NO_BALANCING = (1 << 13),
95 IRQ_MOVE_PCNTXT = (1 << 14),
96 IRQ_NESTED_THREAD = (1 << 15),
7f1b1244 97 IRQ_NOTHREAD = (1 << 16),
31d9d9b6 98 IRQ_PER_CPU_DEVID = (1 << 17),
b39898cd 99 IRQ_IS_POLLED = (1 << 18),
5d4d8fc9 100};
950f4427 101
44247184
TG
102#define IRQF_MODIFY_MASK \
103 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
872434d6 104 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
b39898cd
TG
105 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
106 IRQ_IS_POLLED)
44247184 107
8f53f924
TG
108#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
109
3b8249e7
TG
110/*
111 * Return value for chip->irq_set_affinity()
112 *
113 * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
114 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
2cb62547
JL
115 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
116 * support stacked irqchips, which indicates skipping
117 * all descendent irqchips.
3b8249e7
TG
118 */
119enum {
120 IRQ_SET_MASK_OK = 0,
121 IRQ_SET_MASK_OK_NOCOPY,
2cb62547 122 IRQ_SET_MASK_OK_DONE,
3b8249e7
TG
123};
124
5b912c10 125struct msi_desc;
08a543ad 126struct irq_domain;
6a6de9ef 127
ff7dcd44
TG
128/**
129 * struct irq_data - per irq and irq chip data passed down to chip functions
966dc736 130 * @mask: precomputed bitmask for accessing the chip registers
ff7dcd44 131 * @irq: interrupt number
08a543ad 132 * @hwirq: hardware interrupt number, local to the interrupt domain
ff7dcd44 133 * @node: node index useful for balancing
30398bf6 134 * @state_use_accessors: status information for irq chip functions.
91c49917 135 * Use accessor functions to deal with it
ff7dcd44 136 * @chip: low level interrupt hardware access
08a543ad
GL
137 * @domain: Interrupt translation domain; responsible for mapping
138 * between hwirq number and linux irq number.
f8264e34
JL
139 * @parent_data: pointer to parent struct irq_data to support hierarchy
140 * irq_domain
ff7dcd44
TG
141 * @handler_data: per-IRQ data for the irq_chip methods
142 * @chip_data: platform-specific per-chip private data for the chip
143 * methods, to allow shared chip implementations
144 * @msi_desc: MSI descriptor
145 * @affinity: IRQ affinity on SMP
ff7dcd44
TG
146 *
147 * The fields here need to overlay the ones in irq_desc until we
148 * cleaned up the direct references and switched everything over to
149 * irq_data.
150 */
151struct irq_data {
966dc736 152 u32 mask;
ff7dcd44 153 unsigned int irq;
08a543ad 154 unsigned long hwirq;
ff7dcd44 155 unsigned int node;
91c49917 156 unsigned int state_use_accessors;
ff7dcd44 157 struct irq_chip *chip;
08a543ad 158 struct irq_domain *domain;
f8264e34
JL
159#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
160 struct irq_data *parent_data;
161#endif
ff7dcd44
TG
162 void *handler_data;
163 void *chip_data;
164 struct msi_desc *msi_desc;
ff7dcd44 165 cpumask_var_t affinity;
ff7dcd44
TG
166};
167
f230b6d5
TG
168/*
169 * Bit masks for irq_data.state
170 *
876dbd4c 171 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
f230b6d5 172 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
a005677b
TG
173 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
174 * IRQD_PER_CPU - Interrupt is per cpu
2bdd1055 175 * IRQD_AFFINITY_SET - Interrupt affinity was set
876dbd4c 176 * IRQD_LEVEL - Interrupt is level triggered
7f94226f
TG
177 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
178 * from suspend
e1ef8241
TG
179 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
180 * context
32f4125e
TG
181 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
182 * IRQD_IRQ_MASKED - Masked state of the interrupt
183 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
b76f1674 184 * IRQD_WAKEUP_ARMED - Wakeup mode armed
f230b6d5
TG
185 */
186enum {
876dbd4c 187 IRQD_TRIGGER_MASK = 0xf,
a005677b
TG
188 IRQD_SETAFFINITY_PENDING = (1 << 8),
189 IRQD_NO_BALANCING = (1 << 10),
190 IRQD_PER_CPU = (1 << 11),
2bdd1055 191 IRQD_AFFINITY_SET = (1 << 12),
876dbd4c 192 IRQD_LEVEL = (1 << 13),
7f94226f 193 IRQD_WAKEUP_STATE = (1 << 14),
e1ef8241 194 IRQD_MOVE_PCNTXT = (1 << 15),
801a0e9a 195 IRQD_IRQ_DISABLED = (1 << 16),
32f4125e
TG
196 IRQD_IRQ_MASKED = (1 << 17),
197 IRQD_IRQ_INPROGRESS = (1 << 18),
b76f1674 198 IRQD_WAKEUP_ARMED = (1 << 19),
f230b6d5
TG
199};
200
201static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
202{
203 return d->state_use_accessors & IRQD_SETAFFINITY_PENDING;
204}
205
a005677b
TG
206static inline bool irqd_is_per_cpu(struct irq_data *d)
207{
208 return d->state_use_accessors & IRQD_PER_CPU;
209}
210
211static inline bool irqd_can_balance(struct irq_data *d)
212{
213 return !(d->state_use_accessors & (IRQD_PER_CPU | IRQD_NO_BALANCING));
214}
215
2bdd1055
TG
216static inline bool irqd_affinity_was_set(struct irq_data *d)
217{
218 return d->state_use_accessors & IRQD_AFFINITY_SET;
219}
220
ee38c04b
TG
221static inline void irqd_mark_affinity_was_set(struct irq_data *d)
222{
223 d->state_use_accessors |= IRQD_AFFINITY_SET;
224}
225
876dbd4c
TG
226static inline u32 irqd_get_trigger_type(struct irq_data *d)
227{
228 return d->state_use_accessors & IRQD_TRIGGER_MASK;
229}
230
231/*
232 * Must only be called inside irq_chip.irq_set_type() functions.
233 */
234static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
235{
236 d->state_use_accessors &= ~IRQD_TRIGGER_MASK;
237 d->state_use_accessors |= type & IRQD_TRIGGER_MASK;
238}
239
240static inline bool irqd_is_level_type(struct irq_data *d)
241{
242 return d->state_use_accessors & IRQD_LEVEL;
243}
244
7f94226f
TG
245static inline bool irqd_is_wakeup_set(struct irq_data *d)
246{
247 return d->state_use_accessors & IRQD_WAKEUP_STATE;
248}
249
e1ef8241
TG
250static inline bool irqd_can_move_in_process_context(struct irq_data *d)
251{
252 return d->state_use_accessors & IRQD_MOVE_PCNTXT;
253}
254
801a0e9a
TG
255static inline bool irqd_irq_disabled(struct irq_data *d)
256{
257 return d->state_use_accessors & IRQD_IRQ_DISABLED;
258}
259
32f4125e
TG
260static inline bool irqd_irq_masked(struct irq_data *d)
261{
262 return d->state_use_accessors & IRQD_IRQ_MASKED;
263}
264
265static inline bool irqd_irq_inprogress(struct irq_data *d)
266{
267 return d->state_use_accessors & IRQD_IRQ_INPROGRESS;
268}
269
b76f1674
TG
270static inline bool irqd_is_wakeup_armed(struct irq_data *d)
271{
272 return d->state_use_accessors & IRQD_WAKEUP_ARMED;
273}
274
275
9cff60df
TG
276/*
277 * Functions for chained handlers which can be enabled/disabled by the
278 * standard disable_irq/enable_irq calls. Must be called with
279 * irq_desc->lock held.
280 */
281static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
282{
283 d->state_use_accessors |= IRQD_IRQ_INPROGRESS;
284}
285
286static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
287{
288 d->state_use_accessors &= ~IRQD_IRQ_INPROGRESS;
289}
290
a699e4e4
GL
291static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
292{
293 return d->hwirq;
294}
295
8fee5c36 296/**
6a6de9ef 297 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36
IM
298 *
299 * @name: name for /proc/interrupts
f8822657
TG
300 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
301 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
302 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
303 * @irq_disable: disable the interrupt
304 * @irq_ack: start of a new interrupt
305 * @irq_mask: mask an interrupt source
306 * @irq_mask_ack: ack and mask an interrupt source
307 * @irq_unmask: unmask an interrupt source
308 * @irq_eoi: end of interrupt
309 * @irq_set_affinity: set the CPU affinity on SMP machines
310 * @irq_retrigger: resend an IRQ to the CPU
311 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
312 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
313 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
314 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
0fdb4b25
DD
315 * @irq_cpu_online: configure an interrupt source for a secondary CPU
316 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
cfefd21e
TG
317 * @irq_suspend: function called from core code on suspend once per chip
318 * @irq_resume: function called from core code on resume once per chip
319 * @irq_pm_shutdown: function called from core code on shutdown once per chip
d0051816 320 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
ab7798ff 321 * @irq_print_chip: optional to print special chip info in show_interrupts
c1bacbae
TG
322 * @irq_request_resources: optional to request resources before calling
323 * any other callback related to this irq
324 * @irq_release_resources: optional to release resources acquired with
325 * irq_request_resources
515085ef 326 * @irq_compose_msi_msg: optional to compose message content for MSI
9dde55b7 327 * @irq_write_msi_msg: optional to write message content for MSI
1b7047ed
MZ
328 * @irq_get_irqchip_state: return the internal state of an interrupt
329 * @irq_set_irqchip_state: set the internal state of a interrupt
0a4377de 330 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
2bff17ad 331 * @flags: chip specific flags
1da177e4 332 */
6a6de9ef
TG
333struct irq_chip {
334 const char *name;
f8822657
TG
335 unsigned int (*irq_startup)(struct irq_data *data);
336 void (*irq_shutdown)(struct irq_data *data);
337 void (*irq_enable)(struct irq_data *data);
338 void (*irq_disable)(struct irq_data *data);
339
340 void (*irq_ack)(struct irq_data *data);
341 void (*irq_mask)(struct irq_data *data);
342 void (*irq_mask_ack)(struct irq_data *data);
343 void (*irq_unmask)(struct irq_data *data);
344 void (*irq_eoi)(struct irq_data *data);
345
346 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
347 int (*irq_retrigger)(struct irq_data *data);
348 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
349 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
350
351 void (*irq_bus_lock)(struct irq_data *data);
352 void (*irq_bus_sync_unlock)(struct irq_data *data);
353
0fdb4b25
DD
354 void (*irq_cpu_online)(struct irq_data *data);
355 void (*irq_cpu_offline)(struct irq_data *data);
356
cfefd21e
TG
357 void (*irq_suspend)(struct irq_data *data);
358 void (*irq_resume)(struct irq_data *data);
359 void (*irq_pm_shutdown)(struct irq_data *data);
360
d0051816
TG
361 void (*irq_calc_mask)(struct irq_data *data);
362
ab7798ff 363 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
c1bacbae
TG
364 int (*irq_request_resources)(struct irq_data *data);
365 void (*irq_release_resources)(struct irq_data *data);
ab7798ff 366
515085ef 367 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
9dde55b7 368 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
515085ef 369
1b7047ed
MZ
370 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
371 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
372
0a4377de
JL
373 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
374
2bff17ad 375 unsigned long flags;
1da177e4
LT
376};
377
d4d5e089
TG
378/*
379 * irq_chip specific flags
380 *
77694b40
TG
381 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
382 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
d209a699 383 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
b3d42232
TG
384 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
385 * when irq enabled
60f96b41 386 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
4f6e4f71 387 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
328a4978 388 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
d4d5e089
TG
389 */
390enum {
391 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
77694b40 392 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
d209a699 393 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
b3d42232 394 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
60f96b41 395 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
dc9b229a 396 IRQCHIP_ONESHOT_SAFE = (1 << 5),
328a4978 397 IRQCHIP_EOI_THREADED = (1 << 6),
d4d5e089
TG
398};
399
e144710b
TG
400/* This include will go away once we isolated irq_desc usage to core code */
401#include <linux/irqdesc.h>
0b8f1efa 402
34ffdb72
IM
403/*
404 * Pick up the arch-dependent methods:
405 */
406#include <asm/hw_irq.h>
1da177e4 407
b683de2b
TG
408#ifndef NR_IRQS_LEGACY
409# define NR_IRQS_LEGACY 0
410#endif
411
1318a481
TG
412#ifndef ARCH_IRQ_INIT_FLAGS
413# define ARCH_IRQ_INIT_FLAGS 0
414#endif
415
c1594b77 416#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
1318a481 417
e144710b 418struct irqaction;
06fcb0c6 419extern int setup_irq(unsigned int irq, struct irqaction *new);
cbf94f06 420extern void remove_irq(unsigned int irq, struct irqaction *act);
31d9d9b6
MZ
421extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
422extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
1da177e4 423
0fdb4b25
DD
424extern void irq_cpu_online(void);
425extern void irq_cpu_offline(void);
01f8fa4f
TG
426extern int irq_set_affinity_locked(struct irq_data *data,
427 const struct cpumask *cpumask, bool force);
0a4377de 428extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
0fdb4b25 429
3a3856d0 430#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
a439520f
TG
431void irq_move_irq(struct irq_data *data);
432void irq_move_masked_irq(struct irq_data *data);
e144710b 433#else
a439520f
TG
434static inline void irq_move_irq(struct irq_data *data) { }
435static inline void irq_move_masked_irq(struct irq_data *data) { }
e144710b 436#endif
54d5d424 437
1da177e4 438extern int no_irq_affinity;
1da177e4 439
293a7a0a
TG
440#ifdef CONFIG_HARDIRQS_SW_RESEND
441int irq_set_parent(int irq, int parent_irq);
442#else
443static inline int irq_set_parent(int irq, int parent_irq)
444{
445 return 0;
446}
447#endif
448
6a6de9ef
TG
449/*
450 * Built-in IRQ handlers for various IRQ types,
bebd04cc 451 * callable via desc->handle_irq()
6a6de9ef 452 */
ec701584
HH
453extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
454extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
455extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
0521c8fb 456extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
ec701584
HH
457extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
458extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
31d9d9b6 459extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
ec701584 460extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
31b47cf7 461extern void handle_nested_irq(unsigned int irq);
6a6de9ef 462
515085ef 463extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
85f08c17 464#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
3cfeffc2
SA
465extern void irq_chip_enable_parent(struct irq_data *data);
466extern void irq_chip_disable_parent(struct irq_data *data);
85f08c17
JL
467extern void irq_chip_ack_parent(struct irq_data *data);
468extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
56e8abab
YC
469extern void irq_chip_mask_parent(struct irq_data *data);
470extern void irq_chip_unmask_parent(struct irq_data *data);
471extern void irq_chip_eoi_parent(struct irq_data *data);
472extern int irq_chip_set_affinity_parent(struct irq_data *data,
473 const struct cpumask *dest,
474 bool force);
08b55e2a 475extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
0a4377de
JL
476extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
477 void *vcpu_info);
85f08c17
JL
478#endif
479
6a6de9ef 480/* Handling of unhandled and spurious interrupts: */
34ffdb72 481extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
bedd30d9 482 irqreturn_t action_ret);
1da177e4 483
a4633adc 484
6a6de9ef
TG
485/* Enable/disable irq debugging output: */
486extern int noirqdebug_setup(char *str);
487
488/* Checks whether the interrupt can be requested by request_irq(): */
489extern int can_request_irq(unsigned int irq, unsigned long irqflags);
490
f8b5473f 491/* Dummy irq-chip implementations: */
6a6de9ef 492extern struct irq_chip no_irq_chip;
f8b5473f 493extern struct irq_chip dummy_irq_chip;
6a6de9ef 494
145fc655 495extern void
3836ca08 496irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
a460e745
IM
497 irq_flow_handler_t handle, const char *name);
498
3836ca08
TG
499static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
500 irq_flow_handler_t handle)
501{
502 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
503}
504
31d9d9b6
MZ
505extern int irq_set_percpu_devid(unsigned int irq);
506
6a6de9ef 507extern void
3836ca08 508__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
a460e745 509 const char *name);
1da177e4 510
6a6de9ef 511static inline void
3836ca08 512irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 513{
3836ca08 514 __irq_set_handler(irq, handle, 0, NULL);
6a6de9ef
TG
515}
516
517/*
518 * Set a highlevel chained flow handler for a given IRQ.
519 * (a chained handler is automatically enabled and set to
7f1b1244 520 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
6a6de9ef
TG
521 */
522static inline void
3836ca08 523irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 524{
3836ca08 525 __irq_set_handler(irq, handle, 1, NULL);
6a6de9ef
TG
526}
527
44247184
TG
528void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
529
530static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
531{
532 irq_modify_status(irq, 0, set);
533}
534
535static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
536{
537 irq_modify_status(irq, clr, 0);
538}
539
a0cd9ca2 540static inline void irq_set_noprobe(unsigned int irq)
44247184
TG
541{
542 irq_modify_status(irq, 0, IRQ_NOPROBE);
543}
544
a0cd9ca2 545static inline void irq_set_probe(unsigned int irq)
44247184
TG
546{
547 irq_modify_status(irq, IRQ_NOPROBE, 0);
548}
46f4f8f6 549
7f1b1244
PM
550static inline void irq_set_nothread(unsigned int irq)
551{
552 irq_modify_status(irq, 0, IRQ_NOTHREAD);
553}
554
555static inline void irq_set_thread(unsigned int irq)
556{
557 irq_modify_status(irq, IRQ_NOTHREAD, 0);
558}
559
6f91a52d
TG
560static inline void irq_set_nested_thread(unsigned int irq, bool nest)
561{
562 if (nest)
563 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
564 else
565 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
566}
567
31d9d9b6
MZ
568static inline void irq_set_percpu_devid_flags(unsigned int irq)
569{
570 irq_set_status_flags(irq,
571 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
572 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
573}
574
3a16d713 575/* Set/get chip/data for an IRQ: */
a0cd9ca2
TG
576extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
577extern int irq_set_handler_data(unsigned int irq, void *data);
578extern int irq_set_chip_data(unsigned int irq, void *data);
579extern int irq_set_irq_type(unsigned int irq, unsigned int type);
580extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
51906e77
AG
581extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
582 struct msi_desc *entry);
f303a6dd 583extern struct irq_data *irq_get_irq_data(unsigned int irq);
dd87eb3a 584
a0cd9ca2 585static inline struct irq_chip *irq_get_chip(unsigned int irq)
f303a6dd
TG
586{
587 struct irq_data *d = irq_get_irq_data(irq);
588 return d ? d->chip : NULL;
589}
590
591static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
592{
593 return d->chip;
594}
595
a0cd9ca2 596static inline void *irq_get_chip_data(unsigned int irq)
f303a6dd
TG
597{
598 struct irq_data *d = irq_get_irq_data(irq);
599 return d ? d->chip_data : NULL;
600}
601
602static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
603{
604 return d->chip_data;
605}
606
a0cd9ca2 607static inline void *irq_get_handler_data(unsigned int irq)
f303a6dd
TG
608{
609 struct irq_data *d = irq_get_irq_data(irq);
610 return d ? d->handler_data : NULL;
611}
612
a0cd9ca2 613static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
f303a6dd
TG
614{
615 return d->handler_data;
616}
617
a0cd9ca2 618static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
f303a6dd
TG
619{
620 struct irq_data *d = irq_get_irq_data(irq);
621 return d ? d->msi_desc : NULL;
622}
623
624static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
625{
626 return d->msi_desc;
627}
628
1f6236bf
JMC
629static inline u32 irq_get_trigger_type(unsigned int irq)
630{
631 struct irq_data *d = irq_get_irq_data(irq);
632 return d ? irqd_get_trigger_type(d) : 0;
633}
634
62a08ae2
TG
635unsigned int arch_dynirq_lower_bound(unsigned int from);
636
b6873807
SAS
637int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
638 struct module *owner);
639
ec53cf23
PG
640/* use macros to avoid needing export.h for THIS_MODULE */
641#define irq_alloc_descs(irq, from, cnt, node) \
642 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
b6873807 643
ec53cf23
PG
644#define irq_alloc_desc(node) \
645 irq_alloc_descs(-1, 0, 1, node)
1f5a5b87 646
ec53cf23
PG
647#define irq_alloc_desc_at(at, node) \
648 irq_alloc_descs(at, at, 1, node)
1f5a5b87 649
ec53cf23
PG
650#define irq_alloc_desc_from(from, node) \
651 irq_alloc_descs(-1, from, 1, node)
1f5a5b87 652
51906e77
AG
653#define irq_alloc_descs_from(from, cnt, node) \
654 irq_alloc_descs(-1, from, cnt, node)
655
ec53cf23 656void irq_free_descs(unsigned int irq, unsigned int cnt);
1f5a5b87
TG
657static inline void irq_free_desc(unsigned int irq)
658{
659 irq_free_descs(irq, 1);
660}
661
7b6ef126
TG
662#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
663unsigned int irq_alloc_hwirqs(int cnt, int node);
664static inline unsigned int irq_alloc_hwirq(int node)
665{
666 return irq_alloc_hwirqs(1, node);
667}
668void irq_free_hwirqs(unsigned int from, int cnt);
669static inline void irq_free_hwirq(unsigned int irq)
670{
671 return irq_free_hwirqs(irq, 1);
672}
673int arch_setup_hwirq(unsigned int irq, int node);
674void arch_teardown_hwirq(unsigned int irq);
675#endif
676
c940e01c
TG
677#ifdef CONFIG_GENERIC_IRQ_LEGACY
678void irq_init_desc(unsigned int irq);
679#endif
680
7d828062
TG
681/**
682 * struct irq_chip_regs - register offsets for struct irq_gci
683 * @enable: Enable register offset to reg_base
684 * @disable: Disable register offset to reg_base
685 * @mask: Mask register offset to reg_base
686 * @ack: Ack register offset to reg_base
687 * @eoi: Eoi register offset to reg_base
688 * @type: Type configuration register offset to reg_base
689 * @polarity: Polarity configuration register offset to reg_base
690 */
691struct irq_chip_regs {
692 unsigned long enable;
693 unsigned long disable;
694 unsigned long mask;
695 unsigned long ack;
696 unsigned long eoi;
697 unsigned long type;
698 unsigned long polarity;
699};
700
701/**
702 * struct irq_chip_type - Generic interrupt chip instance for a flow type
703 * @chip: The real interrupt chip which provides the callbacks
704 * @regs: Register offsets for this chip
705 * @handler: Flow handler associated with this chip
706 * @type: Chip can handle these flow types
899f0e66
GF
707 * @mask_cache_priv: Cached mask register private to the chip type
708 * @mask_cache: Pointer to cached mask register
7d828062
TG
709 *
710 * A irq_generic_chip can have several instances of irq_chip_type when
711 * it requires different functions and register offsets for different
712 * flow types.
713 */
714struct irq_chip_type {
715 struct irq_chip chip;
716 struct irq_chip_regs regs;
717 irq_flow_handler_t handler;
718 u32 type;
899f0e66
GF
719 u32 mask_cache_priv;
720 u32 *mask_cache;
7d828062
TG
721};
722
723/**
724 * struct irq_chip_generic - Generic irq chip data structure
725 * @lock: Lock to protect register and cache data access
726 * @reg_base: Register base address (virtual)
2b280376
KC
727 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
728 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
7d828062
TG
729 * @irq_base: Interrupt base nr for this chip
730 * @irq_cnt: Number of interrupts handled by this chip
899f0e66 731 * @mask_cache: Cached mask register shared between all chip types
7d828062
TG
732 * @type_cache: Cached type register
733 * @polarity_cache: Cached polarity register
734 * @wake_enabled: Interrupt can wakeup from suspend
735 * @wake_active: Interrupt is marked as an wakeup from suspend source
736 * @num_ct: Number of available irq_chip_type instances (usually 1)
737 * @private: Private data for non generic chip callbacks
088f40b7 738 * @installed: bitfield to denote installed interrupts
e8bd834f 739 * @unused: bitfield to denote unused interrupts
088f40b7 740 * @domain: irq domain pointer
cfefd21e 741 * @list: List head for keeping track of instances
7d828062
TG
742 * @chip_types: Array of interrupt irq_chip_types
743 *
744 * Note, that irq_chip_generic can have multiple irq_chip_type
745 * implementations which can be associated to a particular irq line of
746 * an irq_chip_generic instance. That allows to share and protect
747 * state in an irq_chip_generic instance when we need to implement
748 * different flow mechanisms (level/edge) for it.
749 */
750struct irq_chip_generic {
751 raw_spinlock_t lock;
752 void __iomem *reg_base;
2b280376
KC
753 u32 (*reg_readl)(void __iomem *addr);
754 void (*reg_writel)(u32 val, void __iomem *addr);
7d828062
TG
755 unsigned int irq_base;
756 unsigned int irq_cnt;
757 u32 mask_cache;
758 u32 type_cache;
759 u32 polarity_cache;
760 u32 wake_enabled;
761 u32 wake_active;
762 unsigned int num_ct;
763 void *private;
088f40b7 764 unsigned long installed;
e8bd834f 765 unsigned long unused;
088f40b7 766 struct irq_domain *domain;
cfefd21e 767 struct list_head list;
7d828062
TG
768 struct irq_chip_type chip_types[0];
769};
770
771/**
772 * enum irq_gc_flags - Initialization flags for generic irq chips
773 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
774 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
775 * irq chips which need to call irq_set_wake() on
776 * the parent irq. Usually GPIO implementations
af80b0fe 777 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
966dc736 778 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
b7905595 779 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
7d828062
TG
780 */
781enum irq_gc_flags {
782 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
783 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
af80b0fe 784 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
966dc736 785 IRQ_GC_NO_MASK = 1 << 3,
b7905595 786 IRQ_GC_BE_IO = 1 << 4,
7d828062
TG
787};
788
088f40b7
TG
789/*
790 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
791 * @irqs_per_chip: Number of interrupts per chip
792 * @num_chips: Number of chips
793 * @irq_flags_to_set: IRQ* flags to set on irq setup
794 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
795 * @gc_flags: Generic chip specific setup flags
796 * @gc: Array of pointers to generic interrupt chips
797 */
798struct irq_domain_chip_generic {
799 unsigned int irqs_per_chip;
800 unsigned int num_chips;
801 unsigned int irq_flags_to_clear;
802 unsigned int irq_flags_to_set;
803 enum irq_gc_flags gc_flags;
804 struct irq_chip_generic *gc[0];
805};
806
7d828062
TG
807/* Generic chip callback functions */
808void irq_gc_noop(struct irq_data *d);
809void irq_gc_mask_disable_reg(struct irq_data *d);
810void irq_gc_mask_set_bit(struct irq_data *d);
811void irq_gc_mask_clr_bit(struct irq_data *d);
812void irq_gc_unmask_enable_reg(struct irq_data *d);
659fb32d
SG
813void irq_gc_ack_set_bit(struct irq_data *d);
814void irq_gc_ack_clr_bit(struct irq_data *d);
7d828062
TG
815void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
816void irq_gc_eoi(struct irq_data *d);
817int irq_gc_set_wake(struct irq_data *d, unsigned int on);
818
819/* Setup functions for irq_chip_generic */
a5152c8a
BB
820int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
821 irq_hw_number_t hw_irq);
7d828062
TG
822struct irq_chip_generic *
823irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
824 void __iomem *reg_base, irq_flow_handler_t handler);
825void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
826 enum irq_gc_flags flags, unsigned int clr,
827 unsigned int set);
828int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
cfefd21e
TG
829void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
830 unsigned int clr, unsigned int set);
7d828062 831
088f40b7
TG
832struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
833int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
834 int num_ct, const char *name,
835 irq_flow_handler_t handler,
836 unsigned int clr, unsigned int set,
837 enum irq_gc_flags flags);
838
839
7d828062
TG
840static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
841{
842 return container_of(d->chip, struct irq_chip_type, chip);
843}
844
845#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
846
847#ifdef CONFIG_SMP
848static inline void irq_gc_lock(struct irq_chip_generic *gc)
849{
850 raw_spin_lock(&gc->lock);
851}
852
853static inline void irq_gc_unlock(struct irq_chip_generic *gc)
854{
855 raw_spin_unlock(&gc->lock);
856}
857#else
858static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
859static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
860#endif
861
332fd7c4
KC
862static inline void irq_reg_writel(struct irq_chip_generic *gc,
863 u32 val, int reg_offset)
864{
2b280376
KC
865 if (gc->reg_writel)
866 gc->reg_writel(val, gc->reg_base + reg_offset);
867 else
868 writel(val, gc->reg_base + reg_offset);
332fd7c4
KC
869}
870
871static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
872 int reg_offset)
873{
2b280376
KC
874 if (gc->reg_readl)
875 return gc->reg_readl(gc->reg_base + reg_offset);
876 else
877 return readl(gc->reg_base + reg_offset);
332fd7c4
KC
878}
879
06fcb0c6 880#endif /* _LINUX_IRQ_H */
This page took 1.325968 seconds and 5 git commands to generate.