genirq: Simplify irq_data_to_desc()
[deliverable/linux.git] / include / linux / irq.h
CommitLineData
06fcb0c6
IM
1#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
1da177e4
LT
3
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
23f9b317 12#include <linux/smp.h>
1da177e4
LT
13#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
503e5763 17#include <linux/gfp.h>
75ffc007 18#include <linux/irqhandler.h>
908dcecd 19#include <linux/irqreturn.h>
dd3a1db9 20#include <linux/irqnr.h>
77904fd6 21#include <linux/errno.h>
503e5763 22#include <linux/topology.h>
3aa551c9 23#include <linux/wait.h>
332fd7c4 24#include <linux/io.h>
1da177e4
LT
25
26#include <asm/irq.h>
27#include <asm/ptrace.h>
7d12e780 28#include <asm/irq_regs.h>
1da177e4 29
ab7798ff 30struct seq_file;
ec53cf23 31struct module;
515085ef 32struct msi_msg;
1b7047ed 33enum irqchip_irq_state;
57a58a94 34
1da177e4
LT
35/*
36 * IRQ line status.
6e213616 37 *
5d4d8fc9
TG
38 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
39 *
40 * IRQ_TYPE_NONE - default, unspecified type
41 * IRQ_TYPE_EDGE_RISING - rising edge triggered
42 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
43 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
44 * IRQ_TYPE_LEVEL_HIGH - high level triggered
45 * IRQ_TYPE_LEVEL_LOW - low level triggered
46 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
47 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
3fca40c7
BH
48 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
49 * to setup the HW to a sane default (used
50 * by irqdomain map() callbacks to synchronize
51 * the HW state and SW flags for a newly
52 * allocated descriptor).
53 *
5d4d8fc9
TG
54 * IRQ_TYPE_PROBE - Special flag for probing in progress
55 *
56 * Bits which can be modified via irq_set/clear/modify_status_flags()
57 * IRQ_LEVEL - Interrupt is level type. Will be also
58 * updated in the code when the above trigger
0911f124 59 * bits are modified via irq_set_irq_type()
5d4d8fc9
TG
60 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
61 * it from affinity setting
62 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
63 * IRQ_NOREQUEST - Interrupt cannot be requested via
64 * request_irq()
7f1b1244 65 * IRQ_NOTHREAD - Interrupt cannot be threaded
5d4d8fc9
TG
66 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
67 * request/setup_irq()
68 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
69 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
70 * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
31d9d9b6 71 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
b39898cd
TG
72 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
73 * it from the spurious interrupt detection
74 * mechanism and from core side polling.
1da177e4 75 */
5d4d8fc9
TG
76enum {
77 IRQ_TYPE_NONE = 0x00000000,
78 IRQ_TYPE_EDGE_RISING = 0x00000001,
79 IRQ_TYPE_EDGE_FALLING = 0x00000002,
80 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
81 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
82 IRQ_TYPE_LEVEL_LOW = 0x00000008,
83 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
84 IRQ_TYPE_SENSE_MASK = 0x0000000f,
3fca40c7 85 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
5d4d8fc9
TG
86
87 IRQ_TYPE_PROBE = 0x00000010,
88
89 IRQ_LEVEL = (1 << 8),
90 IRQ_PER_CPU = (1 << 9),
91 IRQ_NOPROBE = (1 << 10),
92 IRQ_NOREQUEST = (1 << 11),
93 IRQ_NOAUTOEN = (1 << 12),
94 IRQ_NO_BALANCING = (1 << 13),
95 IRQ_MOVE_PCNTXT = (1 << 14),
96 IRQ_NESTED_THREAD = (1 << 15),
7f1b1244 97 IRQ_NOTHREAD = (1 << 16),
31d9d9b6 98 IRQ_PER_CPU_DEVID = (1 << 17),
b39898cd 99 IRQ_IS_POLLED = (1 << 18),
5d4d8fc9 100};
950f4427 101
44247184
TG
102#define IRQF_MODIFY_MASK \
103 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
872434d6 104 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
b39898cd
TG
105 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
106 IRQ_IS_POLLED)
44247184 107
8f53f924
TG
108#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
109
3b8249e7
TG
110/*
111 * Return value for chip->irq_set_affinity()
112 *
113 * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
114 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
2cb62547
JL
115 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
116 * support stacked irqchips, which indicates skipping
117 * all descendent irqchips.
3b8249e7
TG
118 */
119enum {
120 IRQ_SET_MASK_OK = 0,
121 IRQ_SET_MASK_OK_NOCOPY,
2cb62547 122 IRQ_SET_MASK_OK_DONE,
3b8249e7
TG
123};
124
5b912c10 125struct msi_desc;
08a543ad 126struct irq_domain;
6a6de9ef 127
ff7dcd44 128/**
0d0b4c86
JL
129 * struct irq_common_data - per irq data shared by all irqchips
130 * @state_use_accessors: status information for irq chip functions.
131 * Use accessor functions to deal with it
132 */
133struct irq_common_data {
134 unsigned int state_use_accessors;
135};
136
137/**
138 * struct irq_data - per irq chip data passed down to chip functions
966dc736 139 * @mask: precomputed bitmask for accessing the chip registers
ff7dcd44 140 * @irq: interrupt number
08a543ad 141 * @hwirq: hardware interrupt number, local to the interrupt domain
ff7dcd44 142 * @node: node index useful for balancing
0d0b4c86 143 * @common: point to data shared by all irqchips
ff7dcd44 144 * @chip: low level interrupt hardware access
08a543ad
GL
145 * @domain: Interrupt translation domain; responsible for mapping
146 * between hwirq number and linux irq number.
f8264e34
JL
147 * @parent_data: pointer to parent struct irq_data to support hierarchy
148 * irq_domain
ff7dcd44
TG
149 * @handler_data: per-IRQ data for the irq_chip methods
150 * @chip_data: platform-specific per-chip private data for the chip
151 * methods, to allow shared chip implementations
152 * @msi_desc: MSI descriptor
153 * @affinity: IRQ affinity on SMP
ff7dcd44
TG
154 */
155struct irq_data {
966dc736 156 u32 mask;
ff7dcd44 157 unsigned int irq;
08a543ad 158 unsigned long hwirq;
ff7dcd44 159 unsigned int node;
0d0b4c86 160 struct irq_common_data *common;
ff7dcd44 161 struct irq_chip *chip;
08a543ad 162 struct irq_domain *domain;
f8264e34
JL
163#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
164 struct irq_data *parent_data;
165#endif
ff7dcd44
TG
166 void *handler_data;
167 void *chip_data;
168 struct msi_desc *msi_desc;
ff7dcd44 169 cpumask_var_t affinity;
ff7dcd44
TG
170};
171
f230b6d5 172/*
0d0b4c86 173 * Bit masks for irq_common_data.state_use_accessors
f230b6d5 174 *
876dbd4c 175 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
f230b6d5 176 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
a005677b
TG
177 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
178 * IRQD_PER_CPU - Interrupt is per cpu
2bdd1055 179 * IRQD_AFFINITY_SET - Interrupt affinity was set
876dbd4c 180 * IRQD_LEVEL - Interrupt is level triggered
7f94226f
TG
181 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
182 * from suspend
e1ef8241
TG
183 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
184 * context
32f4125e
TG
185 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
186 * IRQD_IRQ_MASKED - Masked state of the interrupt
187 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
b76f1674 188 * IRQD_WAKEUP_ARMED - Wakeup mode armed
f230b6d5
TG
189 */
190enum {
876dbd4c 191 IRQD_TRIGGER_MASK = 0xf,
a005677b
TG
192 IRQD_SETAFFINITY_PENDING = (1 << 8),
193 IRQD_NO_BALANCING = (1 << 10),
194 IRQD_PER_CPU = (1 << 11),
2bdd1055 195 IRQD_AFFINITY_SET = (1 << 12),
876dbd4c 196 IRQD_LEVEL = (1 << 13),
7f94226f 197 IRQD_WAKEUP_STATE = (1 << 14),
e1ef8241 198 IRQD_MOVE_PCNTXT = (1 << 15),
801a0e9a 199 IRQD_IRQ_DISABLED = (1 << 16),
32f4125e
TG
200 IRQD_IRQ_MASKED = (1 << 17),
201 IRQD_IRQ_INPROGRESS = (1 << 18),
b76f1674 202 IRQD_WAKEUP_ARMED = (1 << 19),
f230b6d5
TG
203};
204
0d0b4c86
JL
205#define __irqd_to_state(d) ((d)->common->state_use_accessors)
206
f230b6d5
TG
207static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
208{
0d0b4c86 209 return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
f230b6d5
TG
210}
211
a005677b
TG
212static inline bool irqd_is_per_cpu(struct irq_data *d)
213{
0d0b4c86 214 return __irqd_to_state(d) & IRQD_PER_CPU;
a005677b
TG
215}
216
217static inline bool irqd_can_balance(struct irq_data *d)
218{
0d0b4c86 219 return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
a005677b
TG
220}
221
2bdd1055
TG
222static inline bool irqd_affinity_was_set(struct irq_data *d)
223{
0d0b4c86 224 return __irqd_to_state(d) & IRQD_AFFINITY_SET;
2bdd1055
TG
225}
226
ee38c04b
TG
227static inline void irqd_mark_affinity_was_set(struct irq_data *d)
228{
0d0b4c86 229 __irqd_to_state(d) |= IRQD_AFFINITY_SET;
ee38c04b
TG
230}
231
876dbd4c
TG
232static inline u32 irqd_get_trigger_type(struct irq_data *d)
233{
0d0b4c86 234 return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
876dbd4c
TG
235}
236
237/*
238 * Must only be called inside irq_chip.irq_set_type() functions.
239 */
240static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
241{
0d0b4c86
JL
242 __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
243 __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
876dbd4c
TG
244}
245
246static inline bool irqd_is_level_type(struct irq_data *d)
247{
0d0b4c86 248 return __irqd_to_state(d) & IRQD_LEVEL;
876dbd4c
TG
249}
250
7f94226f
TG
251static inline bool irqd_is_wakeup_set(struct irq_data *d)
252{
0d0b4c86 253 return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
7f94226f
TG
254}
255
e1ef8241
TG
256static inline bool irqd_can_move_in_process_context(struct irq_data *d)
257{
0d0b4c86 258 return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
e1ef8241
TG
259}
260
801a0e9a
TG
261static inline bool irqd_irq_disabled(struct irq_data *d)
262{
0d0b4c86 263 return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
801a0e9a
TG
264}
265
32f4125e
TG
266static inline bool irqd_irq_masked(struct irq_data *d)
267{
0d0b4c86 268 return __irqd_to_state(d) & IRQD_IRQ_MASKED;
32f4125e
TG
269}
270
271static inline bool irqd_irq_inprogress(struct irq_data *d)
272{
0d0b4c86 273 return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
32f4125e
TG
274}
275
b76f1674
TG
276static inline bool irqd_is_wakeup_armed(struct irq_data *d)
277{
0d0b4c86 278 return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
b76f1674
TG
279}
280
281
9cff60df
TG
282/*
283 * Functions for chained handlers which can be enabled/disabled by the
284 * standard disable_irq/enable_irq calls. Must be called with
285 * irq_desc->lock held.
286 */
287static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
288{
0d0b4c86 289 __irqd_to_state(d) |= IRQD_IRQ_INPROGRESS;
9cff60df
TG
290}
291
292static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
293{
0d0b4c86 294 __irqd_to_state(d) &= ~IRQD_IRQ_INPROGRESS;
9cff60df
TG
295}
296
a699e4e4
GL
297static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
298{
299 return d->hwirq;
300}
301
8fee5c36 302/**
6a6de9ef 303 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36
IM
304 *
305 * @name: name for /proc/interrupts
f8822657
TG
306 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
307 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
308 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
309 * @irq_disable: disable the interrupt
310 * @irq_ack: start of a new interrupt
311 * @irq_mask: mask an interrupt source
312 * @irq_mask_ack: ack and mask an interrupt source
313 * @irq_unmask: unmask an interrupt source
314 * @irq_eoi: end of interrupt
315 * @irq_set_affinity: set the CPU affinity on SMP machines
316 * @irq_retrigger: resend an IRQ to the CPU
317 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
318 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
319 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
320 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
0fdb4b25
DD
321 * @irq_cpu_online: configure an interrupt source for a secondary CPU
322 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
be9b22b6
BN
323 * @irq_suspend: function called from core code on suspend once per
324 * chip, when one or more interrupts are installed
325 * @irq_resume: function called from core code on resume once per chip,
326 * when one ore more interrupts are installed
cfefd21e 327 * @irq_pm_shutdown: function called from core code on shutdown once per chip
d0051816 328 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
ab7798ff 329 * @irq_print_chip: optional to print special chip info in show_interrupts
c1bacbae
TG
330 * @irq_request_resources: optional to request resources before calling
331 * any other callback related to this irq
332 * @irq_release_resources: optional to release resources acquired with
333 * irq_request_resources
515085ef 334 * @irq_compose_msi_msg: optional to compose message content for MSI
9dde55b7 335 * @irq_write_msi_msg: optional to write message content for MSI
1b7047ed
MZ
336 * @irq_get_irqchip_state: return the internal state of an interrupt
337 * @irq_set_irqchip_state: set the internal state of a interrupt
0a4377de 338 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
2bff17ad 339 * @flags: chip specific flags
1da177e4 340 */
6a6de9ef
TG
341struct irq_chip {
342 const char *name;
f8822657
TG
343 unsigned int (*irq_startup)(struct irq_data *data);
344 void (*irq_shutdown)(struct irq_data *data);
345 void (*irq_enable)(struct irq_data *data);
346 void (*irq_disable)(struct irq_data *data);
347
348 void (*irq_ack)(struct irq_data *data);
349 void (*irq_mask)(struct irq_data *data);
350 void (*irq_mask_ack)(struct irq_data *data);
351 void (*irq_unmask)(struct irq_data *data);
352 void (*irq_eoi)(struct irq_data *data);
353
354 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
355 int (*irq_retrigger)(struct irq_data *data);
356 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
357 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
358
359 void (*irq_bus_lock)(struct irq_data *data);
360 void (*irq_bus_sync_unlock)(struct irq_data *data);
361
0fdb4b25
DD
362 void (*irq_cpu_online)(struct irq_data *data);
363 void (*irq_cpu_offline)(struct irq_data *data);
364
cfefd21e
TG
365 void (*irq_suspend)(struct irq_data *data);
366 void (*irq_resume)(struct irq_data *data);
367 void (*irq_pm_shutdown)(struct irq_data *data);
368
d0051816
TG
369 void (*irq_calc_mask)(struct irq_data *data);
370
ab7798ff 371 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
c1bacbae
TG
372 int (*irq_request_resources)(struct irq_data *data);
373 void (*irq_release_resources)(struct irq_data *data);
ab7798ff 374
515085ef 375 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
9dde55b7 376 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
515085ef 377
1b7047ed
MZ
378 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
379 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
380
0a4377de
JL
381 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
382
2bff17ad 383 unsigned long flags;
1da177e4
LT
384};
385
d4d5e089
TG
386/*
387 * irq_chip specific flags
388 *
77694b40
TG
389 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
390 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
d209a699 391 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
b3d42232
TG
392 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
393 * when irq enabled
60f96b41 394 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
4f6e4f71 395 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
328a4978 396 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
d4d5e089
TG
397 */
398enum {
399 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
77694b40 400 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
d209a699 401 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
b3d42232 402 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
60f96b41 403 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
dc9b229a 404 IRQCHIP_ONESHOT_SAFE = (1 << 5),
328a4978 405 IRQCHIP_EOI_THREADED = (1 << 6),
d4d5e089
TG
406};
407
e144710b 408#include <linux/irqdesc.h>
0b8f1efa 409
34ffdb72
IM
410/*
411 * Pick up the arch-dependent methods:
412 */
413#include <asm/hw_irq.h>
1da177e4 414
b683de2b
TG
415#ifndef NR_IRQS_LEGACY
416# define NR_IRQS_LEGACY 0
417#endif
418
1318a481
TG
419#ifndef ARCH_IRQ_INIT_FLAGS
420# define ARCH_IRQ_INIT_FLAGS 0
421#endif
422
c1594b77 423#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
1318a481 424
e144710b 425struct irqaction;
06fcb0c6 426extern int setup_irq(unsigned int irq, struct irqaction *new);
cbf94f06 427extern void remove_irq(unsigned int irq, struct irqaction *act);
31d9d9b6
MZ
428extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
429extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
1da177e4 430
0fdb4b25
DD
431extern void irq_cpu_online(void);
432extern void irq_cpu_offline(void);
01f8fa4f
TG
433extern int irq_set_affinity_locked(struct irq_data *data,
434 const struct cpumask *cpumask, bool force);
0a4377de 435extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
0fdb4b25 436
3a3856d0 437#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
a439520f
TG
438void irq_move_irq(struct irq_data *data);
439void irq_move_masked_irq(struct irq_data *data);
e144710b 440#else
a439520f
TG
441static inline void irq_move_irq(struct irq_data *data) { }
442static inline void irq_move_masked_irq(struct irq_data *data) { }
e144710b 443#endif
54d5d424 444
1da177e4 445extern int no_irq_affinity;
1da177e4 446
293a7a0a
TG
447#ifdef CONFIG_HARDIRQS_SW_RESEND
448int irq_set_parent(int irq, int parent_irq);
449#else
450static inline int irq_set_parent(int irq, int parent_irq)
451{
452 return 0;
453}
454#endif
455
6a6de9ef
TG
456/*
457 * Built-in IRQ handlers for various IRQ types,
bebd04cc 458 * callable via desc->handle_irq()
6a6de9ef 459 */
ec701584
HH
460extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
461extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
462extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
0521c8fb 463extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
ec701584
HH
464extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
465extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
31d9d9b6 466extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
ec701584 467extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
31b47cf7 468extern void handle_nested_irq(unsigned int irq);
6a6de9ef 469
515085ef 470extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
85f08c17 471#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
3cfeffc2
SA
472extern void irq_chip_enable_parent(struct irq_data *data);
473extern void irq_chip_disable_parent(struct irq_data *data);
85f08c17
JL
474extern void irq_chip_ack_parent(struct irq_data *data);
475extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
56e8abab
YC
476extern void irq_chip_mask_parent(struct irq_data *data);
477extern void irq_chip_unmask_parent(struct irq_data *data);
478extern void irq_chip_eoi_parent(struct irq_data *data);
479extern int irq_chip_set_affinity_parent(struct irq_data *data,
480 const struct cpumask *dest,
481 bool force);
08b55e2a 482extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
0a4377de
JL
483extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
484 void *vcpu_info);
b7560de1 485extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
85f08c17
JL
486#endif
487
6a6de9ef 488/* Handling of unhandled and spurious interrupts: */
0dcdbc97 489extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
1da177e4 490
a4633adc 491
6a6de9ef
TG
492/* Enable/disable irq debugging output: */
493extern int noirqdebug_setup(char *str);
494
495/* Checks whether the interrupt can be requested by request_irq(): */
496extern int can_request_irq(unsigned int irq, unsigned long irqflags);
497
f8b5473f 498/* Dummy irq-chip implementations: */
6a6de9ef 499extern struct irq_chip no_irq_chip;
f8b5473f 500extern struct irq_chip dummy_irq_chip;
6a6de9ef 501
145fc655 502extern void
3836ca08 503irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
a460e745
IM
504 irq_flow_handler_t handle, const char *name);
505
3836ca08
TG
506static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
507 irq_flow_handler_t handle)
508{
509 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
510}
511
31d9d9b6
MZ
512extern int irq_set_percpu_devid(unsigned int irq);
513
6a6de9ef 514extern void
3836ca08 515__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
a460e745 516 const char *name);
1da177e4 517
6a6de9ef 518static inline void
3836ca08 519irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 520{
3836ca08 521 __irq_set_handler(irq, handle, 0, NULL);
6a6de9ef
TG
522}
523
524/*
525 * Set a highlevel chained flow handler for a given IRQ.
526 * (a chained handler is automatically enabled and set to
7f1b1244 527 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
6a6de9ef
TG
528 */
529static inline void
3836ca08 530irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 531{
3836ca08 532 __irq_set_handler(irq, handle, 1, NULL);
6a6de9ef
TG
533}
534
3b0f95be
RK
535/*
536 * Set a highlevel chained flow handler and its data for a given IRQ.
537 * (a chained handler is automatically enabled and set to
538 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
539 */
540void
541irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
542 void *data);
543
44247184
TG
544void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
545
546static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
547{
548 irq_modify_status(irq, 0, set);
549}
550
551static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
552{
553 irq_modify_status(irq, clr, 0);
554}
555
a0cd9ca2 556static inline void irq_set_noprobe(unsigned int irq)
44247184
TG
557{
558 irq_modify_status(irq, 0, IRQ_NOPROBE);
559}
560
a0cd9ca2 561static inline void irq_set_probe(unsigned int irq)
44247184
TG
562{
563 irq_modify_status(irq, IRQ_NOPROBE, 0);
564}
46f4f8f6 565
7f1b1244
PM
566static inline void irq_set_nothread(unsigned int irq)
567{
568 irq_modify_status(irq, 0, IRQ_NOTHREAD);
569}
570
571static inline void irq_set_thread(unsigned int irq)
572{
573 irq_modify_status(irq, IRQ_NOTHREAD, 0);
574}
575
6f91a52d
TG
576static inline void irq_set_nested_thread(unsigned int irq, bool nest)
577{
578 if (nest)
579 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
580 else
581 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
582}
583
31d9d9b6
MZ
584static inline void irq_set_percpu_devid_flags(unsigned int irq)
585{
586 irq_set_status_flags(irq,
587 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
588 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
589}
590
3a16d713 591/* Set/get chip/data for an IRQ: */
a0cd9ca2
TG
592extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
593extern int irq_set_handler_data(unsigned int irq, void *data);
594extern int irq_set_chip_data(unsigned int irq, void *data);
595extern int irq_set_irq_type(unsigned int irq, unsigned int type);
596extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
51906e77
AG
597extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
598 struct msi_desc *entry);
f303a6dd 599extern struct irq_data *irq_get_irq_data(unsigned int irq);
dd87eb3a 600
a0cd9ca2 601static inline struct irq_chip *irq_get_chip(unsigned int irq)
f303a6dd
TG
602{
603 struct irq_data *d = irq_get_irq_data(irq);
604 return d ? d->chip : NULL;
605}
606
607static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
608{
609 return d->chip;
610}
611
a0cd9ca2 612static inline void *irq_get_chip_data(unsigned int irq)
f303a6dd
TG
613{
614 struct irq_data *d = irq_get_irq_data(irq);
615 return d ? d->chip_data : NULL;
616}
617
618static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
619{
620 return d->chip_data;
621}
622
a0cd9ca2 623static inline void *irq_get_handler_data(unsigned int irq)
f303a6dd
TG
624{
625 struct irq_data *d = irq_get_irq_data(irq);
626 return d ? d->handler_data : NULL;
627}
628
a0cd9ca2 629static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
f303a6dd
TG
630{
631 return d->handler_data;
632}
633
a0cd9ca2 634static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
f303a6dd
TG
635{
636 struct irq_data *d = irq_get_irq_data(irq);
637 return d ? d->msi_desc : NULL;
638}
639
c391f262 640static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
f303a6dd
TG
641{
642 return d->msi_desc;
643}
644
1f6236bf
JMC
645static inline u32 irq_get_trigger_type(unsigned int irq)
646{
647 struct irq_data *d = irq_get_irq_data(irq);
648 return d ? irqd_get_trigger_type(d) : 0;
649}
650
6783011b
JL
651static inline int irq_data_get_node(struct irq_data *d)
652{
653 return d->node;
654}
655
c64301a2
JL
656static inline struct cpumask *irq_get_affinity_mask(int irq)
657{
658 struct irq_data *d = irq_get_irq_data(irq);
659
660 return d ? d->affinity : NULL;
661}
662
663static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
664{
665 return d->affinity;
666}
667
62a08ae2
TG
668unsigned int arch_dynirq_lower_bound(unsigned int from);
669
b6873807
SAS
670int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
671 struct module *owner);
672
ec53cf23
PG
673/* use macros to avoid needing export.h for THIS_MODULE */
674#define irq_alloc_descs(irq, from, cnt, node) \
675 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
b6873807 676
ec53cf23
PG
677#define irq_alloc_desc(node) \
678 irq_alloc_descs(-1, 0, 1, node)
1f5a5b87 679
ec53cf23
PG
680#define irq_alloc_desc_at(at, node) \
681 irq_alloc_descs(at, at, 1, node)
1f5a5b87 682
ec53cf23
PG
683#define irq_alloc_desc_from(from, node) \
684 irq_alloc_descs(-1, from, 1, node)
1f5a5b87 685
51906e77
AG
686#define irq_alloc_descs_from(from, cnt, node) \
687 irq_alloc_descs(-1, from, cnt, node)
688
ec53cf23 689void irq_free_descs(unsigned int irq, unsigned int cnt);
1f5a5b87
TG
690static inline void irq_free_desc(unsigned int irq)
691{
692 irq_free_descs(irq, 1);
693}
694
7b6ef126
TG
695#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
696unsigned int irq_alloc_hwirqs(int cnt, int node);
697static inline unsigned int irq_alloc_hwirq(int node)
698{
699 return irq_alloc_hwirqs(1, node);
700}
701void irq_free_hwirqs(unsigned int from, int cnt);
702static inline void irq_free_hwirq(unsigned int irq)
703{
704 return irq_free_hwirqs(irq, 1);
705}
706int arch_setup_hwirq(unsigned int irq, int node);
707void arch_teardown_hwirq(unsigned int irq);
708#endif
709
c940e01c
TG
710#ifdef CONFIG_GENERIC_IRQ_LEGACY
711void irq_init_desc(unsigned int irq);
712#endif
713
7d828062
TG
714/**
715 * struct irq_chip_regs - register offsets for struct irq_gci
716 * @enable: Enable register offset to reg_base
717 * @disable: Disable register offset to reg_base
718 * @mask: Mask register offset to reg_base
719 * @ack: Ack register offset to reg_base
720 * @eoi: Eoi register offset to reg_base
721 * @type: Type configuration register offset to reg_base
722 * @polarity: Polarity configuration register offset to reg_base
723 */
724struct irq_chip_regs {
725 unsigned long enable;
726 unsigned long disable;
727 unsigned long mask;
728 unsigned long ack;
729 unsigned long eoi;
730 unsigned long type;
731 unsigned long polarity;
732};
733
734/**
735 * struct irq_chip_type - Generic interrupt chip instance for a flow type
736 * @chip: The real interrupt chip which provides the callbacks
737 * @regs: Register offsets for this chip
738 * @handler: Flow handler associated with this chip
739 * @type: Chip can handle these flow types
899f0e66
GF
740 * @mask_cache_priv: Cached mask register private to the chip type
741 * @mask_cache: Pointer to cached mask register
7d828062
TG
742 *
743 * A irq_generic_chip can have several instances of irq_chip_type when
744 * it requires different functions and register offsets for different
745 * flow types.
746 */
747struct irq_chip_type {
748 struct irq_chip chip;
749 struct irq_chip_regs regs;
750 irq_flow_handler_t handler;
751 u32 type;
899f0e66
GF
752 u32 mask_cache_priv;
753 u32 *mask_cache;
7d828062
TG
754};
755
756/**
757 * struct irq_chip_generic - Generic irq chip data structure
758 * @lock: Lock to protect register and cache data access
759 * @reg_base: Register base address (virtual)
2b280376
KC
760 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
761 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
be9b22b6
BN
762 * @suspend: Function called from core code on suspend once per
763 * chip; can be useful instead of irq_chip::suspend to
764 * handle chip details even when no interrupts are in use
765 * @resume: Function called from core code on resume once per chip;
766 * can be useful instead of irq_chip::suspend to handle
767 * chip details even when no interrupts are in use
7d828062
TG
768 * @irq_base: Interrupt base nr for this chip
769 * @irq_cnt: Number of interrupts handled by this chip
899f0e66 770 * @mask_cache: Cached mask register shared between all chip types
7d828062
TG
771 * @type_cache: Cached type register
772 * @polarity_cache: Cached polarity register
773 * @wake_enabled: Interrupt can wakeup from suspend
774 * @wake_active: Interrupt is marked as an wakeup from suspend source
775 * @num_ct: Number of available irq_chip_type instances (usually 1)
776 * @private: Private data for non generic chip callbacks
088f40b7 777 * @installed: bitfield to denote installed interrupts
e8bd834f 778 * @unused: bitfield to denote unused interrupts
088f40b7 779 * @domain: irq domain pointer
cfefd21e 780 * @list: List head for keeping track of instances
7d828062
TG
781 * @chip_types: Array of interrupt irq_chip_types
782 *
783 * Note, that irq_chip_generic can have multiple irq_chip_type
784 * implementations which can be associated to a particular irq line of
785 * an irq_chip_generic instance. That allows to share and protect
786 * state in an irq_chip_generic instance when we need to implement
787 * different flow mechanisms (level/edge) for it.
788 */
789struct irq_chip_generic {
790 raw_spinlock_t lock;
791 void __iomem *reg_base;
2b280376
KC
792 u32 (*reg_readl)(void __iomem *addr);
793 void (*reg_writel)(u32 val, void __iomem *addr);
be9b22b6
BN
794 void (*suspend)(struct irq_chip_generic *gc);
795 void (*resume)(struct irq_chip_generic *gc);
7d828062
TG
796 unsigned int irq_base;
797 unsigned int irq_cnt;
798 u32 mask_cache;
799 u32 type_cache;
800 u32 polarity_cache;
801 u32 wake_enabled;
802 u32 wake_active;
803 unsigned int num_ct;
804 void *private;
088f40b7 805 unsigned long installed;
e8bd834f 806 unsigned long unused;
088f40b7 807 struct irq_domain *domain;
cfefd21e 808 struct list_head list;
7d828062
TG
809 struct irq_chip_type chip_types[0];
810};
811
812/**
813 * enum irq_gc_flags - Initialization flags for generic irq chips
814 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
815 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
816 * irq chips which need to call irq_set_wake() on
817 * the parent irq. Usually GPIO implementations
af80b0fe 818 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
966dc736 819 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
b7905595 820 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
7d828062
TG
821 */
822enum irq_gc_flags {
823 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
824 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
af80b0fe 825 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
966dc736 826 IRQ_GC_NO_MASK = 1 << 3,
b7905595 827 IRQ_GC_BE_IO = 1 << 4,
7d828062
TG
828};
829
088f40b7
TG
830/*
831 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
832 * @irqs_per_chip: Number of interrupts per chip
833 * @num_chips: Number of chips
834 * @irq_flags_to_set: IRQ* flags to set on irq setup
835 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
836 * @gc_flags: Generic chip specific setup flags
837 * @gc: Array of pointers to generic interrupt chips
838 */
839struct irq_domain_chip_generic {
840 unsigned int irqs_per_chip;
841 unsigned int num_chips;
842 unsigned int irq_flags_to_clear;
843 unsigned int irq_flags_to_set;
844 enum irq_gc_flags gc_flags;
845 struct irq_chip_generic *gc[0];
846};
847
7d828062
TG
848/* Generic chip callback functions */
849void irq_gc_noop(struct irq_data *d);
850void irq_gc_mask_disable_reg(struct irq_data *d);
851void irq_gc_mask_set_bit(struct irq_data *d);
852void irq_gc_mask_clr_bit(struct irq_data *d);
853void irq_gc_unmask_enable_reg(struct irq_data *d);
659fb32d
SG
854void irq_gc_ack_set_bit(struct irq_data *d);
855void irq_gc_ack_clr_bit(struct irq_data *d);
7d828062
TG
856void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
857void irq_gc_eoi(struct irq_data *d);
858int irq_gc_set_wake(struct irq_data *d, unsigned int on);
859
860/* Setup functions for irq_chip_generic */
a5152c8a
BB
861int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
862 irq_hw_number_t hw_irq);
7d828062
TG
863struct irq_chip_generic *
864irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
865 void __iomem *reg_base, irq_flow_handler_t handler);
866void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
867 enum irq_gc_flags flags, unsigned int clr,
868 unsigned int set);
869int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
cfefd21e
TG
870void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
871 unsigned int clr, unsigned int set);
7d828062 872
088f40b7
TG
873struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
874int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
875 int num_ct, const char *name,
876 irq_flow_handler_t handler,
877 unsigned int clr, unsigned int set,
878 enum irq_gc_flags flags);
879
880
7d828062
TG
881static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
882{
883 return container_of(d->chip, struct irq_chip_type, chip);
884}
885
886#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
887
888#ifdef CONFIG_SMP
889static inline void irq_gc_lock(struct irq_chip_generic *gc)
890{
891 raw_spin_lock(&gc->lock);
892}
893
894static inline void irq_gc_unlock(struct irq_chip_generic *gc)
895{
896 raw_spin_unlock(&gc->lock);
897}
898#else
899static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
900static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
901#endif
902
332fd7c4
KC
903static inline void irq_reg_writel(struct irq_chip_generic *gc,
904 u32 val, int reg_offset)
905{
2b280376
KC
906 if (gc->reg_writel)
907 gc->reg_writel(val, gc->reg_base + reg_offset);
908 else
909 writel(val, gc->reg_base + reg_offset);
332fd7c4
KC
910}
911
912static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
913 int reg_offset)
914{
2b280376
KC
915 if (gc->reg_readl)
916 return gc->reg_readl(gc->reg_base + reg_offset);
917 else
918 return readl(gc->reg_base + reg_offset);
332fd7c4
KC
919}
920
06fcb0c6 921#endif /* _LINUX_IRQ_H */
This page took 0.995433 seconds and 5 git commands to generate.